1
MS-9133 0A
Dual Intel Foster Processor
ServerWorks GCWS + CIOB-X2 + CIOB-G2 + CSB5 Chipset
National Semiconductor PC87417 LPC IO Chip
Cover Sheet 1
Block Diagram
Clock & Reset Map
2
3
4,5,6,7 Prestonia CPU #1 & #2
CPU GTLREF & SMBus Address 8
ITP Connector
A A
Ratio & Level Shift Circuit
CPU Level Shift & SMI Circuit
CMIC-WS
9
10
11
12,13,14,15,16
DDR Module 1/2/3/4/5/6 17,18,19
Memory Termination #1 & #2
Clock Synthesizer
PCI 33 Clock Buffer
DDR Clock Buffer
CIOB-X2
20,21
22
23
24,25,26
27,28 CIOB-G2
HW/AUDIO
PCI 64 Slot 1/3 (66MHz/64Bit)
29
31
30
32 PCI 64 Slot 2 (66MHz/64Bit)
SCSI AIC7899W/7902
AGP Pro Slot
PCI-X Slot 1/2
33-37
38
39
CSB5
INT MAPING
LAN BCM5702
USB 2.0
ATA-HDD Connector & USB 1.1 CONNECTOR
NS PC87417 SIO & NVRAM & IO CONN
XAD Bus/Flash ROM
IO COM /PS2
Hardware Monitor & CPU FAN
Hardware Monitor 2 & SYS FAN
POWER RESUME STATUS
I2C Switching & BOSS
VCC25 & AVTT
VRM 9.x for CPU1 & CPU2
VDD_AGP & VAGP_CARD & V_IMB
Front Panel
Power OK Circuit
Reset Ckt & 3VSB/USB Power
Note
40,41
42
43,44
45
46
47-48
49
50
51
52
53
54
55
56
57
58
59
60
61 Manual Part
62-68
Title
Document Number
MICRO-STAR INT'L CO.,LTD.
No. 69, Li-De St, Jung-He City,
Taipei Hsien, Taiwan
1
http://www.msi.com.tw
Micro Star Restricted Secret
Cover Sheet
Last Revision Date:
星期三, 九月
Sheet
18, 2002
1 66
Rev
0A
of
MS-9133 Block Diagram
SSI - 12"*13"*8 Layers (10 MTHole)
BLOCK DIAGRAM
Scoket 604 CPU1
CTRL
ADDR
DATA
1
Scoket 604 CPU2 VRM
DATA
CTRL
ADDR
FSB Suport 100/133MHz Foster/Gullatin CPU Support VRM9.0
FSB 533/400MHz GTL BUS
ADDR
A-IMB Bus
ServerWorks
CMIC-LE
SM BUS
PCI 4 64Bits/100MHz
PCI 5 32Bits/100MHz
PCI-X 100MHz/64Bit Bus
AIC 7902
ServerWorks
CIOB-X2
PCI 64Bits/66MHz Bus
PCI 1
PCI 2
PCI 3
Ultra320 SCSI
Ultra 320
A A
Ultra 320
IDE Primary
IDE Secondary
USB Port 4
W83782D HWM
W8378785R HWM
Ultra DMA100
USB 1.1
SM BUS
SM BUS
ServerWorks
CSB5
CTRL
Thin IMB Bus
LPC
DATA
XAD Bus
DDR 266MHz
Dual Channel
B-IMB Bus
6 DDR
Modules
FLASH ROM
DIMM
Support Register ECC DDR
DIMM Only (Up to 12GB)
ServerWorks
CIOB-G2
CTRL
ADDR
AGP Pro Slot
CREATIVE 5880 BCM 5702
H/W AUDIO
DATA
AGP 2x/4x/8x
PCI 64Bits/33MHz Bus
GIGA LAN
NEC u720100ALS
USB2.0
Floopy
LPC
LPC
NS
PC87417
Keyboard
Mouse
Serial 1
Serial 2
1
Parallel
USB 2.0
USB Port 1/2/3
Title
Document Number
MICRO-STAR INT'L CO.,LTD.
No. 69, Li-De St, Jung-He City,
Taipei Hsien, Taiwan
http://www.msi.com.tw
Micro Star Restricted Secret
Block Diagram
Last Revision Date:
星期三, 九月
Sheet
2 66
Rev
0A
18, 2002
of
1
RESET SCHEME
WTX
PS_PWRGD
POWER
SUPPLY
CONN.
WATCH DOG
AND
RESET SWITCH
ITP_RESET#
AND
INVERTER
140mS PERIOD
RESET Vth =
4.5V
>100us
PS_PWRGD#
RESET GEN
>50ms All Power Stable
POWERGOOD
CPU_VRM_PWRGD
PS_PWRGD#
PLLRST
PCIRST#
CMIC CIOB-X2
SRESET#
AND
RSB5
PLLRST
PCIRST#
PLLRST
PCIRST#
PCIRST#
P1/P2_PCIRST#
S1/S2_PCIRST#
PROC_RESET#
RESETDLY#
CPU_PWRGD
RESET FOR RSB
PCI BUS
RESETS FOR PCI
BUSES
CPU RESET
Config RESET - 4
BCLK delay w.r.t.
PROC_RESET#
POWER
t0
PSU PWR GOOD
PLL RST
t0+100mS
POWERGOOD
VRM POWERGOOD
PROCESSOR POWERGOOD
PROCESSOR RESET
PCI RESET
CONFIG RESET
t0+100mS
t0+50mS
t0+120mS
t0+120mS
t0+120mS+1mS
t0+120mS+1mS
t0+120mS+1mS+4 clocks
CLOCKING SCHEME
- CPU 0
- CPU1
- CMIC
- DIMM PLL
A A
14.318 MHz
X-TAL
CLK SYNTH.
BCLK
BCLK#
33MHz
48MHz
48MHz
14MHz
- ITP Connector
- PROBE Header
6 Pairs of 100MHz
Differential
CLOCKs
From CLK
SYNTH.
33MHz Low Skew
Buffer
DIMM PLL
BCLK
BCLK#
FBOUT#
FBOUT
8 Pairs of 100MHz
Differential CLOCKs
for 8 DIMMs
33MHz
CIOB
P1_CLKO
S1_CLKO
P1_FBCLK
TO PCI
CONNs.
PCI-X PLLs
n
33MHz CLOCK TO RSB and
DEVICES behind it.
S1_FBCLK
TO PCI
CONNs.
48MHz USB CLK to RSB
48MHz CLK to SIO
14 MHz CLK to RSB
33MHz
CIOB-G
FBCLK
66MHz
AGP CONN.
Title
Document Number
MICRO-STAR INT'L CO.,LTD.
No. 69, Li-De St, Jung-He City,
Taipei Hsien, Taiwan
1
http://www.msi.com.tw
Micro Star Restricted Secret
Clock & Reset Map
Last Revision Date:
星期三, 九月
Sheet
18, 2002
3 66
Rev
0A
of
A
B
C
D
E
PD#[0..63] 6,12
PA#[3..35] 6,12
P1_VCCA 11
P1_VSSA 11
HCLK1_N 22
HCLK1 22
BREQ#0 6,12
BREQ#1 6
BREQ#2 6
BREQ#3 6
BNR# 6,11,12
BPRI# 6,12
AP#0 6,12
AP#1 6,12
P1_SM_ADDR[0..2]
P1_SM_TS_ADDR[0..1]
PD#[0..63]
P1_ODTEN
CPU1A
PD#0
Y26
PD#1
AA27
PD#2
Y24
PD#3
AA25
PD#4
AD27
PD#5
Y23
PD#6
AA24
PD#7
AB26
PD#8
AB25
PD#9
AB23
PD#10
AA22
PD#11
AA21
PD#12
AB20
PD#13
AB22
PD#14
AB19
PD#15
AA19
PD#16
AE26
PD#17
AC26
PD#18
AD25
PD#19
AE25
PD#20
AC24
PD#21
AD24
PD#22
AE23
PD#23
AC23
PD#24
AA18
PD#25
AC20
PD#26
AC21
PD#27
AE22
PD#28
AE20
PD#29
AD21
PD#30
AD19
PD#31
AB17
PD#32
AB16
PD#33
AA16
PD#34
AC17
PD#35
AE13
PD#36
AD18
PD#37
AB15
PD#38
AD13
PD#39
AD14
PD#40
AD11
PD#41
AC12
PD#42
AE10
PD#43
AC11
PD#44
AE9
PD#45
AD10
PD#46
AD8
PD#47
AC9
PD#48
AA13
PD#49
AA14
PD#50
AC14
PD#51
AB12
PD#52
AB13
PD#53
AA11
PD#54
AA10
PD#55
AB10
PD#56
AC8
PD#57
AD7
PD#58
AE7
PD#59
AC6
PD#60
AC5
PD#61
AA8
PD#62
Y9
PD#63
AB6
AP#0
E10
AP#1
D9
HCLK1
Y4
HCLK1_N
W5
PGA-S603
PA#[3..35]
D0#
D1#
D2#
D3#
D4#
D5#
D6#
D7#
D8#
D9#
D10#
D11#
D12#
D13#
D14#
D15#
D16#
D17#
D18#
D19#
D20#
D21#
D22#
D23#
D24#
D25#
D26#
D27#
D28#
D29#
D30#
D31#
D32#
D33#
D34#
D35#
D36#
D37#
D38#
D39#
D40#
D41#
D42#
D43#
D44#
D45#
D46#
D47#
D48#
D49#
D50#
D51#
D52#
D53#
D54#
D55#
D56#
D57#
D58#
D59#
D60#
D61#
D62#
D63#
AP0#
AP1#
BCLK0
BCLK1
A3B5D26
ODTEN
SKTOCC#
AA5
B27
VSSA
VSSSENSE
VCCSENSE
A3#
A4#
A5#
A22
A20
B18
PA#3
PA#4
PA#5
AD4
AB4
VCCA
VCCIOPLL
A6#
A7#
C18
A19
C17
PA#6
PA#7
PA#8
VCC3
P1_SM_WP
AD29
AE29
SMB_WP
SM_VCC1
A8#
A9#
A10#
D17
A13
PA#9
PA#10
AE28
B16
PA#11
P1_SM_ADDR0
P1_SM_ADDR1
P1_SM_ADDR2
P1_SM_TS_ADDR0
P1_SM_TS_ADDR1
Y29
AA28
AB28
AB29
AA29
AC29
AC28
AD28
SM_CLK
SM_DAT
SM_VCC
SM_TS_A1
SM_TS_A0
SM_EP_A2
SM_EP_A1
SM_EP_A0
PRESTONIA
A11#
A12#
A13#
A14#
A15#
A16#
A17#
A18#
B14
B13
A12
C15
C14
D16
D15
F15
PA#12
PA#13
PA#14
PA#15
PA#16
PA#17
PA#18
PA#19
R537 43
R748 43
P1_COMP0
P1_COMP1
E16
AD16
COMP1
SM_ALERT
A19#
A20#
A21#
A10
B10
B11
PA#20
PA#21
PA#22
COMP0
A22#
A23#
C12
PA#23
W6W7W8Y6AA7
TESTHI0
A24#
A25#
E14
D13A9B8
PA#24
PA#25
PA#26
VCC_P
TESTHI1
A26#
CPU_SCL 6,51,54
CPU1_SMBALERT# 51
R539 180
R538 180
AD5
AE5
TESTHI2
TESTHI3
TESTHI4
TESTHI5
TESTHI6
A27#
A28#
A29#
A30#
A31#
E13
D12
C11B7A6A7C9C8D20
PA#27
PA#28
PA#29
PA#30
PA#31
PA#32
A32#
PA#33
A33#
PA#34
DP#1
DP#0
DP#2
DP#3
E25
AE17
AC15
AE19
AC18
TDO
DP3#
DP2#
DP1#
DP0#
A34#
A35#
BR0#
BR1#
BR2#
BR3#
BNR#
F12
E11
D10
F20
BREQ#0
BREQ#1
BREQ#2
BREQ#3
PA#35
P1_SM_ADDR[0..2] 8 CPU_SDA 6,51,54
VCC_P
VCC3
VCC3
P1_SM_TS_ADDR[0..1] 8
FSB_VCC_SENSE 6
FSB_GND_SENSE 6
R752
1K
R745
X_R
R535
X_R
C395
1000P-0805
P1_VCCIOPLL 11
Enable
P1_ODTEN
Disable
OnDie
Termination
P1_SM_WP
4 4
3 3
2 2
1 1
E19
C24
E24
TDI
TCK
TRDY#
THERMTRIP#
BPRI#
BINIT#
DBSY#
D23
F11
F18
BINIT#
DBSY#
R747 39.2
R749 39.2
R750 39.2
R751 39.2
PLACE AT PROC 1
F24
A25
TMS
TRST#
GTLREF3
GTLREF2
GTLREF1
GTLREF0
DSTBP3#
DSTBP2#
DSTBP1#
DSTBP0#
DSTBN3#
DSTBN2#
DSTBN1#
DSTBN0#
STPCLK#
PR0CH0T#
ADSTB0#
ADSTB1#
DRDY#
E18
DRDY#
HREQ#[0..4]
DSTBP#[0..3]
DSTBN#[0..3]
BPM#[2..5]
VRM_VID[0..4]
DINV#[0..3]
DP#[0..3]
DBI3#
DBI2#
DBI1#
DBI0#
VID0
VID1
VID2
VID3
VID4
BPM0#
BPM1#
BPM2#
BPM3#
BPM4#
BPM5#
SLP#
SMI#
PWRGD
INIT#
LINIT1
LINIT0
FERR#
IGNNE#
A20M#
RESET#
REQ0#
REQ1#
REQ2#
REQ3#
REQ4#
LOCK#
MCERR#
RSP#
RS2#
RS1#
RS0#
IERR#
DEFER#
HITM#
HIT#
ADS#
AB9
AE12
AD22
AC27
F3
E3
D3
C3
B3
F9
F23
W9
W23
Y11
Y14
Y17
Y20
Y12
Y15
Y18
Y21
F6
F8
E7
F5
E8
E4
AE6
D4
C27
F26
AB7
B25
D6
G23
B24
E27
C26
F27
Y8
B19
B21
C21
C20
B22
A17
D7
C6
F21
D22
E21
E5
C23
A23
E22
D19
F17
F14
HREQ#[0..4] 6,12
DSTBP#[0..3] 6,12
DSTBN#[0..3] 6,12
BPM#[2..5] 6,9,11
VRM_VID[0..4] 6,51,56
DINV#[0..3] 6,12
DP#[0..3] 6,12
P1_TDO 6,9
P1_TDI 9
P1_TCK 9
P_TRDY# 6,12
ITP_TRST# 6,9
TMS 6,9
DINV#3
DINV#2
DINV#1
DINV#0
VRM_VID0
VRM_VID2
VRM_VID3
VRM_VID4
DSTBP#3
DSTBP#2
DSTBP#1
DSTBP#0
DSTBN#3
DSTBN#2
DSTBN#1
DSTBN#0
BPM#2
BPM#3
BPM#2
BPM#3
BPM#4
BPM#5
HREQ#0
HREQ#1
HREQ#2
HREQ#3
HREQ#4
P1_IERR#
DEFER#
HITM#
HIT#
ADS#
ADSTB#0
ADSTB#1
VCC_P
Check Which CPU is
close to ITP
P1_GTLREF1 8
P1_GTLREF0 8
SLP# 6,11
CPU_STPCLK# 6,11
SMI# 6,11
P1_THERMTRIP# 10,41
CPU1_PWRGD 59
P1_PROCHOT# 10
INIT# 6,11
LINT1 6,10,11
LINT0 6,10,11
FERR# 6,10,11
IGNNE# 6,10,11
A20M# 6,10,11
PROC_RESET# 6,9,11,13
LOCK# 6,11,12
MCERR# 6,11
RSP# 6,12
RS#2 6,12
RS#1 6,12
RS#0 6,12
P1_IERR# 10
DEFER# 6,12
HITM# 6,11,12
HIT# 6,11,12
ADS# 6,12
ADSTB#0 6,12
ADSTB#1 6,12
DRDY# 6,12
DBSY# 6,12
BINIT# 6,11,12
VRM_VID0
VRM_VID1
VRM_VID2
VRM_VID3
RN105 1K
VRM_VID4
R746 1K
Philips/Vishay Iz=5mA
PLACE NEAR CENTER OF VCC_FSB PLANES
FSB_VCC_SENSE 6
FSB_GND_SENSE 6
FSB_VCC_SENSE VRM_VID1
TP8
1
TP7
1
FSB_GND_SENSE
ALL SENSE LINES MEET AT CENTRES OF PLANES
Route FSB_VCC/GND_SENSE,
VRM_ISHARE signals in 25/50
Mils trace width
VCC3
1 2
3 4
5 6
7 8
VCC_P
Micro Star Restricted Secret
Title
Document Number
MICRO-STAR INT'L
CO.,LTD.
No. 69, Li-De St, Jung-He City,
Taipei Hsien, Taiwan
A
B
C
D
http://www.msi.com.tw
Foster CPU #1
E
Last Revision Date:
星期三, 九月
Sheet
18, 2002
4 66
of
Rev
0A
A
B
C
P1_NOCONA_VCCVID
D
E
4 4
3 3
2 2
VCC_P
A2
A8
A14
A18
A24
A28
B6
B12
B20
B26
B29
C2
C4
C10
C16
C22
C28
D8
D14
D18
D24
D29
E2
E6
E12
E20
E26
E28
F10
F16
F22
F29
G2
G4
G6
G8
G24
G26
G28
H3
H5
H7
H9
H23
H25
H27
H29
J24
J26
J28
K3
K5
K7
K9
K23
K25
K27
K29
L24
L26
L28
M3
M5
M7
M9
M23
M25
M27
M29
N3
N5
N7
N9
N23
N25
N27
N29
P2
P4
P6
P8
P24
P26
P28
R3
R5
R7
R9
R23
R25
R27
W27
W25
PGA-S603
CPU1B
GN33
GN34
GN35
GN36
GN37
GN38
GN39
GN40
GN41
EMI_GND6
EMI_GND7
EMI_GND8
EMI_GND14
EMI_GND15
EMI_GND16
GN46
GN47
GN48
VSS
VSS
VSS
VSS
EMI_GND9
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
A5
A11
A21
A27
A29
B2
B9
B15
B17
B23
B28
C7
C13
C19
C25
C29
D2
D5
D11
D21
D27
D28
E9
E15
E17
E23
E29
F2
F7
F13
F19
F25
F28
G3
G5
G7
G9
G25
G27
G29
H2
H4
H6
H8
H24
H26
H28
J3
J5
W29
Y2
Y10
Y16
Y22
AA4
AA6
AA12
AA20
AA26
AB2
AB8
AB14
AB18
AB24
AC3
AC4
AC10
AC16
AC22
AD2
AD6
AD12
AD20
AD26
AE3
AE8
AE14
AE18
AE24
R29
T2
T4
T6
T8
T24
T26
T28
U3
U5
U7
U9
U23
U25
U27
U29
V2
V4
V6
V8
V24
V26
V28
TP13
1
PIN G7
NOCANA
NC,
PRESTONIA
GND
VCC_P
VCC
VCC
VCC
VCC
EMI_GND1
EMI_GND2
EMI_GND3
EMI_GND4
EMI_GND5
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
F4
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
J2
VCC
J4
VCC
J6
VCC
J8
VCC
VCC
VCC
PRESTONIA_PWR
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
L2
VCC
L4
VCC
L6
VCC
L8
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
EMI_GND10
EMI_GND11
EMI_GND12
EMI_GND13
GN42
GN43
GN44
GN45
CPU1C
GN21
GN22
GN23
GN24
GN25
GN26
MTG_GND21
MTG_GND1
MTG_GND2
GN1
GN2
GN3
MTG_GND22
MTG_GND23
MTG_GND24
MTG_GND25
MTG_GND3
MTG_GND4
MTG_GND5
MTG_GND6
GN4
GN5
GN6
GN7
GN27
MTH_GND26
MTG_GND7
GN8
J7
VSS
J9
VSS
J23
VSS
J25
VSS
J27
VSS
J29
VSS
K2
VSS
K4
VSS
K6
VSS
K8
VSS
K24
VSS
K26
VSS
K28
VSS
L3
VSS
L5
VSS
L7
VSS
L9
VSS
L23
VSS
L25
VSS
L27
VSS
L29
VSS
M2
VSS
M4
VSS
M6
VSS
M8
VSS
M24
VSS
M26
VSS
M28
VSS
N2
VSS
N4
VSS
N6
VSS
N8
VSS
N24
VSS
N26
VSS
N28
VSS
P3
VSS
P5
VSS
P7
VSS
P9
VSS
P23
VSS
P25
VSS
P27
VSS
P29
VSS
R2
VSS
R4
VSS
R6
VSS
R8
VSS
R24
VSS
R26
VSS
R28
VSS
T3
VSS
T5
VSS
T7
VSS
T9
VSS
T23
VSS
T25
VSS
T27
VSS
T29
VSS
U2
VSS
U4
VSS
U6
VSS
U8
VSS
U24
VSS
U26
VSS
U28
VSS
V3
VSS
V5
VSS
V7
VSS
V9
VSS
V23
VSS
V25
VSS
V27
VSS
V29
VSS
W2
VSS
W4
VSS
W24
VSS
W26
VSS
W28
VSS
Y5
VSS
Y7
VSS
Y13
VSS
Y19
VSS
Y25
VSS
AA2
VSS
AA9
VSS
AA15
VSS
AA17
VSS
AA23
VSS
AB5
VSS
AB11
VSS
AB21
VSS
AB27
VSS
AC2
VSS
AC7
VSS
AC13
VSS
AC19
VSS
AC25 AD3
VSS VSS
PGA-S603
GN28
GN29
GN30
MTG_GND27
MTG_GND28
MTG_GND29
MTG_GND30
PRESTONIA_PWR
MTG_GND8
MTG_GND9
MTG_GND10
MTG_GND11
GN9
GN10
GN11
GN31
GN32
MTG_GND31
MTG_GND32
MTG_GND12
MTG_GND13
MTG_GND14
GN12
GN13
GN14
GN15
A1
A4
GAL_VDD1
GAL_VDD2
GAL_VDD3
RSVD1
RSVD2
GAL_VDD4
GAL_VDD5
GAL_VDD6
GAL_VDD7
GAL_VDD8
GAL_VDD9
GAL_VDD10
GAL_VDD11
GAL_VDD12
GAL_VDD13
GAL_VDD14
GAL_VDD15
GAL_VDD16
GAL_VDD17
GAL_VDD18
GAL_VDD19
GAL_VDD20
GAL_VDD21
GAL_VDD22
GAL_VDD23
GAL_VDD24
GAL_VDD25
GAL_VDD26
GAL_VDD27
GAL_VDD28
GAL_VDD29
GAL_VDD30
GAL_VDD31
GAL_VDD32
GAL_VDD33
GAL_VDD34
GAL_VDD35
GAL_VSS1
GAL_VSS2
GAL_VSS3
GAL_VSS4
GAL_VSS5
GAL_VSS6
GAL_VSS7
GAL_VSS8
GAL_VSS9
GAL_VSS10
GAL_VSS11
GAL_VSS12
GAL_VSS13
GAL_VSS14
GAL_VSS15
GAL_VSS16
GAL_VSS17
GAL_VSS18
GAL_VSS19
GAL_VSS20
GAL_VSS21
GAL_VSS22
GAL_VSS23
GAL_VSS24
GAL_VSS25
GAL_VSS26
GAL_VSS27
GAL_VSS28
GAL_VSS29
GAL_VSS30
GAL_VSS31
GAL_VSS32
GAL_VSS33
GAL_VSS34
MTG_GND15
MTG_GND16
MTG_GND17
MTG_GND18
GN16
GN17
GN18
RSVD3
RSVD4
RSVD5
RSVD8
RSVD13
RSVD17
RSVD63
RSVD67
RSVD68
RSVD69
RSVD73
RSVD77
RSVD80
RSVD83
RSVD86
RSVD87
RSVD88
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
MTG_GND19
MTG_GND20
GN19
GN20
VCC_P
A30
B4
B31
C30
D1
D31
E30
F1
F31
G30
H1
H31
J30
K1
K31
L30
M1
M31
N1
N31
P30
R1
R31
T30
U1
U31
V30
W1
W31
Y30
AA1
AA31
AB30
AC31
AD30
A31
B30
C1
C31
D30
E1
E31
F30
G1
G31
H30
J1
J31
K30
L1
L31
M30
N30
P1
P31
R30
T1
T31
U30
V1
V31
W30
Y1
Y31
AA30
AB1
AB31
AC30
AD31
P1_NOCONA_FORCERR#
A15
A16
A26
B1
P1_NOCONA_VCCVID
C5
BSEL0
D25
BSEL1
W3
P1_NOCONA_VSS
Y3
Y27
Y28
AA3
AB3
AC1
AD1
AE4
AE15
AE16
AE27
AE21
AE11
AE2
AD23
AD17
AD15
AD9
P1_NOCONA_TESTLOW
P1_NOCANA_SLEW_CTRL
R620
X_0
TP9
BSEL0 22
R972
X_R
DON'T STUFF
PIN AE4, NOCONA & PRESTONIA are tie to
GND by porcessor
1
R1457
51
CPU1 CORE DECOUPLING
22U
C396
22U
22U
C439
C453
22U
22U
C550
C584
22U
22U
C527
C517
PLACE AROUND P1 SOCKET
C459
1U
C462
1U
R1467 0
R1468 0
C457
1U
22U
22U
C469
C397
22U
22U
C477
C460
22U
22U
C582
C583
22U
22U
C479
C487
C483
C492
1U
1U
C458
0.1U
CPU1_THERMDA1_782P 51
CPU1_THERMDC1_782N 7,51
CPU1_THERMDA1 51
CPU1_THERMDC1 51
22U
C398
22U
C488
22U
C470
22U
C456
C494
1U
C493
0.1U
22U
C399
22U
C518
22U
C581
22U
C452
C463
1U
C468
0.1U
VCC_P
VCC_P
VCC_P
VCC_P
VCC_P
VCC_P
22U
C400
22U
C526
22U
C580
22U
C438
C484
1U
C471
0.1U
1 1
SMB_PRT 47
A
B
VCC3
R1494
NOCANA -> POP,
1K
C
PRESTONIA -> NC
P1_NOCANA_SLEW_CTRL
SLEW_CTRL
Pull up --> faster system bus signal edge rate,
Pull down --> slow(defult)
R1458 X_51
R1459 0
D
VCC_P
Micro Star Restricted Secret
Title
Document Number
MICRO-STAR INT'L
CO.,LTD.
No. 69, Li-De St, Jung-He City,
Taipei Hsien, Taiwan
http://www.msi.com.tw
Foster CPU #1 PWR
E
Last Revision Date:
星期三, 九月
18, 2002
Sheet
5 66
Rev
0A
of
A
B
C
D
E
4 4
3 3
2 2
1 1
VCC_P
VCC3
VCC3
P2_SM_ADDR[0..2] 8
P2_SM_TS_ADDR[0..1] 8
FSB_VCC_SENSE 4
FSB_GND_SENSE 4
R532
X_R
DON'T STUFF
P2_ODTEN
R530
1K
OnDie
Termination
R742
X_R
DON'T STUFF
P2_SM_WP
1000P-0805
C576
P2_VCCIOPLL 11
Enable
Disable
PD#[0..63] 4,12
P2_VCCA 11
P2_VSSA 11
HCLK2 22
HCLK2_N 22
AP#0 4,12
AP#1 4,12
P2_SM_ADDR[0..2]
P2_SM_TS_ADDR[0..1]
PD#[0..63]
P2_ODTEN
CPU2A
PD#0
Y26
PD#1
AA27
PD#2
Y24
PD#3
AA25
PD#4
AD27
PD#5
Y23
PD#6
AA24
PD#7
AB26
PD#8
AB25
PD#9
AB23
PD#10
AA22
PD#11
AA21
PD#12
AB20
PD#13
AB22
PD#14
AB19
PD#15
AA19
PD#16
AE26
PD#17
AC26
PD#18
AD25
PD#19
AE25
PD#20
AC24
PD#21
AD24
PD#22
AE23
PD#23
AC23
PD#24
AA18
PD#25
AC20
PD#26
AC21
PD#27
AE22
PD#28
AE20
PD#29
AD21
PD#30
AD19
PD#31
AB17
PD#32
AB16
PD#33
AA16
PD#34
AC17
PD#35
AE13
PD#36
AD18
PD#37
AB15
PD#38
AD13
PD#39
AD14
PD#40
AD11
PD#41
AC12
PD#42
AE10
PD#43
AC11
PD#44
AE9
PD#45
AD10
PD#46
AD8
PD#47
AC9
PD#48
AA13
PD#49
AA14
PD#50
AC14
PD#51
AB12
PD#52
AB13
PD#53
AA11
PD#54
AA10
PD#55
AB10
PD#56
AC8
PD#57
AD7
PD#58
AE7
PD#59
AC6
PD#60
AC5
PD#61
AA8
PD#62
Y9
PD#63
AB6
AP#0
E10
AP#1
D9
HCLK2
Y4
HCLK2_N
W5
PGA-S603
PA#[3..35]
PA#[3..35] 4,12
BREQ#1 4
BREQ#0 4,12
BREQ#2 4
BREQ#3 4
BNR# 4,11,12
BPRI# 4,12
D0#
D1#
D2#
D3#
D4#
D5#
D6#
D7#
D8#
D9#
D10#
D11#
D12#
D13#
D14#
D15#
D16#
D17#
D18#
D19#
D20#
D21#
D22#
D23#
D24#
D25#
D26#
D27#
D28#
D29#
D30#
D31#
D32#
D33#
D34#
D35#
D36#
D37#
D38#
D39#
D40#
D41#
D42#
D43#
D44#
D45#
D46#
D47#
D48#
D49#
D50#
D51#
D52#
D53#
D54#
D55#
D56#
D57#
D58#
D59#
D60#
D61#
D62#
D63#
AP0#
AP1#
BCLK0
BCLK1
A3B5D26
ODTEN
SKTOCC#
AA5
B27
VSSA
VSSSENSE
A3#
A4#
A22
A20
B18
PA#3
PA#4
PA#5
VCC3
AD4
AB4
VCCA
VCCIOPLL
VCCSENSE
A5#
A6#
A7#
C18
A19
C17
PA#6
PA#7
PA#8
P2_SM_WP
AD29
AE29
SMB_WP
SM_VCC1
A8#
A9#
A10#
D17
A13
PA#9
PA#10
AE28
B16
PA#11
P2_SM_ADDR0
P2_SM_TS_ADDR1
P2_SM_TS_ADDR0
P2_SM_ADDR1
P2_SM_ADDR2
Y29
AA28
AB28
AB29
AA29
AC29
AC28
AD28
SM_CLK
SM_DAT
SM_VCC
SM_TS_A1
SM_TS_A0
SM_EP_A2
SM_EP_A1
SM_EP_A0
PRESTONIA
A11#
A12#
A13#
A14#
A15#
A16#
A17#
A18#
B14
B13
A12
C15
C14
D16
D15
F15
PA#12
PA#13
PA#14
PA#15
PA#16
PA#17
PA#18
PA#19
CPU_SDA 4,51,54
CPU_SCL 4,51,54
CPU2_SMBALERT# 51
R533 43
R740 43
P2_COMP0
P2_COMP1
E16
AD16
COMP1
COMP0
SM_ALERT
A19#
A20#
A21#
A22#
A23#
A10
B10
B11
C12
PA#20
PA#21
PA#22
PA#23
W6W7W8Y6AA7
TESTHI0
A24#
A25#
E14
D13A9B8
PA#24
PA#25
PA#26
VCC_P
R738 180
TESTHI1
TESTHI2
A26#
A27#
E13
PA#27
PA#28
R739 180
TESTHI3
TESTHI4
A28#
A29#
D12
PA#29
DP#3
AE17
AD5
AE5
DP3#
TESTHI5
TESTHI6
A30#
A31#
A32#
A33#
A34#
A35#
C11B7A6A7C9C8D20
PA#30
PA#31
PA#32
PA#33
PA#34
PA#35
DP#1
DP#2
AC15
AE19
DP2#
BR0#
F12
BREQ#1
BREQ#0
DP#0
AC18
DP1#
BR1#
E11
BREQ#2
DP0#
BR2#
BR3#
D10
BREQ#3
E25
TDO
BNR#
F20
BNR#
C24
TDI
BPRI#
D23
BPRI#
E24
TCK
BINIT#
HREQ#[0..4]
DSTBP#[0..3]
DSTBN#[0..3]
BPM#[2..5]
VRM_VID[0..4]
DINV#[0..3]
DP#[0..3]
E19
F24
A25
TRST#
TRDY#
THERMTRIP#
PR0CH0T#
BINIT#
DBSY#
DRDY#
F11
F18
E18
DRDY#
DBSY#
HREQ#[0..4] 4,12
DSTBP#[0..3] 4,12
DSTBN#[0..3] 4,12
BPM#[2..5] 4,9,11
VRM_VID[0..4] 4,51,56
DINV#[0..3] 4,12
DP#[0..3] 4,12
P2_TDO 9
P1_TDO 4,9
P2_TCK 9
P_TRDY# 4,12
ITP_TRST# 4,9
TMS 4,9
TMS
AB9
DBI3#
AE12
DBI2#
AD22
DBI1#
AC27
DBI0#
F3
VID0
E3
VID1
D3
VID2
C3
VID3
B3
VID4
F9
GTLREF3
F23
GTLREF2
W9
GTLREF1
W23
GTLREF0
Y11
DSTBP3#
Y14
DSTBP2#
Y17
DSTBP1#
Y20
DSTBP0#
Y12
DSTBN3#
Y15
DSTBN2#
Y18
DSTBN1#
Y21
DSTBN0#
F6
BPM0#
F8
BPM1#
E7
BPM2#
F5
BPM3#
E8
BPM4#
E4
BPM5#
AE6
SLP#
D4
STPCLK#
C27
SMI#
F26
AB7
PWRGD
B25
D6
INIT#
G23
LINIT1
B24
LINIT0
E27
FERR#
C26
IGNNE#
F27
A20M#
Y8
RESET#
B19
REQ0#
B21
REQ1#
C21
REQ2#
C20
REQ3#
B22
REQ4#
A17
LOCK#
D7
MCERR#
C6
RSP#
F21
RS2#
D22
RS1#
E21
RS0#
E5
IERR#
C23
DEFER#
A23
HITM#
E22
HIT#
D19
ADS#
F17
ADSTB0#
F14
ADSTB1#
Place these close to CPU2
R531 40.2
R649 40.2
Check Which CPU is
close to ITP
DINV#3
DINV#2
DINV#1
DINV#0
VRM_VID0
VRM_VID1
VRM_VID2
VRM_VID3
VRM_VID4
DSTBP#3
DSTBP#2
DSTBP#1
DSTBP#0
DSTBN#3
DSTBN#2
DSTBN#1
DSTBN#0
BPM#2
BPM#3
BPM#2
BPM#3
BPM#4
BPM#5
HREQ#0
HREQ#1
HREQ#2
HREQ#3
HREQ#4
P2_IERR#
DEFER#
HITM#
HIT#
ADS#
ADSTB#0
ADSTB#1
P2_GTLREF1 8
P2_GTLREF0 8
SLP# 4,11
CPU_STPCLK# 4,11
SMI# 4,11
P2_THERMTRIP# 10,41
CPU2_PWRGD 59
P2_PROCHOT# 10
INIT# 4,11
LINT1 4,10,11
LINT0 4,10,11
FERR# 4,10,11
IGNNE# 4,10,11
A20M# 4,10,11
PROC_RESET# 4,9,11,13
LOCK# 4,11,12
MCERR# 4,11
RSP# 4,12
RS#2 4,12
RS#1 4,12
RS#0 4,12
P2_IERR# 10
DEFER# 4,12
HITM# 4,11,12
HIT# 4,11,12
ADS# 4,12
ADSTB#0 4,12
ADSTB#1 4,12
VCC_P
DRDY# 4,12
DBSY# 4,12
BINIT# 4,11,12
Micro Star Restricted Secret
Title
Document Number
MICRO-STAR INT'L
CO.,LTD.
No. 69, Li-De St, Jung-He City,
Taipei Hsien, Taiwan
A
B
C
D
http://www.msi.com.tw
Foster CPU #2
E
Last Revision Date:
星期三, 九月
Sheet
18, 2002
6 66
of
Rev
0A
A
B
C
D
E
GN30
GN31
GN32
MTG_GND29
MTG_GND30
MTG_GND31
PRESTONIA_PWR
MTG_GND10
MTG_GND11
MTG_GND12
GN11
GN12
GN13
A1
A4
RSVD1
MTG_GND32
MTG_GND13
MTG_GND14
MTG_GND15
MTG_GND16
GN14
GN15
GN16
GN17
P2_NOCONA_VCCVID
A30
GAL_VDD1
B4
GAL_VDD2
B31
GAL_VDD3
RSVD2
C30
GAL_VDD4
D1
GAL_VDD5
D31
GAL_VDD6
E30
GAL_VDD7
F1
GAL_VDD8
F31
GAL_VDD9
G30
GAL_VDD10
H1
GAL_VDD11
H31
GAL_VDD12
J30
GAL_VDD13
K1
GAL_VDD14
K31
GAL_VDD15
L30
GAL_VDD16
M1
GAL_VDD17
M31
GAL_VDD18
N1
GAL_VDD19
N31
GAL_VDD20
P30
GAL_VDD21
R1
GAL_VDD22
R31
GAL_VDD23
T30
GAL_VDD24
U1
GAL_VDD25
U31
GAL_VDD26
V30
GAL_VDD27
W1
GAL_VDD28
W31
GAL_VDD29
Y30
GAL_VDD30
AA1
GAL_VDD31
AA31
GAL_VDD32
AB30
GAL_VDD33
AC31
GAL_VDD34
AD30
GAL_VDD35
A31
GAL_VSS1
B30
GAL_VSS2
C1
GAL_VSS3
C31
GAL_VSS4
D30
GAL_VSS5
E1
GAL_VSS6
E31
GAL_VSS7
F30
GAL_VSS8
G1
GAL_VSS9
G31
GAL_VSS10
H30
GAL_VSS11
J1
GAL_VSS12
J31
GAL_VSS13
K30
GAL_VSS14
L1
GAL_VSS15
L31
GAL_VSS16
M30
GAL_VSS17
N30
GAL_VSS18
P1
GAL_VSS19
P31
GAL_VSS20
R30
GAL_VSS21
T1
GAL_VSS22
T31
GAL_VSS23
U30
GAL_VSS24
V1
GAL_VSS25
V31
GAL_VSS26
W30
GAL_VSS27
Y1
GAL_VSS28
Y31
GAL_VSS29
AA30
GAL_VSS30
AB1
GAL_VSS31
AB31
GAL_VSS32
AC30
GAL_VSS33
AD31
GAL_VSS34
A15
RSVD3
A16
RSVD4
A26
RSVD5
B1
RSVD8
C5
RSVD13
D25
RSVD17
W3
RSVD63
Y3
RSVD67
Y27
RSVD68
Y28
RSVD69
AA3
RSVD73
AB3
RSVD77
AC1
RSVD80
AD1
RSVD83
AE4
RSVD86
AE15
RSVD87
AE16
RSVD88
AE27
VSS
AE21
VSS
AE11
VSS
AE2
VSS
AD23
VSS
AD17
VSS
AD15
VSS
AD9
VSS
MTG_GND17
MTG_GND18
MTG_GND19
MTG_GND20
GN18
GN19
GN20
VCC_P
P2_NOCONA_TESTLOW
P2_NOCANA_SLEW_CTRL
P2_NOCONA_FORCERR#
P2_NOCONA_VCCVID
P2_NOCONA_VSS
R736
X_0
NOCANA -> POP,
PRESTONIA ->
NC
C
CPU2 CORE
DECOUPLING
22U
22U
C575
C574
22U
22U
C544
C522
R1460
51
22U
22U
C390
C389
TP10
1
PLACE AROUND P2 SOCKET
C513
1U
CPU2_THERMDA1 51
CPU2_THERMDC1 51
C503
1U
CPU2_THERMDA1_782P 51
CPU2_THERMDC1_782N 5,51
R1461 X_51
R1462 0
C515
1U
R1469 0
R1470 0
PIN AE4, NOCONA & PRESTONIA are tie to
GND by porcessor
P2_NOCANA_SLEW_CTRL
SLEW_CTRL
Pull up --> faster system bus signal edge rate,
Pull down --> slow(defult)
22U
C450
22U
C519
22U
C391
C481
1U
22U
C573
VCC_P
22U
22U
22U
C572
22U
22U
C478
C486
22U
22U
C392
C499
22U
22U
C455
C489
C507
C482
1U
1U
C475
C514
0.1U
0.1U
VCC_P
D
C498
22U
C454
22U
C393
22U
C523
C476
1U
C495
0.1U
VCC_P
VCC_P
VCC_P
VCC_P
VCC_P
C570
22U
C448
22U
C394
22U
C541
C474
1U
C497
0.1U
Micro Star Restricted Secret
Title
Document Number
MICRO-STAR INT'L
CO.,LTD.
No. 69, Li-De St, Jung-He City,
Taipei Hsien, Taiwan
http://www.msi.com.tw
Foster CPU #2 PWR
E
Last Revision Date:
星期三, 九月
18, 2002
Sheet
7 66
Rev
0A
of
VCC_P
CPU2B
GN33
GN34
GN35
GN36
GN37
GN38
GN39
GN40
EMI_GND1
EMI_GND2
EMI_GND3
EMI_GND10
EMI_GND11
GN42
GN43
GN44
EMI_GND4
EMI_GND5
EMI_GND6
EMI_GND7
PRESTONIA_PWR
EMI_GND12
EMI_GND13
EMI_GND14
EMI_GND15
GN45
GN46
GN47
GN41
VSS
VSS
VSS
VSS
EMI_GND8
EMI_GND9
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
EMI_GND16
GN48
A5
A11
A21
A27
A29
B2
B9
B15
B17
B23
B28
C7
C13
C19
C25
C29
D2
D5
D11
D21
D27
D28
E9
E15
E17
E23
E29
F2
F7
F13
F19
F25
F28
G3
G5
G7
G9
G25
G27
G29
H2
H4
H6
H8
H24
H26
H28
J3
J5
W29
Y2
Y10
Y16
Y22
AA4
AA6
AA12
AA20
AA26
AB2
AB8
AB14
AB18
AB24
AC3
AC4
AC10
AC16
AC22
AD2
AD6
AD12
AD20
AD26
AE3
AE8
AE14
AE18
AE24
R29
T2
T4
T6
T8
T24
T26
T28
U3
U5
U7
U9
U23
U25
U27
U29
V2
V4
V6
V8
V24
V26
V28
TP14
PIN G7
NOCANA
NC,
PRESTONIA
GND
VCC_P
CPU2C
GN21
GN22
GN23
GN24
GN25
GN26
GN27
GN28
MTG_GND21
MTG_GND22
MTG_GND23
MTG_GND2
MTG_GND3
MTG_GND4
GN2
GN3
GN4
MTG_GND24
MTG_GND25
MTG_GND26
MTG_GND5
MTG_GND6
MTG_GND7
GN5
GN6
GN7
GN29
MTG_GND27
MTG_GND28
MTG_GND8
MTG_GND9
GN8
GN9
GN10
J7
VSS
J9
VSS
J23
VSS
J25
VSS
J27
VSS
J29
VSS
K2
VSS
K4
VSS
K6
VSS
K8
VSS
K24
VSS
K26
VSS
K28
VSS
L3
VSS
L5
VSS
L7
VSS
L9
VSS
L23
VSS
L25
VSS
L27
VSS
L29
VSS
M2
VSS
M4
VSS
M6
VSS
M8
VSS
M24
VSS
M26
VSS
M28
VSS
N2
VSS
N4
VSS
N6
VSS
N8
1
B
VSS
N24
VSS
N26
VSS
N28
VSS
P3
VSS
P5
VSS
P7
VSS
P9
VSS
P23
VSS
P25
VSS
P27
VSS
P29
VSS
R2
VSS
R4
VSS
R6
VSS
R8
VSS
R24
VSS
R26
VSS
R28
VSS
T3
VSS
T5
VSS
T7
VSS
T9
VSS
T23
VSS
T25
VSS
T27
VSS
T29
VSS
U2
VSS
U4
VSS
U6
VSS
U8
VSS
U24
VSS
U26
VSS
U28
VSS
V3
VSS
V5
VSS
V7
VSS
V9
VSS
V23
VSS
V25
VSS
V27
VSS
V29
VSS
W2
VSS
W4
VSS
W24
VSS
W26
VSS
W28
VSS
Y5
VSS
Y7
VSS
Y13
VSS
Y19
VSS
Y25
VSS
AA2
VSS
AA9
VSS
AA15
VSS
AA17
VSS
AA23
VSS
AB5
VSS
AB11
VSS
AB21
VSS
AB27
VSS
AC2
VSS
AC7
VSS
AC13
VSS
AC19
VSS
AC25 AD3
VSS VSS
MTG_GND1
GN1
PGA-S603
A2
VCC
A8
VCC
A
PGA-S603
A14
VCC
A18
VCC
A24
VCC
A28
VCC
B6
VCC
B12
VCC
B20
VCC
B26
VCC
B29
VCC
C2
VCC
C4
VCC
C10
VCC
C16
VCC
C22
VCC
C28
VCC
D8
VCC
D14
VCC
D18
VCC
D24
VCC
D29
VCC
E2
VCC
E6
VCC
E12
VCC
E20
VCC
E26
VCC
E28
VCC
F4
VCC
F10
VCC
F16
VCC
F22
VCC
F29
VCC
G2
VCC
G4
VCC
G6
VCC
G8
VCC
G24
VCC
G26
VCC
G28
VCC
H3
VCC
H5
VCC
H7
VCC
H9
VCC
H23
VCC
H25
VCC
H27
VCC
H29
VCC
J2
VCC
J4
VCC
J6
VCC
J8
VCC
J24
VCC
J26
VCC
J28
VCC
K3
VCC
K5
VCC
K7
VCC
K9
VCC
K23
VCC
K25
VCC
K27
VCC
K29
VCC
L2
VCC
L4
VCC
L6
VCC
L8
VCC
L24
VCC
L26
VCC
L28
VCC
M3
VCC
M5
VCC
M7
VCC
M9
VCC
M23
VCC
M25
VCC
M27
VCC
M29
VCC
N3
VCC
N5
VCC
N7
VCC
N9
VCC
N23
VCC
N25
VCC
N27
VCC
N29
VCC
P2
VCC
P4
VCC
P6
VCC
P8
VCC
P24
VCC
P26
VCC
P28
VCC
R3
VCC
R5
VCC
R7
VCC
R9
VCC
R23
VCC
R25
VCC
R27
VCC
W27
VCC
W25
VCC
4 4
3 3
2 2
1 1
A
4 4
B
C
D
E
R568
X_R
R718
X_R
DON'T STUFF
VCC3
R576
X_R
R5771KR605
R569
1K
VCC3
R708
R709
R719
1K
VCC_P
R604
X_R
DON'T STUFF
P1_SM_ADDR0
P1_SM_ADDR1 P1_SM_TS_ADDR0
P1_SM_ADDR2
1K
Addr._0 : 1010 000Z
P1_SM_ADDR[0..2]
P2_SM_ADDR[0..2]
P1_SM_TS_ADDR[0..1]
P2_SM_TS_ADDR[0..1]
P1_SM_ADDR[0..2] 4
P2_SM_ADDR[0..2] 6
P1_SM_TS_ADDR[0..1] 4
P2_SM_TS_ADDR[0..1] 6
Z = R/W bit
R696
1K
X_R
P2_SM_ADDR0
P2_SM_ADDR1
P2_SM_ADDR2
R697
X_R
1K
DON'T STUFF
R561
51RST
C426
C418
R585
0.1U
0.1U
100RST
Addr._1 : 1010 001Z
P1_GTLREF1
P1_GTLREF1 4 P1_GTLREF0 4
C414
1U
Z = R/W bit
CPU_0 Thermal Sensor SM Bus
Addr._0 : 0011X00Z
: 1001X00Z
: 0101X00Z
3 3
CPU_1 Thermal Sensor SM Bus
Addr._1 : 0011X01Z
: 1001X01Z
: 0101X01Z
2 2
OR
OR
OR
OR
R687
X_R
DON'T STUFF
R688
1K
VCC3
R615
R588
X_R
X_R
P1_SM_TS_ADDR1
R6141KR589
1K
VCC3
R700
1K
P2_SM_TS_ADDR0
P2_SM_TS_ADDR1
R701
X_R
DON'T STUFF
VCC_P
R543
51
C383
C384
0.1U
0.1U
DON'T STUFF
R536
100
P1_GTLREF0
C385
1U
VCC_P
R737
51
P2_GTLREF0 P2_GTLREF1
C587
R741
C586
0.1U
0.1U
1 1
A
B
100RST
C585
1U
PLACE EACH 220pf OF
GTLREF NEAR PROC
PIN
C
VCC_P
R690
51
C551
0.1U
C557
0.1U
R707
100RST
C562
1U
P2_GTLREF1 6 P2_GTLREF0 6
Micro Star Restricted Secret
Title
CPU GTLREF & SM Bus Slave Address
Document Number
MICRO-STAR INT'L
CO.,LTD.
No. 69, Li-De St, Jung-He City,
Taipei Hsien, Taiwan
D
http://www.msi.com.tw
E
Last Revision Date:
星期三, 九月
Sheet
18, 2002
8 66
of
Rev
0A
A
4 4
B
C
D
E
VCC_P
VCC_P
VCC_P
RES. TO BE WITHIN
1" OF ITP CONN.
R480 40.2
BPM#2 4,6,11
BPM#3 4,6,11
BPM#4 4,6,11
BPM#5 4,6,11
PROC_RESET# 4,6,11,13
CLK_100M_ITP0 22
CLK_100M_ITP1 22
3 3
2 2
CLK_100M_ITP = BCLK (to
processors) + Length of
BPM# trace from ITP
connector to first CPU.
RES. TO BE WITHIN
1" OF ITP CONN.
JP8
1
2
3
D1X3-BK
Place this HDR next to the
CPU nearest to ITP conn.
JP8_2-3
JC-D2-GN
FBO
R505
X_R
R441
150
VCC_P
R495 40.2
R506
X_R
R418
330
R541 40.2
P1_TDI
P1_TDO
P2_TDO
PLACE NEAR CPU1
R542 40.2
R540 40.2
11
13
15
17
19
21
23
25
VCC_P
R393
75
J3
1
2
1
2
3
4
3
4
5
6
5
6
7
8
7
8
9
10
9
10
12
11
12
14
13
14
16
15
16
18
17
18
20
19
20
22
21
22
24
23
24
25
X_CON25A_1
RES. TO BE WITHIN
1" OF ITP CONN.
P1_TDI 4
P1_TDO 4,6
P2_TDO 6
RES. TO BE WITHIN
1" OF ITP CONN.
DBA#
P1_TDI
R494 0
Place it as close to
P2_TDO
ITP Conn. as
possible
TCK
R497
680
R400 1K
R499 1K
R496
39.2
RES. TO BE WITHIN
1" OF ITP CONN.
TCK
TCK
11
13
15
17
19
R397 1K
R399 1K
R396 1K
R484 330
1 2
R498
1.5K
R943 X_0
R944 X_0
R945 X_0
U26
2
1A1
4
1A2
6
1A3
8
1A4
2A1
2A2
2A3
2A4
1
1G
2G
74LVC244A-SO20
R517
150
VCC3
R516
DON'T STUFF
X_R
ITP_RESET# 59
TMS 4,6
ITP_TRST# 4,6
THIS NET TO BE DAISY
CHAINED ALONG PROCS.
R493
Within 1" of the last
150
device on this Net
R_P1_TCK
R_P2_TCK
R_FBO
R_P1_TCK
18
1Y1
R_P2_TCK
16
1Y2
R_FBO
14
1Y3
12
1Y4
9
2Y1
7
2Y2
5
2Y3
3
2Y4
20
VCC
10
GND
VCC_P
VCC_P
FBO = TCK (to
processors) + Length of
BPM# trace from ITP
connector to first CPU.
R403 22
R404 22
R398 22
C308
0.1u
Length of
P1_TCK =
P2_TCK
FBO
P1_TCK 4
P2_TCK 6
C340
C352
X_U
X_U
C351
X_U
Look at Routing guidelines while
Placing components from this
sheet
LAYOUT NOTE:
1 1
A
B
BPM#[0..5], RST#, FBO, BCKN, BCKP, TCK, AND FBI
ARE CRITICAL ROUTES.
C
Micro Star Restricted Secret
Title
CPU GTLREF & SM Bus Slave Address
Document Number
MICRO-STAR INT'L
CO.,LTD.
No. 69, Li-De St, Jung-He City,
Taipei Hsien, Taiwan
D
http://www.msi.com.tw
E
Last Revision Date:
星期三, 九月
Sheet
18, 2002
9 66
of
Rev
0A
5
D D
4
3
2
1
VCC3
RN108
1 2
3 4
5 6
7 8
330
INTR
INTR 41
RSB_IGNNE#
RSB_IGNNE# 41
R762
C C
0
NMI
RESETDLY#
RSB_A20M#
P6_CGF1
P6_CGF3
P6_CGF2
P6_CGF4
R727
330
2
3
5
6
11
10
14
13
1
15
VCC
16 8
U45
1A
1Y
VCC GND
1B
2A
2Y
2B
3A
3Y
3B
4A
4Y
4B
A/B
G
74F157-SOIC16
RESETDLY# 12
NMI 40
RSB_A20M# 41
U39
11
GND
8
4
GTLREF_1
7
LINT0_3V
IGNNE#_3V
9
A20M#_3V
LINT1_3V
12
GND
4 1
GTLREF DIRB-A
9
B4
10
B3
12
B2
13
B1
GTL2005
GTLREF_1
C558
C577
1000P-0805
1000P-0805
VCC3 VCC
GND
VDD
A4
A3
A2
A1
C566
1000P-0805
VCC3
R711
LINT0
IGNNE#
A20M#
LINT1
1K
LINT0 4,6,11
IGNNE# 4,6,11
A20M# 4,6,11
LINT1 4,6,11
7
14
6
5
3
2
VCC_P
VCC_P
R683 51
R626 51
P1_THERMTRIP# 4,41
B B
P2_THERMTRIP# 6,41
VCC_P
C559
0.1U
R699
51
R694
100RST
GTLREF_1
VCC3
C556
0.1U
FERR# 4,6,11
VCC_P
R712
51
VCC_P
R717
330
VCC3
R725
330
Q45
NPN-PMBT2369-SOT23
RSB_FERR# 40
VCC3
1 23 45 6
GTLREF_1
7 8
RN104
1K
C545
1000P-0805
3
GTLREF_1
RSB_P1_PROCHOT# 41
RSB_P2_PROCHOT# 41
RSB_P1_IERR# 41
RSB_P2_IERR# 41
Micro Star Restricted Secret
Title
Ratio & Level Shift Circuit
Document Number
MICRO-STAR INT'L
CO.,LTD.
No. 69, Li-De St, Jung-He City,
Taipei Hsien, Taiwan
2
http://www.msi.com.tw
1
Last Revision Date:
星期三, 九月
Sheet
18, 2002
10 66
of
Rev
0A
C549
1000P-0805
14
U38
2
3
5
6
7
A1
A2
A3
A4
VDD
GND
GTL2005
13
B1
12
B2
10
B3
9
B4
4 1
GTLREF DIRB-A
8
GND
11
GND
R679 51
R689 51
R684 51
P1_PROCHOT# 4
P2_PROCHOT# 6
P1_IERR# 4
P2_IERR# 6
A A
5
R680 51
VCC3
R695
330
4
A
B
C
D
E
DON'T STUFF PLACE NEAR CPU2
R715 40.2
R706 40.2
R1042 1K
R1129 X_0
R730 1K
R629 X_R
R724 40.2
R704 40.2
R607 X_R
BPM#4
VCC_P
27p
R691 X_R
R622 40.2
R599 40.2
C779
27p
5 6
9 8
R586 40.2
R621 40.2
C780
C781
C782
27p
27p
27p
U46C
DM7407-SOIC14
U46D
DM7407-SOIC14
VCC_P VCC_P
C432
C436
R606 40.2
R623 40.2
R617 40.2
R616 40.2
BPM#2
BPM#3
BPM#4
BPM#5
R609 40.2
R598 40.2
C783
C784
27p
SMI#
INIT#
0.1U
PLACE THE TERM CAPS NEAR THE TERMINATION
RESISTORS
C427
0.1U
C419
0.1U
0.1U
RSB_STPCLK# 41
RSB_SLP# 41 MCERR# 4,6
VCC3
C440
0.1U
VCC3
R744
1K
R753
1K
C382
0.1U
U46A
1 2
DM7407-SOIC14
U46B
3 4
DM7407-SOIC14
CPU_STPCLK#
SLP#
VCC
C579
0.1U
R642 40.2
BNR# 4,6,12
HIT# 4,6,12
HITM# 4,6,12
LOCK# 4,6,12
EXT_SMI# 41
SIO_SMI# 41,45,47
CMIC_PINIT# 12,41,48
PLACE NEAR CPU1
R713 40.2
R685 40.2
R720 40.2
R698 40.2
R702 40.2
PLACE THESE
CLOSE TO
CPU2
BINIT#
VCC3
VCC25
4 4
3 3
2 2
VCC_P
PROC_RESET# 4,6,9,13
FERR# 4,6,10
BINIT# 4,6,12
SMI#
SMI# 4,6
IGNNE# 4,6,10
INIT#
INIT# 4,6
CPU_STPCLK# 4,6
CPU_STPCLK#
LINT0 4,6,10
LINT1 4,6,10
A20M# 4,6,10
SLP#
SLP# 4,6
BPM#[2..5] 4,6,9
(Make small Cu Islands for P1/P2_VCCA, P1/P2_VSSA and P1/P2_VCCIOPLL nets )
Place these Close to CPU1
VCC_P VCC_P
1 2
L23 4.7U_1206
1 2
L24 4.7U_1206
22U
C722
22U
C724
C380
1U
C387
1U
P1_VCCA 4
P1_VSSA 4
P1_VCCIOPLL 4
Place these Close to CPU2
1 2
L32 4.7U_1206
1 2
L33 4.7U_1206
22U
C723
22U
C725
C594
1U
C595
1U
P2_VCCA 6
P2_VSSA 6
P2_VCCIOPLL 6
1 1
Micro Star Restricted Secret
Title
CPU Level Shift Circuit
Document Number
MICRO-STAR INT'L
CO.,LTD.
No. 69, Li-De St, Jung-He City,
Taipei Hsien, Taiwan
A
B
C
D
http://www.msi.com.tw
E
Last Revision Date:
星期三, 九月
Sheet
18, 2002
11 66
of
Rev
0A
A
4 4
3 3
PCIRST_X# 60
2 2
R306
VCC25
R299
VCC25
R307
VCC25
R310
VCC25
VCC_P
R373 100RST
R346 255
R343 20
*** Difference
with Rev:A1.0
Ckt
DINV#[0..3] 4,6
DSTBN#[0..3] 4,6
DSTBP#[0..3] 4,6
R305
C240
22p
4.7K
10K
4.7K
4.7K
PA#[3..35] 4,6
PD#[0..63] 4,6
DP#[0..3] 4,6
MEMOFFACK#
WRMRST#
CMIC_FATAL#
CMIC_ALERT#
B
22
GTL_COMP_PD
GTL_COMP_PU
GTL_RCOMP
PA#[3..35]
PD#[0..63]
DINV#[0..3]
DP#[0..3]
DSTBN#[0..3]
DSTBP#[0..3]
C
AE25
AE24
AF26
AE26
AF27
AF23
AD27
AE27
AG25
AG24
AG26
K15
A17
A19
B18
A18
B19
A20
G16
C19
E19
H17
H16
D19
F18
H18
G19
F19
A23
B23
A22
A21
F20
B20
A24
A25
D20
B21
E20
B25
B27
A26
C22
D22
D18
C20
H19
G2
K17
H5
C1
D1
G3
E1
F23
B1
G1
D24
E16
G15
F15
C16
H15
E23
C24
F21
H9
K18
G21
F22
H20
A3#
A4#
A5#
A6#
A7#
A8#
A9#
A10#
A11#
A12#
A13#
A14#
A15#
A16#
A17#
A18#
A19#
A20#
A21#
A22#
A23#
A24#
A25#
A26#
A27#
A28#
A29#
A30#
A31#
A32#
A33#
A34#
A35#
ADSTB0#
ADSTB1#
F1
ADS#
BNR#
BPRI#
DBSY#
DRDY#
HIT#
HITM#
LOCK#
F4
TRDY#
DEFER#
BREQ0#
PLLRST
DLYRST
PCIRST#
WRMRST#
RS0#
RS1#
F2
RS2#
RSP#
HREQ0#
HREQ1#
HREQ2#
HREQ3#
HREQ4#
AP0#
AP1#
ALERT#
BINIT#
HINIT#
BCLKP
BCLKN
FATAL#
MEMOFF#
MEMOFFACK#
GTL_VREF
GTL_VREF
GTL_COMP_PU
GTL_COMP_PD
GTL_RCOMP
U20A
D10#
D11#
D12#
D13#
D14#
D15#
D16#
D17#
D18#
D19#
D20#
D21#
D22#
D23#
D24#
D25#
D26#
D27#
D28#
D29#
D30#
D31#
D32#
D33#
D34#
D35#
D36#
D37#
D38#
D39#
D40#
D41#
D42#
D43#
D44#
D45#
D46#
D47#
D48#
D49#
D50#
D51#
D52#
D53#
D54#
D55#
D56#
D57#
D58#
D59#
D60#
D61#
D62#
D63#
DINV0#
DINV1#
DINV2#
DINV3#
DP0#
DP1#
DP2#
DP3#
DSTBN0#
DSTBN1#
DSTBN2#
DSTBN3#
DSTBP0#
DSTBP1#
DSTBP2#
DSTBP3#
PD#0
C2
D0#
PD#1
E3
D1#
PD#2
B3
D2#
PD#3
C3
D3#
PD#4
F3
D4#
PD#5
D4
D5#
PD#6
A2
D6#
PD#7
D2
D7#
PD#8
D3
D8#
PD#9
A3
D9#
PD#10
H6
PD#11
F6
PD#12
G8
PD#13
F5
PD#14
H8
PD#15
H10
PD#16
F7
PD#17
G9
PD#18
E7
PD#19
E6
PD#20
A4
PD#21
B4
PD#22
D7
PD#23
A5
PD#24
G10
PD#25
K11
PD#26
B7
PD#27
C6
PD#28
F8
PD#29
C7
PD#30
E9
PD#31
K12
PD#32
D8
PD#33
C8
PD#34
D9
PD#35
B9
PD#36
E10
PD#37
A7
PD#38
A10
PD#39
A8
PD#40
B12
PD#41
A11
PD#42
F12
PD#43
A12
PD#44
G13
PD#45
F13
PD#46
K13
PD#47
H12
PD#48
B13
PD#49
D12
PD#50
A13
PD#51
E13
PD#52
C13
PD#53
C14
PD#54
A15
PD#55
B15
PD#56
D15
PD#57
E14
PD#58
E15
PD#59
H14
PD#60
K14
PD#61
C15
PD#62
A16
PD#63
G14
DINV#0
G5
DINV#1
A6
DINV#2
C10
DINV#3
H13
DP#0
C26
DP#1
B26
DP#2
E21
DP#3
E25
DSTBN#0
G6
DSTBN#1
F9
DSTBN#2
C9
DSTBN#3
D13
DSTBP#0
H7
DSTBP#1
H11
DSTBP#2
A9
DSTBP#3
A14
CMIC-WS
1 2
+
EC50
470u/4V
C251
1u
C262
1000p-0805
C274
1000p-0805
C901
4.7u
C902
4.7u
PA#3
PA#4
PA#5
PA#6
PA#7
PA#8
PA#9
PA#10
PA#11
PA#12
PA#13
PA#14
PA#15
PA#16
PA#17
PA#18
PA#19
PA#20
PA#21
PA#22
PA#23
PA#24
PA#25
PA#26
PA#27
PA#28
PA#29
PA#30
PA#31
PA#32
PA#33
PA#34
PA#35
ADSTB#0
ADSTB#0 4,6
ADSTB#1
ADSTB#1 4,6
ADS#
ADS# 4,6
BNR#
BNR# 4,6,11
BPRI#
BPRI# 4,6
DBSY#
DBSY# 4,6
DRDY#
DRDY# 4,6
HIT#
HIT# 4,6,11
HITM#
HITM# 4,6,11
LOCK#
LOCK# 4,6,11
P_TRDY#
P_TRDY# 4,6
DEFER#
DEFER# 4,6
BREQ#0
BREQ#0 4,6
PS_PWRGD# 25,27,41,59
RESETDLY# 10
CMIC_ALERT# 16,41
CMIC_PINIT# 11,41,48
HCLK_CMIC 22
HCLK_CMIC_N 22
CMIC_FATAL# 16,41
MEMOFFACK# 16
WRMRST# 16
MEMOFF# 16,40
HREQ#0 4,6
HREQ#1 4,6
HREQ#2 4,6
HREQ#3 4,6
HREQ#4 4,6
RS#0 4,6
RS#1 4,6
RS#2 4,6
RSP# 4,6
AP#0 4,6
AP#1 4,6
BINIT# 4,6,11
RESETDLY#
R_PCIRST_X#
WRMRST#
RS#0
RS#1
RS#2
RSP#
HREQ#0
HREQ#1
HREQ#2
HREQ#3
HREQ#4
AP#0
AP#1
CMIC_ALERT#
CMIC_FATAL#
MEMOFF#
MEMOFFACK#
GTL_VREF_CMIC
GTL_COMP_PU
GTL_COMP_PD
GTL_RCOMP
VCC25
D
E
VCC_P
R349
GTL_VREF_CMIC
C2711uC269
0.1u
51
R347
100RST
VCC25
C242
0.1u
C236
0.1u
C238
0.1u
C237
0.1u
C256
0.1u
C241
0.1u
VCC25
C259
1u
PUT THESE C AS CLOSE CMIC AS POSSIBLE
1 1
Micro Star Restricted Secret
Title
CMIC Foster Interface
Document Number
MICRO-STAR INT'L
CO.,LTD.
No. 69, Li-De St, Jung-He City,
Taipei Hsien, Taiwan
A
B
C
D
http://www.msi.com.tw
E
Last Revision Date:
星期三, 九月
Sheet
18, 2002
12 66
of
Rev
0A
A
B
C
D
E
B_IMB_D_R[0..15] 27
4 4
3 3
2 2
B_IMB_D_T[0..15] 27
A_IMB_D_R[0..15] 25
A_IMB_D_T[0..15] 25
T_IMB_D_R[0..3] 41
T_IMB_D_T[0..3] 41
T_IMB_CLK_T 41
T_IMB_CON_T 41
T_IMB_PAR_T 41
B_IMB_D_R[0..15]
B_IMB_D_T[0..15]
A_IMB_D_R[0..15]
A_IMB_D_T[0..15]
T_IMB_D_R[0..3]
T_IMB_D_T[0..3]
T_IMB_D_T0
T_IMB_D_T1
T_IMB_D_T3
B_IMB_CON_R 27
B_IMB_CLK_R_P 27
B_IMB_CLK_R_N 27
B_IMB_PAR_R 27
B_IMB_CON_T 27
B_IMB_CLK_T_P_R 27
B_IMB_CLK_T_N_R 27
B_IMB_PAR_T 27
R322 33
R314 33
R325 33
R335 33
R323 33
R326 33
R311 33
IMB_VREF_CMIC
B_IMB_D_R0
B_IMB_D_R1
B_IMB_D_R2
B_IMB_D_R3
B_IMB_D_R4
B_IMB_D_R5
B_IMB_D_R6
B_IMB_D_R7
B_IMB_D_R8
B_IMB_D_R9
B_IMB_D_R10
B_IMB_D_R11
B_IMB_D_R12
B_IMB_D_R13
B_IMB_D_R14
B_IMB_D_R15
B_IMB_D_T0
B_IMB_D_T1
B_IMB_D_T2
B_IMB_D_T3
B_IMB_D_T4
B_IMB_D_T5
B_IMB_D_T6
B_IMB_D_T7
B_IMB_D_T8
B_IMB_D_T9
B_IMB_D_T10
B_IMB_D_T11
B_IMB_D_T12
B_IMB_D_T13
B_IMB_D_T14
B_IMB_D_T15
TIMB_D_T0_R
TIMB_D_T1_R
TIMB_D_T2_R T_IMB_D_T2
TIMB_D_T3_R
TIMB_CLKT_R
TIMB_CONT_R
TIMB_PART_R
IMB_VREF_CMIC
CMIC_IMB_COMP_PD
CMIC_IMB_COMP_PU
CMIC_IMB_RCOMP
U20B
R25
BIMBD_R0
T23
B IMBD_R1
R26
BIMBD_R2
R27
BIMBD_R3
R22
BIMBD_R4
P23
BIMBD_R5
R24
BIMBD_R6
R23
BIMBD_R7
N25
BIMBD_R8
N22
BIMBD_R9
P21
BIMBD_R10
N23
BIMBD_R11
N24
BIMBD_R12
P20
BIMBD_R13
R18
BIMBD_R14
R17
BIMBD_R15
N20
BIMBCON_R
P25
BIMBCLK_R_P
P27
BIMBCLK_R_N
N21
BMBPAR_R
U21
BIMBD_T0
U23
BIMBD_T1
T20
BIMBD_T2
U18
BIMBD_T3
U17
BIMBD_T4
V20
BIMBD_T5
U20
BIMBD_T6
T22
BIMBD_T7
T21
BIMBD_T8
R21
BIMBD_T9
T25
BIMBD_T10
U27
BIMBD_T11
T24
BIMBD_T12
U25
BIMBD_T13
T27
BIMBD_T14
T26
BIMBD_T15
R20
BIMBCON_T
W26 L25
BIMBCLK_T_P AIMBCLK_T_P
W27
BIMBCLK_T_N
V27
BIMBDPAR_T
Y22
T_IMBD_T0
AA25
T_IMBD_T1
Y21
T_IMBD_T2
Y24
T_IMBD_T3
P18
IMB_VREF
D27
IMB_COMP_PD
H21
IMB_COMP_PU
G22
IMB_RCOMP
AIMBD_R0
AIMBD_R1
AIMBD_R2
AIMBD_R3
AIMBD_R4
AIMBD_R5
AIMBD_R6
AIMBD_R7
AIMBD_R8
AIMBD_R9
AIMBD_R10
AIMBD_R11
AIMBD_R12
AIMBD_R13
AIMBD_R14
AIMBD_R15
AIMBCON_R
AIMBCLK_R_P
AIMBCLK_R_N
AIMBPAR_R
AIMBD_T0
AIMBD_T1
AIMBD_T2
AIMBD_T3
AIMBD_T4
AIMBD_T5
AIMBD_T6
AIMBD_T7
AIMBD_T8
AIMBD_T9
AIMBD_T10
AIMBD_T11
AIMBD_T12
AIMBD_T13
AIMBD_T14
AIMBD_T15
AIMBCON_T
AIMBCLK_T_N
AIMBPAR_T
T_IMBD_R0
T_IMBD_R1
T_IMBD_R2
T_IMBD_R3
T_IMBCLK_R T_IMBCLK_T
T_IMBCON_R T_IMBCON_T
T_IMBPAR_R T_IMBPAR_T
CPURST#
SRESET#
TESTMODE#
SCLK
SDA
CMIC-WS
L20
L17
L18
K20
J24
H23
H22
J22
H26
F27
G24
G27
G25
E27
F24
J20
F25
H25
H24
F26
M26
M25
N27
N18
N17
M24
N26
L27
M27
L21
M22
H27
J27
K27
J26
M21
M20
M23
L23
Y26
W24
AA26
W22
Y27 AA24
AA27 AA23
W20 AB25
C27
AF25
AD26
AE23
AG23
A_IMB_D_R0
A_IMB_D_R1
A_IMB_D_R2
A_IMB_D_R3
A_IMB_D_R4
A_IMB_D_R5
A_IMB_D_R6
A_IMB_D_R7
A_IMB_D_R8
A_IMB_D_R9
A_IMB_D_R10
A_IMB_D_R11
A_IMB_D_R12
A_IMB_D_R13
A_IMB_D_R14
A_IMB_D_R15
A_IMB_D_T0
A_IMB_D_T1
A_IMB_D_T2
A_IMB_D_T3
A_IMB_D_T4
A_IMB_D_T5
A_IMB_D_T6
A_IMB_D_T7
A_IMB_D_T8
A_IMB_D_T9
A_IMB_D_T10
A_IMB_D_T11
A_IMB_D_T12
A_IMB_D_T13
A_IMB_D_T14
A_IMB_D_T15
T_IMB_D_R0
T_IMB_D_R1
T_IMB_D_R2
T_IMB_D_R3
R318 1K
A_IMB_CON_R 25
A_IMB_CLK_R_P 25
A_IMB_CLK_R_N 25
A_IMB_PAR_R 25
A_IMB_CON_T 25
A_IMB_CLK_T_P_R 25
A_IMB_CLK_T_N_R 25
A_IMB_PAR_T 25
T_IMB_CLK_R 41
T_IMB_CON_R 41
T_IMB_PAR_R 41
PROC_RESET# 4,6,9,11
POWERGOOD_CMIC 16,54,59
VCC25
TESTMODE# 16
RCC_SDA 16,25,27,49,51,52,54
RCC_SCL 16,25,27,49,51,52,54
VDD_IMB
IMB_VREF_CMIC
CMIC_IMB_RCOMP
R350 100RST
CMIC_IMB_COMP_PU
R883 100RST
CMIC_IMB_COMP_PD
R884 255
*** Difference with
Rev:A1.0 Ckt
1 1
A
B
IMB_VREF_CMIC
C2701uC273
VDD_IMB
R340
100RST
C277
1000p-0805
C
R334
100RST
Micro Star Restricted Secret
Title
CMIC IMB Interface
Document Number
MICRO-STAR INT'L
CO.,LTD.
No. 69, Li-De St, Jung-He City,
Taipei Hsien, Taiwan
D
http://www.msi.com.tw
E
Last Revision Date:
星期三, 九月
Sheet
18, 2002
13 66
of
Rev
0A
0.1u
A
B
C
D
E
4 4
R_A_SD0_0
AA22
R_A_SD0_1
AD22
R_A_SD0_2
AC19
R_A_SD0_3
AA18
R_A_SD0_4
AB23
R_A_SD0_5
AB19
R_A_SD0_6
AD19
R_A_SD0_7
Y16
R_A_SD1_0
V15
R_A_SD1_1
AG22
R_A_SD1_2
AB15
R_A_SD1_3
AD16
R_A_SD1_4
AG21
R_A_SD1_5
AF19
R_A_SD1_6
AG17
R_A_SD1_7
AB16
R_A_SD2_0
AG14
R_A_SD2_1
Y14
R_A_SD2_2
AF13
R_A_SD2_3
AG12
R_A_SD2_4
AE14
R_A_SD2_5
V14
R_A_SD2_6
AG13
R_A_SD2_7
AE13
R_A_SD3_0
Y13
R_A_SD3_1
AF9
R_A_SD3_2
AE8
R_A_SD3_3
3 3
2 2
1 1
A
B
R_A_SD3_4
R_A_SD3_5
R_A_SD3_6
R_A_SD3_7
R_A_SD4_0
R_A_SD4_1
R_A_SD4_2
R_A_SD4_3
R_A_SD4_4
R_A_SD4_5
R_A_SD4_6
R_A_SD4_7
R_A_SD5_0
R_A_SD5_1
R_A_SD5_2
R_A_SD5_3
R_A_SD5_4
R_A_SD5_5
R_A_SD5_6
R_A_SD5_7
R_A_SD6_0
R_A_SD6_1
R_A_SD6_2
R_A_SD6_3
R_A_SD6_4
R_A_SD6_5
R_A_SD6_6
R_A_SD6_7
R_A_SD7_0
R_A_SD7_1
R_A_SD7_2
R_A_SD7_3
R_A_SD7_4
R_A_SD7_5
R_A_SD7_6
R_A_SD7_7
R_A_SD8_0
R_A_SD8_1
R_A_SD8_2
R_A_SD8_3
R_A_SD8_4
R_A_SD8_5
R_A_SD8_6
R_A_SD8_7
MA0
MA1
MA2
MA3
MA4
MA5
MA6
MA7
MA8
MA9
MA10
MA11
MA12
MA13
MA14
AD10
AA12
AG8
AG6
AG5
T10
Y4
R11
T7
W5
Y3
U6
U1
T3
R2
R4
R5
T5
R1
K8
R6
N3
N1
M2
M4
N8
N4
L1
M3
H1
H2
L6
M10
J5
J3
L8
K10
AF3
AG2
AB10
AA9
AE6
AF5
AC8
AB9
AD5
AE5
Y10
AA8
Y9
Y7
AF1
AE2
AD3
AE3
AF2
Y8
CMIC-WS
U20C
A_SD0_0
A_SD0_1
A_SD0_2
A_SD0_3
A_SD0_4
A_SD0_5
A_SD0_6
A_SD0_7
A_SD1_0
A_SD1_1
A_SD1_2
A_SD1_3
A_SD1_4
A_SD1_5
A_SD1_6
A_SD1_7
A_SD2_0
A_SD2_1
A_SD2_2
A_SD2_3
A_SD2_4
A_SD2_5
A_SD2_6
A_SD2_7
A_SD3_0
A_SD3_1
A_SD3_2
A_SD3_3
A_SD3_4
A_SD3_5
A_SD3_6
A_SD3_7
A_SD4_0
A_SD4_1
A_SD4_2
A_SD4_3
A_SD4_4
A_SD4_5
A_SD4_6
A_SD4_7
A_SD5_0
A_SD5_1
A_SD5_2
A_SD5_3
A_SD5_4
A_SD5_5
A_SD5_6
A_SD5_7
A_SD6_0
A_SD6_1
A_SD6_2
A_SD6_3
A_SD6_4
A_SD6_5
A_SD6_6
A_SD6_7
A_SD7_0
A_SD7_1
A_SD7_2
A_SD7_3
A_SD7_4
A_SD7_5
A_SD7_6
A_SD7_7
A_SD8_0
A_SD8_1
A_SD8_2
A_SD8_3
A_SD8_4
A_SD8_5
A_SD8_6
A_SD8_7
MA0
MA1
MA2
MA3
MA4
MA5
MA6
MA7
MA8
MA9
MA10
MA11
MA12
V10
MA13
MA14
AA7
AB6
R_A_DQS0_0
R_A_DQS0_1
R_A_DQS1_0
R_A_DQS1_1
AC20
AG20
AD20
AG19
A_DQS0_0
A_DQS1_0
A_DQS0_1
B_DQS0_0
B_DQS0_1
AA20
AF20
AB21
R_B_DQS0_0
R_B_DQS0_1
R_B_DQS1_0
R_A_DQS2_0
R_A_DQS2_1
R_A_DQS3_0
AB13
AE9Y2T4
AC13
A_DQS2_0
A_DQS3_0
A_DQS1_1
A_DQS2_1
B_DQS1_0
B_DQS2_0
B_DQS1_1
B_DQS2_1
AE15
AE19
AD15
R_B_DQS1_1
R_B_DQS2_0
R_B_DQS2_1
R_A_DQS3_1
R_B_DQS3_0
R_A_DQS4_0
R_A_DQS4_1
R_A_DQS5_0
R_A_DQS5_1
R_A_DQS6_0
R_A_DQS6_1
R_A_DQS7_0
N10H4Y11
AF8W1P7N7H3
A_DQS4_0
A_DQS5_0
A_DQS6_0
A_DQS3_1
A_DQS4_1
A_DQS5_1
A_DQS6_1
B_DQS3_0
B_DQS4_0
B_DQS5_0
B_DQS6_0
B_DQS3_1
B_DQS4_1
B_DQS5_1
AG11
AA4P1R10L4AC9
AG10Y5P3U2M7
R_B_DQS3_1
R_B_DQS4_0
R_B_DQS4_1
R_B_DQS5_0
R_B_DQS5_1
R_B_DQS6_0
R_B_DQS6_1
R_A_DQS7_1
R_A_DQS8_0
R_A_DQS8_1
V11
A_DQS7_0
A_DQS8_0
A_DQS7_1
A_DQS8_1
B_DQS7_0
B_DQS8_0
B_DQS6_1
B_DQS7_1
R_B_DQS7_0
R_B_DQS7_1
R_B_DQS8_0
B_SD0_0
B_SD0_1
B_SD0_2
B_SD0_3
B_SD0_4
B_SD0_5
B_SD0_6
B_SD0_7
B_SD1_0
B_SD1_1
B_SD1_2
B_SD1_3
B_SD1_4
B_SD1_5
B_SD1_6
B_SD1_7
B_SD2_0
B_SD2_1
B_SD2_2
B_SD2_3
B_SD2_4
B_SD2_5
B_SD2_6
B_SD2_7
B_SD3_0
B_SD3_1
B_SD3_2
B_SD3_3
B_SD3_4
B_SD3_5
B_SD3_6
B_SD3_7
B_SD4_0
B_SD4_1
B_SD4_2
B_SD4_3
B_SD4_4
B_SD4_5
B_SD4_6
B_SD4_7
B_SD5_0
B_SD5_1
B_SD5_2
B_SD5_3
B_SD5_4
B_SD5_5
B_SD5_6
B_SD5_7
B_SD6_0
B_SD6_1
B_SD6_2
B_SD6_3
B_SD6_4
B_SD6_5
B_SD6_6
B_SD6_7
B_SD7_0
B_SD7_1
B_SD7_2
B_SD7_3
B_SD7_4
B_SD7_5
B_SD7_6
B_SD7_7
B_SD8_0
B_SD8_1
B_SD8_2
B_SD8_3
B_SD8_4
B_SD8_5
B_SD8_6
B_SD8_7
B_DQS8_1
CS7
CS6
AF6
Y6
AA6
R1308 22
R_B_DQS8_1
R1309 22
C
RAS#
CAS#
A_CKE
B_CKE
WE#
CS0
CS1
CS2
CS3
CS4
CS5
R_B_SD0_0
Y20
R_B_SD0_1
AA21
R_B_SD0_2
AA19
R_B_SD0_3
V17
R_B_SD0_4
V18
R_B_SD0_5
Y19
R_B_SD0_6
AB20
R_B_SD0_7
Y18
R_B_SD1_0
AF22
R_B_SD1_1
AE21
R_B_SD1_2
Y17
R_B_SD1_3
V16
R_B_SD1_4
AE22
R_B_SD1_5
AE20
R_B_SD1_6
AC18
R_B_SD1_7
AE18
R_B_SD2_0
AF16
R_B_SD2_1
AF15
R_B_SD2_2
AC15
R_B_SD2_3
AB14
R_B_SD2_4
AG16
R_B_SD2_5
AG15
R_B_SD2_6
AD14
R_B_SD2_7
Y15
R_B_SD3_0
AA13
R_B_SD3_1
AD13
R_B_SD3_2
AC12
R_B_SD3_3
AG9
R_B_SD3_4
V13
R_B_SD3_5
AE12
R_B_SD3_6
AF10
R_B_SD3_7
AG7
R_B_SD4_0
AB4
R_B_SD4_1
AB2
R_B_SD4_2
AA1
R_B_SD4_3
T8
R_B_SD4_4
AA3
R_B_SD4_5
AA2
R_B_SD4_6
Y1
R_B_SD4_7
AA5
R_B_SD5_0
P8
R_B_SD5_1
R3
R_B_SD5_2
P5
R_B_SD5_3
J8
R_B_SD5_4
P10
R_B_SD5_5
N2
R_B_SD5_6
N5
R_B_SD5_7
N6
R_B_SD6_0
W3
R_B_SD6_1
V1
R_B_SD6_2
T2
R_B_SD6_3
T1
R_B_SD6_4
T6
R_B_SD6_5
U4
R_B_SD6_6
R7
R_B_SD6_7
R8
R_B_SD7_0
M1
R_B_SD7_1
J1
R_B_SD7_2
M5
R_B_SD7_3
L10
R_B_SD7_4
K1
R_B_SD7_5
L2
R_B_SD7_6
M6
R_B_SD7_7
M8
R_B_SD8_0
AD9
R_B_SD8_1
AD8
R_B_SD8_2
AG4
R_B_SD8_3
AD7
R_B_SD8_4
V12
R_B_SD8_5
Y12
R_B_SD8_6
AE7
R_B_SD8_7
AG3
WE#
AB1
RAS#
AC1
CAS#
W8
A_CKE
AB8
B_CKE
AE4
R_CS_0
U8
R_CS_1
U10
R_CS_2
W7
R_CS_3
V8
R_CS_4
AE1
R_CS_5
AD1
CMIC_DIMM_PLL_P
CMIC_DIMM_PLL_N
CMIC_DIMM_PLL_P
CMIC_DIMM_PLL_N
R342 39.2
R344 39.2
R336 39.2
R339 39.2
R917 39.2
R918 39.2
C1011 X_47P
C1012 X_47P
CS_0
CS_1
CS_2
CS_3
CS_4
CS_5
CMIC_DIMM_PLL_P 23
CMIC_DIMM_PLL_N 23
CS_0 17,18
CS_1 17,18
CS_2 17,18
CS_3 17,18
CS_4 19
CS_5 19
R_B_SD0_[0..7] 20
R_B_SD1_[0..7] 20
R_B_SD2_[0..7] 20
R_B_SD3_[0..7] 20
R_B_SD4_[0..7] 20
R_B_SD5_[0..7] 20
R_B_SD6_[0..7] 20
R_B_SD7_[0..7] 20
R_B_SD8_[0..7] 20
R_B_DQS0_[0..1] 20
R_B_DQS1_[0..1] 20
R_B_DQS2_[0..1] 20
R_B_DQS3_[0..1] 20
R_B_DQS4_[0..1] 20
R_B_DQS5_[0..1] 20
R_B_DQS6_[0..1] 20
R_B_DQS7_[0..1] 20
R_B_DQS8_[0..1] 20
R_A_SD0_[0..7] 20
R_A_SD1_[0..7] 20
R_A_SD2_[0..7] 20
R_A_SD3_[0..7] 20
R_A_SD4_[0..7] 20
R_A_SD5_[0..7] 20
R_A_SD6_[0..7] 20
R_A_SD7_[0..7] 20
R_A_SD8_[0..7] 20
R_A_DQS0_[0..1] 20
R_A_DQS1_[0..1] 20
R_A_DQS2_[0..1] 20
R_A_DQS3_[0..1] 20
R_A_DQS4_[0..1] 20
R_A_DQS5_[0..1] 20
R_A_DQS6_[0..1] 20
R_A_DQS7_[0..1] 20
R_A_DQS8_[0..1] 20
D
R_B_SD0_[0..7]
R_B_SD1_[0..7]
R_B_SD2_[0..7]
R_B_SD3_[0..7]
R_B_SD4_[0..7]
R_B_SD5_[0..7]
R_B_SD6_[0..7]
R_B_SD7_[0..7]
R_B_SD8_[0..7]
R_B_DQS0_[0..1]
R_B_DQS1_[0..1]
R_B_DQS2_[0..1]
R_B_DQS3_[0..1]
R_B_DQS4_[0..1]
R_B_DQS5_[0..1]
R_B_DQS6_[0..1]
R_B_DQS7_[0..1]
R_B_DQS8_[0..1]
R_A_SD0_[0..7]
R_A_SD1_[0..7]
R_A_SD2_[0..7]
R_A_SD3_[0..7]
R_A_SD4_[0..7]
R_A_SD5_[0..7]
R_A_SD6_[0..7]
R_A_SD7_[0..7]
R_A_SD8_[0..7]
R_A_DQS0_[0..1]
R_A_DQS1_[0..1]
R_A_DQS2_[0..1]
R_A_DQS3_[0..1]
R_A_DQS4_[0..1]
R_A_DQS5_[0..1]
R_A_DQS6_[0..1]
R_A_DQS7_[0..1]
R_A_DQS8_[0..1]
MA[0..14]
MA[0..14] 21
A_CKE
A_CKE 17,18,21
B_CKE
B_CKE 18,19,21
WE#
WE# 21
RAS#
RAS# 21
CAS#
CAS# 21
Micro Star Restricted Secret
Title
CMIC DDR Interface
Document Number
MICRO-STAR INT'L
CO.,LTD.
No. 69, Li-De St, Jung-He City,
Taipei Hsien, Taiwan
http://www.msi.com.tw
E
Last Revision Date:
星期三, 九月
Sheet
18, 2002
14 66
of
Rev
0A
A
B
C
D
E
AVDD
AGND VDD_2.5
RSVD
C898
4.7u
AB12
AB11
AB7
AB5
AB3
AC26
AC24
AC22
AC17
AC16
AC14
AC7
AC5
AC3
AD12
AD11
AE17
AE16
AF24
AF21
AF12
AF11
AF4
E26
G23
K19
K22
K24
K26
L22
L24
L26
M17
M19
P17
P19
P24
T17
T19
U22
U24
U26
V19
V24
V26
AB27
AC27 T16
U9
W17
AG18
AD24
U19
VCC25
VDD_IMB
CMIC_AVDD
MEM_VREF_CMIC
CMIC_DCOMP
CMIC_RSVD
MEM_VREF_CMIC
22u
C908
MEM_VREF_CMIC
CMIC_RSVD 16
MEM_VREF_CMIC
V23
V25
W9
W11
W13
W15
W19
W21
W23
W25
AA10
AA11
AA14
AB17
AB18
AC2
AC4
AC6
AC10
AC11
AC21
AC23
AC25
AD2
AD4
AD6
AD17
AD18
AD21
AD23
AD25
AE10
AE11
AF7
AF14
AF17
AF18
AG1
AG27
V5
V7
R12
R14
R16
R19
T11
T13
T15
T18
U3
U5
U7
U12
U14
U16
V3
V21
P6
P11
P13
P15
P22
VCC_P
C283
1u
VCC_P
SC20
0.1u
Put on Solder Side
GND91
GND92
GND93
GND94
GND95
GND96
GND98
GND99
GND100
GND102
GND103
GND104
GND105
GND106
GND107
GND108
GND109
GND110
GND111
GND112
GND113
GND114
GND115
GND116
GND117
GND118
GND119
GND120
GND121
GND122
GND123
GND124
GND125
GND126
GND127
GND128
GND129
GND130
GND131
GND133
GND135
GND72
GND73
GND74
GND75
GND76
GND77
GND78
GND79
GND80
GND81
GND83
GND85
GND86
GND87
GND89
GND90
GND65
GND66
GND67
GND68
GND69
C301
1u
SC21
0.01u
U20D
CMIC-WS
C300
1u
22u
SC50
C299
1u
GND1
GND2
GND3
GND4
GND5
GND6
GND7
GND8
GND9
GND10
GND11
GND12
GND13
GND14
GND15
GND16
GND17
GND18
GND19
GND20
GND21
GND22
GND23
GND24
GND25
GND26
GND27
GND28
GND29
GND30
GND31
GND32
GND33
GND34
GND35
GND36
GND37
GND38
GND39
GND40
GND41
GND42
GND43
GND44
GND45
GND46
GND47
GND48
GND49
GND50
GND51
GND52
GND53
GND55
GND56
GND57
GND58
GND59
GND60
GND61
GND62
GND63
GND64
GND71
GND70
GND136
GND137 GND139
22u
SC51
VCC_P
1 2
+
A1
A27
B5
B6
B10
B11
B14
C17
C18
C25
D5
D6
D10
D11
D14
D21
D23
K16
E2
E17
E18
E22
E24
F10
F11
F14
G7
G17
G18
G26
J2
J4
J6
J9
J11
J13
J15
J17
J19
J21
J23
J25
K2
K4
K6
K21
K23
K25
L9
L12
L14
L16
L19
M11
M13
M15
M18
N9
N12
N14
N16
N19
P2
R9
P26
AA17
D25 J7
EC64
470u/4V
VCC25
R321
4.7-0805
CMIC_DCOMP
VCC25
1 2
SC1
0.1u
L17
4.7u
22U
EC54
MEM_VREF_CMIC
MEM_VREF_CMIC
C255
0.1u
R303 255RST
SC2
0.1u
Put on Solder Side
C258
1u
SC5
0.01u
VCC25
VCC25
CMIC_AVDD
C254
1u
R332
100RST
R327
100RST
SC4
0.01u
22u
C907
4 4
3 3
2 2
VCC_P
VCC25
VDD_IMB
C265
1000p-0805
AA16
AA15
AB26
AB24
AB22
U20E
B2
VTT
B8
VTT
B16
VTT
B17
VTT
B22
VTT
B24
VTT
C4
VTT
C5
VTT
C11
VTT
C12
VTT
C21
VTT
C23
VTT
D16
VTT
D17
VTT
D26
VTT
E4
VTT
E5
VTT
E8
VTT
E11
VTT
E12
VTT
F16
VTT
F17
VTT
G4
VTT
G11
VTT
G12
VTT
G20
VTT
J10
VTT
J12
VTT
J14
VTT
J16
VTT
J18
VTT
K9
VDD_2.5
K7
VDD_2.5
K5
VDD_2.5
K3
VDD_2.5
L15
VDD_2.5
L13
VDD_2.5
L11
VDD_2.5
L7
VDD_2.5
L5
VDD_2.5
L3
VDD_2.5
M16
VDD_2.5
M14
VDD_2.5
M12
VDD_2.5
M9
VDD_2.5
N15
VDD_2.5
N13
VDD_2.5
N11
VDD_2.5
P16
VDD_2.5
P14
VDD_2.5
P12
VDD_2.5
P9
VDD_2.5
P4
VDD_2.5
R15
VDD_2.5
R13
VDD_2.5
T14
VDD_2.5
T12
VDD_2.5
T9
VDD_2.5
U15
VDD_2.5
U13
VDD_2.5
U11
VDD_2.5
V22
VDD_2.5
V9
VDD_2.5
V6
VDD_2.5
V4
VDD_2.5
V2
VDD_2.5
W18
VDD_2.5
W16
VDD_2.5
W14
VDD_2.5
W12
VDD_2.5
W10
VDD_2.5
W6
VDD_2.5
W4
VDD_2.5
W2
VDD_2.5
Y25
VDD_2.5
Y23
VDD_2.5
VDD_2.5
VDD_2.5
VDD_2.5
VDD_2.5
VDD_2.5
VDD_2.5
VDD_2.5
VDD_2.5
VDD_2.5
VDD_2.5
VDD_2.5
VDD_2.5
VDD_2.5
VDD_2.5
VDD_2.5
VDD_2.5
VDD_2.5
VDD_2.5
VDD_2.5
VDD_2.5
VDD_2.5
VDD_2.5
VDD_2.5
VDD_2.5
VDD_2.5
VDD_2.5
VDD_2.5
VDD_2.5
VDD_IMB
VDD_IMB
VDD_IMB
VDD_IMB
VDD_IMB
VDD_IMB
VDD_IMB
VDD_IMB
VDD_IMB
VDD_IMB
VDD_IMB
VDD_IMB
VDD_IMB
VDD_IMB
VDD_IMB
VDD_IMB
VDD_IMB
VDD_IMB
VDD_IMB
VDD_IMB
VDD_IMB
VDD_IMB
MEM_VREF
MEM_VREF
DCOMP
T_IMB_VREF
CMIC-WS
C298
0.1u
C279
0.1u
C900
4.7u
PUT THESE C AS CLOSE CMIC AS POSSIBLE
VDD_IMB
SC3
SC19
SC6
0.1u
1 1
0.01u
C897
4.7u
0.1u
Put on Solder Side
Micro Star Restricted Secret
Title
CMIC Power
Document Number
MICRO-STAR INT'L
CO.,LTD.
No. 69, Li-De St, Jung-He City,
Taipei Hsien, Taiwan
A
B
C
D
http://www.msi.com.tw
E
Last Revision Date:
星期三, 九月
Sheet
18, 2002
15 66
of
Rev
0A
A
B
C
D
E
VCC25
R286
2.7K
DETERMINISTIC_IMB
CMIC_RSVD 15
VCC25
R265
5.1K
CIOB_G2_IMB_SPEED
R264
X_5.1K
CMIC_RSVD
Default value differ with DEMO BOARD Rev:D1
( Default )
VCC25
R304
2.7K
4 4
CMIC_PLL_EN#
400_533MHZ
COMP_IMB
R292
2.7K
COMPATIBILITY IMB
NOT STUFF R292: A_IMB is Compatibility Bus
STUFF R292: Thin IMB is Compatibility Bus ( Default )
3 3
JFSB1_1-2
JC-D2-GN
JFSB1
2
1
D1X2
FSB Speed 533/400MHz
OFF: 400 MHz FSB / 200 MHz DDR
ON: 533 MHz FSB / 266 MHz DDR ( Default )
2 2
VCC25
R263
5.1K
400_533MHZ
R276
33
Default value differ with DEMO BOARD Rev:D1
CMIC_PLL_EN#
R261
CMIC PLL ENABLE/DISABLE
2.7K
1: APLL Disabled
0: APLL Enabled
( Default )
COMP_IMB
IOQ_DEPTH
IMB_TRAINING
IMB_CRC_PARITY CMIC_ALERT#
CIOB_G2_IMB_SPEED TESTMODE#
POWERGOOD_CMIC 13,54,59
IOQ_DEPTH
R298
1K
IOQ DEPTH
NOT STUFF R298: IOQ Depth 1
STUFF R298: IOQ Depth 12 ( Default
)
U15
2
1A1
4
1A2
6
1A3
8
1A4
11
2A1
13
2A2
15
2A3
17
2A4
1
1G
19
2G
74LVC244A-SO20
TSSOP-20
VCC25
C209
0.1U
CMIC_FATAL#
18
1Y1
WRMRST#
16
1Y2
MEMOFF#
14
1Y3
MEMOFFACK#
12
1Y4
RCC_SCL DETERMINISTIC_IMB
9
2Y1
RCC_SDA
7
2Y2
5
2Y3
3
2Y4
20
VDD
10
GND
VCC25
R273
2.7K
IMB_CRC_PARITY
VCC25
CMIC_FATAL# 12,41
WRMRST# 12
MEMOFF# 12,40
MEMOFFACK# 12
RCC_SCL 13,25,27,49,51,52,54
RCC_SDA 13,25,27,49,51,52,54
CMIC_ALERT# 12,41
TESTMODE# 13
A/B_IMB CRC or PARITY
0 : PARITY is enabled for A & B IMB buses (Default )
1 : CRC is enabled for A & B IMB buses
( In final version Use CRC on IMB buses )
VCC25
R281
2.7K
IMB_TRAINING
IMB_TRAINING
0 : IMB TRAINING Disabled
1 : IMB TRAINING Enabled
( Default )
GCWS_CIOB-G2_IMB_SPEED
1 : IMB link speed between CIOB-G2 and CMIC = 800MHz
0 : IMB link speed between CIOB-G2 and CMIC = 1GHz
IMB - DETERMINISTIC/ NON
DETERMINISTIC
0 : Deterministic IMB
1 : Non Deterministic
IMB (Default )
Thin IMB FREQ.
1 = 100 MHz 2X
0 = 200 MHz 2X
1 1
Micro Star Restricted Secret
Title
CMIC Strapping Option
Document Number
MICRO-STAR INT'L
CO.,LTD.
No. 69, Li-De St, Jung-He City,
Taipei Hsien, Taiwan
A
B
C
D
http://www.msi.com.tw
E
Last Revision Date:
星期三, 九月
Sheet
18, 2002
16 66
of
Rev
0A
A
B
C
D
E
11
665850
124
116
100
93
4234267418
89
11
665850
93
4234267418
89
A_MA0
48
A0
A_MA1
4 4
MEMB_SCL 19,23,54
3 3
2 2
MEMB_SDA 19,23,54
R392 330
VCC25
R370 4.7K
R375 4.7K
A_MA2
A_MA3
A_MA4
A_MA5
A_MA6
A_MA7
A_MA8
A_MA9
A_MA10
A_MA11
A_MA12
A_MA13
A_MA14
CS_0
CS_0 14,18 CS_2 14,18
CS_1 CS_3
CS_1 14,18
A_RAS#
A_CAS#
A_WE#
CLK0_P 23
CLK0_N 23
A_CKE
SSTLREF_D1 SSTLREF_D1
VCC25
MEMB_SCL
MEMB_SDA
DIMM_WP#1 DIMM_WP#2
DIMM_RST#
DIMM_WP#1
DIMM_WP#2
VCC25 VCC25
GND
43
A1
41
A2
130
A3
37
A4
32
A5
125
A6
29
A7
122
A8
27
A9
141
A10
118
A11
115
A12
59
BA0
52
BA1
157
CS0_
158
CS1_
154
RAS_
65
CAS_
63
WE_
137
CLK0_P
138
CLK0_N
21
CLKE0
111
CLKE1
167
FETEN
1
VREF
184
VDDSPD
82
VDDID
92
SCL
91
SDA
181
SA0
182
SA1
183
SA2
90
WP
10
RESET_
102 56
NC1 DQS4
101
NC2
9
NC4
173
NC5
163
CS3_NU
71
CS2_NU
75
CLK2_N_DU
76
CLK2_P_DU
17
CLK1_N_DU
16
CLK1_P_DU
113
BA2_NU
103
A13_NU
168
VDD
148
VDD
120
VDD
108
VDD
85
VDD
70
VDD
46
VDD
38
VDD
7
VDD
136
VDDQ
180
VDDQ
156
VDDQ
112
VDDQ
164
VDDQ
143
VDDQ
128
VDDQ
104
VDDQ
96
VDDQ
172
VDDQ
77
VDDQ
62
VDDQ
54
VDDQ
30
VDDQ
22
VDDQ
15
VDDQ
81
GND
GND
GND
GND
GND
GND
GND
GND
I2C ADD. - 0
GND
GND
Pair 0
A_SD0_[0..7] 19,20,21
A_SD1_[0..7] 19,20,21
A_SD2_[0..7] 19,20,21
A_SD3_[0..7] 19,20,21
A_SD4_[0..7] 19,20,21
A_SD5_[0..7] 19,20,21
A_SD6_[0..7] 19,20,21
A_SD7_[0..7] 19,20,21
A_SD8_[0..7] 19,20,21
A_DQS0_[0..1] 19,20,21
A_DQS1_[0..1] 19,20,21
A_DQS2_[0..1] 19,20,21
A_DQS3_[0..1] 19,20,21
A_DQS4_[0..1] 19,20,21
1 1
A
A_DQS5_[0..1] 19,20,21
A_DQS6_[0..1] 19,20,21
A_DQS7_[0..1] 19,20,21
A_DQS8_[0..1] 19,20,21
B
132
124
116
100
GND
GND
GND
GND
GND
A_SD0_[0..7]
A_SD1_[0..7]
A_SD2_[0..7]
A_SD3_[0..7]
A_SD4_[0..7]
A_SD5_[0..7]
A_SD6_[0..7]
A_SD7_[0..7]
A_SD8_[0..7]
A_DQS0_[0..1]
A_DQS1_[0..1]
A_DQS2_[0..1]
A_DQS3_[0..1]
A_DQS4_[0..1]
A_DQS5_[0..1]
A_DQS6_[0..1]
A_DQS7_[0..1]
A_DQS8_[0..1]
139
GND
3
145
160
176
152
DIMM1
GND
GND
GND
GND
GND
2
D0
4
D1
6
D2
8
D3
5
DQS0
97
DM0_DQS9
94
D4
95
D5
98
D6
99
D7
12
D8
13
D9
19
D10
20
D11
14
DQS1
107
DM1_DQS10
105
D12
106
D13
109
D14
110
D15
23
D16
24
D17
28
D18
31
D19
25
DQS2
119
DM2_DQS11
114
D20
117
D21
121
D22
123
D23
33
D24
35
D25
39
D26
40
D27
36
DQS3
129
DM3_DQS12
126
D28
127
D29
131
D30
133
D31
53
D32
55
D33
57
D34
60
D35
149
DM4_DQS13
146
D36
147
D37
150
D38
151
D39
61
D40
64
D41
68
D42
69
D43
67
DQS5
159
DM5_DQS14
153
D44
155
D45
161
D46
162
D47
72
D48
73
D49
79
D50
80
D51
78
DQS6
169
DM6_DQS15
165
D52
166
D53
170
D54
171
D55
83
D56
84
D57
87
D58
88
D59
86
DQS7
177
DM7_DQS16
174
D60
175
D61
178
D62
179
D63
44
ECC0
45
ECC1
49
ECC2
51
ECC3
47
DQS8
140
DM9_DQS17
134
ECC4
135
ECC5
142
ECC6
144
ECC7
Slave Address : A0h
A_SD0_0
A_SD0_1
A_SD0_2
A_SD0_3
A_DQS0_0
A_DQS0_1
A_SD0_4
A_SD0_5
A_SD0_6
A_SD0_7
A_SD1_0
A_SD1_1
A_SD1_2
A_SD1_3
A_DQS1_0
A_DQS1_1
A_SD1_4
A_SD1_5
A_SD1_6
A_SD1_7
A_SD2_0
A_SD2_1
A_SD2_2
A_SD2_3
A_DQS2_0
A_DQS2_1
A_SD2_4
A_SD2_5
A_SD2_6
A_SD2_7
A_SD3_0
A_SD3_1
A_SD3_2
A_SD3_3
A_DQS3_0
A_DQS3_1
A_SD3_4
A_SD3_5
A_SD3_6
A_SD3_7
A_SD4_0
A_SD4_1
A_SD4_2
A_SD4_3
A_DQS4_0
A_DQS4_1
A_SD4_4
A_SD4_5
A_SD4_6
A_SD4_7
A_SD5_0
A_SD5_1
A_SD5_2
A_SD5_3
A_DQS5_0
A_DQS5_1
A_SD5_4
A_SD5_5
A_SD5_6
A_SD5_7
A_SD6_0
A_SD6_1
A_SD6_2
A_SD6_3
A_DQS6_0
A_DQS6_1
A_SD6_4
A_SD6_5
A_SD6_6
A_SD6_7
A_SD7_0
A_SD7_1
A_SD7_2
A_SD7_3
A_DQS7_0
A_DQS7_1
A_SD7_4
A_SD7_5
A_SD7_6
A_SD7_7
A_SD8_0
A_SD8_1
A_SD8_2
A_SD8_3
A_DQS8_0
A_DQS8_1
A_SD8_4
A_SD8_5
A_SD8_6
A_SD8_7
A_MA[0..14] 18,21
A_CKE 14,18,21
A_WE# 18,21
A_RAS# 18,21
A_CAS# 18,21
C
R402 330
VCC25
DIMM_WP#2 18
DIMM_WP#1 18
DIMM_RST# 18,19,60
CS_3 14,18
CLK1_P 23
CLK1_N 23
A_CKE
VCC25
MEMB_SCL
MEMB_SDA
R401 4.7K
DIMM_RST#
A_MA[0..14]
A_CKE
A_WE#
A_RAS#
A_CAS#
A_MA0
48
A0
A_MA1
A_MA2
A_MA3
A_MA4
A_MA5
A_MA6
A_MA7
A_MA8
A_MA9
A_MA10
A_MA11
A_MA12
A_MA13
A_MA14
CS_2
A_RAS#
A_CAS#
A_WE#
DIMM_WP#2
DIMM_WP#1
DIMM_RST#
GND
43
A1
41
A2
130
A3
37
A4
32
A5
125
A6
29
A7
122
A8
27
A9
141
A10
118
A11
115
A12
59
BA0
52
BA1
157
CS0_
158
CS1_
154
RAS_
65
CAS_
63
WE_
137
CLK0_P
138
CLK0_N
21
CLKE0
111
CLKE1
167
FETEN
1
VREF
184
VDDSPD
82
VDDID
92
SCL
91
SDA
181
SA0
182
SA1
183
SA2
90
WP
10
RESET_
102 56
NC1 DQS4
101
NC2
9
NC4
173
NC5
163
CS3_NU
71
CS2_NU
75
CLK2_N_DU
76
CLK2_P_DU
17
CLK1_N_DU
16
CLK1_P_DU
113
BA2_NU
103
A13_NU
168
VDD
148
VDD
120
VDD
108
VDD
85
VDD
70
VDD
46
VDD
38
VDD
7
VDD
136
VDDQ
180
VDDQ
156
VDDQ
112
VDDQ
164
VDDQ
143
VDDQ
128
VDDQ
104
VDDQ
96
VDDQ
172
VDDQ
77
VDDQ
62
VDDQ
54
VDDQ
30
VDDQ
22
VDDQ
15
VDDQ
81
GND
GND
GND
GND
GND
GND
GND
GND
GND
I2C ADD. - 2
Pair 1
VCC25
R125
100RST
R115
100RST
GND
GND
GND
C90
1000P-0805
C89
1000P-0805
GND
GND
DIMM3
3
139
132
145
160
176
152
GND
GND
GND
GND
GND
GND
GND
D0
D1
D2
D3
DQS0
DM0_DQS9
D4
D5
D6
D7
D8
D9
D10
D11
DQS1
DM1_DQS10
D12
D13
D14
D15
D16
D17
D18
D19
DQS2
DM2_DQS11
D20
D21
D22
D23
D24
D25
D26
D27
DQS3
DM3_DQS12
D28
D29
D30
D31
D32
D33
D34
D35
DM4_DQS13
D36
D37
D38
D39
D40
D41
D42
D43
DQS5
DM5_DQS14
D44
D45
D46
D47
D48
D49
D50
D51
DQS6
DM6_DQS15
D52
D53
D54
D55
D56
D57
D58
D59
DQS7
DM7_DQS16
D60
D61
D62
D63
ECC0
ECC1
ECC2
ECC3
DQS8
DM9_DQS17
ECC4
ECC5
ECC6
ECC7
Slave Address : A4h
C88
1U
SSTLREF_D1
C74
C82
1U
0.1U
D
A_SD0_0
2
A_SD0_1
4
A_SD0_2
6
A_SD0_3
8
A_DQS0_0
5
A_DQS0_1
97
A_SD0_4
94
A_SD0_5
95
A_SD0_6
98
A_SD0_7
99
A_SD1_0
12
A_SD1_1
13
A_SD1_2
19
A_SD1_3
20
A_DQS1_0
14
A_DQS1_1
107
A_SD1_4
105
A_SD1_5
106
A_SD1_6
109
A_SD1_7
110
A_SD2_0
23
A_SD2_1
24
A_SD2_2
28
A_SD2_3
31
A_DQS2_0
25
A_DQS2_1
119
A_SD2_4
114
A_SD2_5
117
A_SD2_6
121
A_SD2_7
123
A_SD3_0
33
A_SD3_1
35
A_SD3_2
39
A_SD3_3
40
A_DQS3_0
36
A_DQS3_1
129
A_SD3_4
126
A_SD3_5
127
A_SD3_6
131
A_SD3_7
133
A_SD4_0
53
A_SD4_1
55
A_SD4_2
57
A_SD4_3
60
A_DQS4_0
A_DQS4_1
149
A_SD4_4
146
A_SD4_5
147
A_SD4_6
150
A_SD4_7
151
A_SD5_0
61
A_SD5_1
64
A_SD5_2
68
A_SD5_3
69
A_DQS5_0
67
A_DQS5_1
159
A_SD5_4
153
A_SD5_5
155
A_SD5_6
161
A_SD5_7
162
A_SD6_0
72
A_SD6_1
73
A_SD6_2
79
A_SD6_3
80
A_DQS6_0
78
A_DQS6_1
169
A_SD6_4
165
A_SD6_5
166
A_SD6_6
170
A_SD6_7
171
A_SD7_0
83
A_SD7_1
84
A_SD7_2
87
A_SD7_3
88
A_DQS7_0
86
A_DQS7_1
177
A_SD7_4
174
A_SD7_5
175
A_SD7_6
178
A_SD7_7
179
A_SD8_0
44
A_SD8_1
45
A_SD8_2
49
A_SD8_3
51
A_DQS8_0
47
A_DQS8_1
140
A_SD8_4
134
A_SD8_5
135
A_SD8_6
142
A_SD8_7
144
VCC25
VCC25
VCC25
VCC25
VCC25
C97
1000P-0805
C140
1000P-0805
C196
1000P-0805
C230
1000P-0805
C341
1000P-0805
C101
C123
1000P-0805
1000P-0805
1000P-0805
C156
C177
1000P-0805
1000P-0805
1000P-0805
C195
C210
1000P-0805
1000P-0805
1000P-0805
C249
C263
1000P-0805
1000P-0805
1000P-0805
C287
1000P-0805
1000P-0805
Micro Star Restricted Secret
Title
DIMM1 & DIMM3
Document Number
MICRO-STAR INT'L
CO.,LTD.
No. 69, Li-De St, Jung-He City,
Taipei Hsien, Taiwan
http://www.msi.com.tw
E
C138
C211
C212
C285
C323
Last Revision Date:
星期三, 九月
18, 2002
Sheet
17 66
Rev
0A
of
A
B
C
D
E
VCC25 VCC25
EC157
+
1000U
11
665850
93
4234267418
89
4 4
3 3
2 2
MEMA_SCL 19,54
MEMA_SDA 19,54
A_MA0
48
A0
A_MA1
A_MA2
A_MA3
A_MA4
A_MA5
A_MA6
A_MA7
A_MA8
A_MA9
A_MA10
A_MA11
A_MA12
A_MA13
A_MA14
CS_0 14,17
CS_1 14,17
A_RAS#
A_CAS#
A_WE#
CLK2_P 23
CLK2_N 23
A_CKE
SSTLREF_D2
VCC25 VCC25
MEMA_SCL
MEMA_SDA
R374 330
DIMM_WP#1
DIMM_RST#
VCC25 VCC25
GND
43
A1
41
A2
130
A3
37
A4
32
A5
125
A6
29
A7
122
A8
27
A9
141
A10
118
A11
115
A12
59
BA0
52
BA1
157
CS0_
158
CS1_
154
RAS_
65
CAS_
63
WE_
137
CLK0_P
138
CLK0_N
21
CLKE0
111
CLKE1
167
FETEN
1
VREF
184
VDDSPD
82
VDDID
92
SCL
91
SDA
181
SA0
182
SA1
183
SA2
90
WP
10
RESET_
102 56
NC1 DQS4
101
NC2
9
NC4
173
NC5
163
CS3_NU
71
CS2_NU
75
CLK2_N_DU
76
CLK2_P_DU
17
CLK1_N_DU
16
CLK1_P_DU
113
BA2_NU
103
A13_NU
168
VDD
148
VDD
120
VDD
108
VDD
85
VDD
70
VDD
46
VDD
38
VDD
7
VDD
136
VDDQ
180
VDDQ
156
VDDQ
112
VDDQ
164
VDDQ
143
VDDQ
128
VDDQ
104
VDDQ
96
VDDQ
172
VDDQ
77
VDDQ
62
VDDQ
54
VDDQ
30
VDDQ
22
VDDQ
15
VDDQ
81
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
I2C ADD. - 0 I2C ADD. - 2
Pair 0 Pair 1
B_SD0_[0..7] 19,20,21
B_SD1_[0..7] 19,20,21
B_SD2_[0..7] 19,20,21
B_SD3_[0..7] 19,20,21
B_SD4_[0..7] 19,20,21
B_SD5_[0..7] 19,20,21
B_SD6_[0..7] 19,20,21
B_SD7_[0..7] 19,20,21
B_SD8_[0..7] 19,20,21
B_DQS0_[0..1] 19,20,21
1 1
B_DQS1_[0..1] 19,20,21
B_DQS2_[0..1] 19,20,21
B_DQS3_[0..1] 19,20,21
B_DQS4_[0..1] 19,20,21
B_DQS5_[0..1] 19,20,21
B_DQS6_[0..1] 19,20,21
B_DQS7_[0..1] 19,20,21
B_DQS8_[0..1] 19,20,21
B_SD0_[0..7]
B_SD1_[0..7]
B_SD2_[0..7]
B_SD3_[0..7]
B_SD4_[0..7]
B_SD5_[0..7]
B_SD6_[0..7]
B_SD7_[0..7]
B_SD8_[0..7]
B_DQS0_[0..1]
B_DQS1_[0..1]
B_DQS2_[0..1]
B_DQS3_[0..1]
B_DQS4_[0..1]
B_DQS5_[0..1]
B_DQS6_[0..1]
B_DQS7_[0..1]
B_DQS8_[0..1]
3
139
132
124
116
100
145
160
176
152
DIMM2
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
DM0_DQS9
DM1_DQS10
DM2_DQS11
DM3_DQS12
DM4_DQS13
DM5_DQS14
DM6_DQS15
DM7_DQS16
DM9_DQS17
DQS0
DQS1
DQS2
DQS3
DQS5
DQS6
DQS7
ECC0
ECC1
ECC2
ECC3
DQS8
ECC4
ECC5
ECC6
ECC7
B_SD0_0
2
D0
B_SD0_1
4
D1
B_SD0_2
6
D2
B_SD0_3
8
D3
B_DQS0_0
5
B_DQS0_1
97
B_SD0_4
94
D4
B_SD0_5
95
D5
B_SD0_6
98
D6
B_SD0_7
99
D7
B_SD1_0
12
D8
B_SD1_1
13
D9
B_SD1_2
19
D10
B_SD1_3
20
D11
B_DQS1_0
14
B_DQS1_1
107
B_SD1_4
105
D12
B_SD1_5
106
D13
B_SD1_6
109
D14
B_SD1_7
110
D15
B_SD2_0
23
D16
B_SD2_1
24
D17
B_SD2_2
28
D18
B_SD2_3
31
D19
B_DQS2_0
25
B_DQS2_1
119
B_SD2_4
114
D20
B_SD2_5
117
D21
B_SD2_6
121
D22
B_SD2_7
123
D23
B_SD3_0
33
D24
B_SD3_1
35
D25
B_SD3_2
39
D26
B_SD3_3
40
D27
B_DQS3_0
36
B_DQS3_1
129
B_SD3_4
126
D28
B_SD3_5
127
D29
B_SD3_6
131
D30
133
D31
53
D32
55
D33
57
D34
60
D35
149
146
D36
147
D37
150
D38
151
D39
61
D40
64
D41
68
D42
69
D43
67
159
153
D44
155
D45
161
D46
162
D47
72
D48
73
D49
79
D50
80
D51
78
169
165
D52
166
D53
170
D54
171
D55
83
D56
84
D57
87
D58
88
D59
86
177
174
D60
175
D61
178
D62
179
D63
44
45
49
51
47
140
134
135
142
144
B_SD3_7
B_SD4_0
B_SD4_1
B_SD4_2
B_SD4_3
B_DQS4_0
B_DQS4_1
B_SD4_4
B_SD4_5
B_SD4_6
B_SD4_7
B_SD5_0
B_SD5_1
B_SD5_2
B_SD5_3
B_DQS5_0
B_DQS5_1
B_SD5_4
B_SD5_5
B_SD5_6
B_SD5_7
B_SD6_0
B_SD6_1
B_SD6_2
B_SD6_3
B_DQS6_0
B_DQS6_1
B_SD6_4
B_SD6_5
B_SD6_6
B_SD6_7
B_SD7_0
B_SD7_1
B_SD7_2
B_SD7_3
B_DQS7_0
B_DQS7_1
B_SD7_4
B_SD7_5
B_SD7_6
B_SD7_7
B_SD8_0
B_SD8_1
B_SD8_2
B_SD8_3
B_DQS8_0
B_DQS8_1
B_SD8_4
B_SD8_5
B_SD8_6
B_SD8_7
VCC25
Slave Address : A0h Slave Address : A4h
A_MA[0..14] 17,21
B_MA[0..14] 19,21
A
B
EC158
+
1000U
CS_2 14,17
CS_3 14,17
CLK3_P 23
CLK3_N 23
R432 4.7K
R458 330
DIMM_WP#2
DIMM_RST#
11
665850
4234267418
B_MA0
48
A0
B_MA1
B_MA2
B_MA3
B_MA4
B_MA5
B_MA6
B_MA7
B_MA8
B_MA9
B_MA10
B_MA11
B_MA12
B_MA13
B_MA14
B_RAS#
B_CAS#
B_WE#
B_CKE
SSTLREF_D2
MEMA_SCL
MEMA_SDA
GND
43
A1
41
A2
130
A3
37
A4
32
A5
125
A6
29
A7
122
A8
27
A9
141
A10
118
A11
115
A12
59
BA0
52
BA1
157
CS0_
158
CS1_
154
RAS_
65
CAS_
63
WE_
137
CLK0_P
138
CLK0_N
21
CLKE0
111
CLKE1
167
FETEN
1
VREF
184
VDDSPD
82
VDDID
92
SCL
91
SDA
181
SA0
182
SA1
183
SA2
90
WP
10
RESET_
102 56
NC1 DQS4
101
NC2
9
NC4
173
NC5
163
CS3_NU
71
CS2_NU
75
CLK2_N_DU
76
CLK2_P_DU
17
CLK1_N_DU
16
CLK1_P_DU
113
BA2_NU
103
A13_NU
168
VDD
148
VDD
120
VDD
108
VDD
85
VDD
70
VDD
46
VDD
38
VDD
7
VDD
136
VDDQ
180
VDDQ
156
VDDQ
112
VDDQ
164
VDDQ
143
VDDQ
128
VDDQ
104
VDDQ
96
VDDQ
172
VDDQ
77
VDDQ
62
VDDQ
54
VDDQ
30
VDDQ
22
VDDQ
15
VDDQ
81
GND
GND
GND
GND
GND
GND
GND
GND
89
GND
GND
3
139
132
124
116
100
93
145
160
176
152
DIMM4
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
DM0_DQS9
DM1_DQS10
DM2_DQS11
DM3_DQS12
DM4_DQS13
DM5_DQS14
DM6_DQS15
DM7_DQS16
DM9_DQS17
DQS0
DQS1
DQS2
DQS3
DQS5
DQS6
DQS7
ECC0
ECC1
ECC2
ECC3
DQS8
ECC4
ECC5
ECC6
ECC7
B_SD0_0
2
D0
B_SD0_1
4
D1
B_SD0_2
6
D2
B_SD0_3
8
D3
B_DQS0_0
5
B_DQS0_1
97
B_SD0_4
94
D4
B_SD0_5
95
D5
B_SD0_6
98
D6
B_SD0_7
99
D7
B_SD1_0
12
D8
B_SD1_1
13
D9
B_SD1_2
19
D10
B_SD1_3
20
D11
B_DQS1_0
14
B_DQS1_1
107
B_SD1_4
105
D12
B_SD1_5
106
D13
B_SD1_6
109
D14
B_SD1_7
110
D15
B_SD2_0
23
D16
B_SD2_1
24
D17
B_SD2_2
28
D18
B_SD2_3
31
D19
B_DQS2_0
25
B_DQS2_1
119
B_SD2_4
114
D20
B_SD2_5
117
D21
B_SD2_6
121
D22
B_SD2_7
123
D23
B_SD3_0
33
D24
B_SD3_1
35
D25
B_SD3_2
39
D26
B_SD3_3
40
D27
B_DQS3_0
36
B_DQS3_1
129
B_SD3_4
126
D28
B_SD3_5
127
D29
B_SD3_6
131
D30
B_SD3_7
133
D31
B_SD4_0
53
D32
B_SD4_1
55
D33
B_SD4_2
57
D34
B_SD4_3
60
D35
B_DQS4_0
B_DQS4_1
149
B_SD4_4
146
D36
B_SD4_5
147
D37
B_SD4_6
150
D38
B_SD4_7
151
D39
B_SD5_0
61
D40
B_SD5_1
64
D41
B_SD5_2
68
D42
B_SD5_3
69
D43
B_DQS5_0
67
B_DQS5_1
159
B_SD5_4
153
D44
B_SD5_5
155
D45
B_SD5_6
161
D46
B_SD5_7
162
D47
B_SD6_0
72
D48
B_SD6_1
73
D49
B_SD6_2
79
D50
B_SD6_3
80
D51
B_DQS6_0
78
B_DQS6_1
169
B_SD6_4
165
D52
B_SD6_5
166
D53
B_SD6_6
170
D54
B_SD6_7
171
D55
B_SD7_0
83
D56
B_SD7_1
84
D57
B_SD7_2
87
D58
B_SD7_3
88
D59
B_DQS7_0
86
B_DQS7_1
177
B_SD7_4
174
D60
B_SD7_5
175
D61
B_SD7_6
178
D62
B_SD7_7
179
D63
B_SD8_0
44
B_SD8_1
45
B_SD8_2
49
B_SD8_3
51
B_DQS8_0
47
B_DQS8_1
140
B_SD8_4
134
B_SD8_5
135
B_SD8_6
142
B_SD8_7
144
VCC25
VCC25
VCC25
VCC25
VCC25
C100
1000P-0805
C139
1000P-0805
C175
1000P-0805
C247
1000P-0805
C286
1000P-0805
C124
1000P-0805
C173
1000P-0805
C231
1000P-0805
C276
1000P-0805
C264
1000P-0805
C129
1000P-0805
C155
1000P-0805
C250
1000P-0805
C275
1000P-0805
C229
1000P-0805
C157
1000P-0805
C194
1000P-0805
C268
1000P-0805
C278
1000P-0805
C329
1000P-0805
VCC25
A_MA[0..14]
A_CKE
A_CKE 14,17,21
A_WE#
A_WE# 17,21
A_RAS#
A_RAS# 17,21
A_CAS#
A_CAS# 17,21
DIMM_WP#2
DIMM_WP#2 17
DIMM_WP#1
DIMM_WP#1 17
DIMM_RST#
DIMM_RST# 17,19,60
B_MA[0..14]
B_CKE
B_CKE 14,19,21
B_WE#
B_WE# 19,21
B_RAS#
B_RAS# 19,21
B_CAS#
B_CAS# 19,21
C
R112
100RST
R117
100RST
C85
1000P-0805
C78
1000P-0805
C83
1U
SSTLREF_D2
C91
C73
1U
0.1U
Micro Star Restricted Secret
Title
DIMM2 & DIMM4
Document Number
MICRO-STAR INT'L
CO.,LTD.
No. 69, Li-De St, Jung-He City,
Taipei Hsien, Taiwan
D
http://www.msi.com.tw
E
Last Revision Date:
星期三, 九月
Sheet
18, 2002
18 66
of
Rev
0A
A
4 4
3 3
2 2
1 1
A
MEMB_SCL 17,23,54
MEMB_SDA 17,23,54
R923 330
VCC25 VCC25
R925 4.7K
VCC25
R927 4.7K
CS_4 14
CS_5 14
CLK4_P 23
CLK4_N 23
B_CKE
VCC25
MEMB_SCL
MEMB_SDA
DIMM_WP#3
B_MA0
B_MA1
B_MA2
B_MA3
B_MA4
B_MA5
B_MA6
B_MA7
B_MA8
B_MA9
B_MA10
B_MA11
B_MA12
B_MA13
B_MA14
CS_4
CS_5
B_RAS#
B_CAS#
B_WE#
SSTLREF_D3
DIMM_WP#3
DIMM_RST#
VCC25
11
48
A0
GND
43
A1
41
A2
130
A3
37
A4
32
A5
125
A6
29
A7
122
A8
27
A9
141
A10
118
A11
115
A12
59
BA0
52
BA1
157
CS0_
158
CS1_
154
RAS_
65
CAS_
63
WE_
137
CLK0_P
138
CLK0_N
21
CLKE0
111
CLKE1
167
FETEN
1
VREF
184
VDDSPD
82
VDDID
92
SCL
91
SDA
181
SA0
182
SA1
183
SA2
90
WP
10
RESET_
102 56
NC1 DQS4
101
NC2
9
NC4
173
NC5
163
CS3_NU
71
CS2_NU
75
CLK2_N_DU
76
CLK2_P_DU
17
CLK1_N_DU
16
CLK1_P_DU
113
BA2_NU
103
A13_NU
168
VDD
148
VDD
120
VDD
108
VDD
85
VDD
70
VDD
46
VDD
38
VDD
7
VDD
136
VDDQ
180
VDDQ
156
VDDQ
112
VDDQ
164
VDDQ
143
VDDQ
128
VDDQ
104
VDDQ
96
VDDQ
172
VDDQ
77
VDDQ
62
VDDQ
54
VDDQ
30
VDDQ
22
VDDQ
15
VDDQ
GND
A_DQS0_[0..1] 17,20,21
A_DQS1_[0..1] 17,20,21
A_DQS2_[0..1] 17,20,21
A_DQS3_[0..1] 17,20,21
A_DQS4_[0..1] 17,20,21
A_DQS5_[0..1] 17,20,21
A_DQS6_[0..1] 17,20,21
A_DQS7_[0..1] 17,20,21
A_DQS8_[0..1] 17,20,21
GND
A_SD0_[0..7] 17,20,21
A_SD1_[0..7] 17,20,21
A_SD2_[0..7] 17,20,21
A_SD3_[0..7] 17,20,21
A_SD4_[0..7] 17,20,21
A_SD5_[0..7] 17,20,21
A_SD6_[0..7] 17,20,21
A_SD7_[0..7] 17,20,21
A_SD8_[0..7] 17,20,21
4234267418
GND
GND
GND
B
665850
100
93
89
81
GND
GND
GND
GND
GND
GND
Pair 2
A_SD0_[0..7]
A_SD1_[0..7]
A_SD2_[0..7]
A_SD3_[0..7]
A_SD4_[0..7]
A_SD5_[0..7]
A_SD6_[0..7]
A_SD7_[0..7]
A_SD8_[0..7]
A_DQS0_[0..1]
A_DQS1_[0..1]
A_DQS2_[0..1]
A_DQS3_[0..1]
A_DQS4_[0..1]
A_DQS5_[0..1]
A_DQS6_[0..1]
A_DQS7_[0..1]
A_DQS8_[0..1]
B
139
132
124
116
145
176
GND
GND
GND
GND
GND
GND
GND
3
160
152
DIMM5
GND
GND
GND
DQS0
DM0_DQS9
DQS1
DM1_DQS10
DQS2
DM2_DQS11
DQS3
DM3_DQS12
DM4_DQS13
DQS5
DM5_DQS14
DQS6
DM6_DQS15
DQS7
DM7_DQS16
DQS8
DM9_DQS17
ECC0
ECC1
ECC2
ECC3
ECC4
ECC5
ECC6
ECC7
A_SD0_0
2
D0
A_SD0_1
4
D1
A_SD0_2
6
D2
A_SD0_3
8
D3
A_DQS0_0
5
A_DQS0_1
97
A_SD0_4
94
D4
A_SD0_5
95
D5
A_SD0_6
98
D6
A_SD0_7
99
D7
A_SD1_0
12
D8
A_SD1_1
13
D9
A_SD1_2
19
D10
A_SD1_3
20
D11
A_DQS1_0
14
A_DQS1_1
107
A_SD1_4
105
D12
A_SD1_5
106
D13
A_SD1_6
109
D14
A_SD1_7
110
D15
A_SD2_0
23
D16
A_SD2_1
24
D17
A_SD2_2
28
D18
A_SD2_3
31
D19
A_DQS2_0
25
A_DQS2_1
119
A_SD2_4
114
D20
A_SD2_5
117
D21
A_SD2_6
121
D22
A_SD2_7
123
D23
A_SD3_0
33
D24
A_SD3_1
35
D25
A_SD3_2
39
D26
A_SD3_3
40
D27
A_DQS3_0
36
A_DQS3_1
129
A_SD3_4
126
D28
A_SD3_5
127
D29
A_SD3_6
131
D30
A_SD3_7
133
D31
A_SD4_0
53
D32
A_SD4_1
55
D33
A_SD4_2
57
D34
A_SD4_3
60
D35
A_DQS4_0
A_DQS4_1
149
A_SD4_4
146
D36
A_SD4_5
147
D37
A_SD4_6
150
D38
A_SD4_7
151
D39
A_SD5_0
61
D40
A_SD5_1
64
D41
A_SD5_2
68
D42
A_SD5_3
69
D43
A_DQS5_0
67
A_DQS5_1
159
A_SD5_4
153
D44
A_SD5_5
155
D45
A_SD5_6
161
D46
A_SD5_7
162
D47
A_SD6_0
72
D48
A_SD6_1
73
D49
A_SD6_2
79
D50
A_SD6_3
80
D51
A_DQS6_0
78
A_DQS6_1
169
A_SD6_4
165
D52
A_SD6_5
166
D53
A_SD6_6
170
D54
A_SD6_7
171
D55
A_SD7_0
83
D56
A_SD7_1
84
D57
A_SD7_2
87
D58
A_SD7_3
88
D59
A_DQS7_0
86
A_DQS7_1
177
A_SD7_4
174
D60
A_SD7_5
175
D61
A_SD7_6
178
D62
A_SD7_7
179
D63
A_SD8_0
44
A_SD8_1
45
A_SD8_2
49
A_SD8_3
51
A_DQS8_0
47
A_DQS8_1
140
A_SD8_4
134
A_SD8_5
135
A_SD8_6
142
A_SD8_7
144
Slave Address : A8h
C
MEMA_SCL
MEMA_SCL 18,54
MEMA_SDA
MEMA_SDA 18,54
R924 330
B_MA[0..14] 18,21
B_CKE 14,18,21
B_WE# 18,21
B_RAS# 18,21
B_CAS# 18,21
DIMM_WP#2
DIMM_WP#2 17,18
DIMM_WP#1
DIMM_WP#1 17,18
DIMM_RST#
DIMM_RST# 17,18,60
A_MA[0..14]
A_MA[0..14] 17,18,21
A_CKE
A_CKE 14,17,18,21
A_WE#
A_WE# 17,18,21
A_RAS#
A_RAS# 17,18,21
A_CAS#
A_CAS# 17,18,21
CLK5_P 23
CLK5_N 23
VCC25
DIMM_WP#3
R926
DIMM_RST#
B_MA[0..14]
B_CKE
B_WE#
B_RAS#
B_CAS#
B_MA0
B_MA1
B_MA2
B_MA3
B_MA4
B_MA5
B_MA6
B_MA7
B_MA8
B_MA9
B_MA10
B_MA11
B_MA12
B_MA13
B_MA14
CS_4
CS_5
B_RAS#
B_CAS#
B_WE#
B_CKE
SSTLREF_D3
MEMA_SCL
MEMA_SDA
4.7K
VCC25
C
11
665850
4234267418
89
GND
GND
GND
GND
GND
GND
Pair 2
VCC25
GND
R928
R929
100RST
81
GND
GND
100RST
GND
48
A0
GND
43
A1
41
A2
130
A3
37
A4
32
A5
125
A6
29
A7
122
A8
27
A9
141
A10
118
A11
115
A12
59
BA0
52
BA1
157
CS0_
158
CS1_
154
RAS_
65
CAS_
63
WE_
137
CLK0_P
138
CLK0_N
21
CLKE0
111
CLKE1
167
FETEN
1
VREF
184
VDDSPD
82
VDDID
92
SCL
91
SDA
181
SA0
182
SA1
183
SA2
90
WP
10
RESET_
102 56
NC1 DQS4
101
NC2
9
NC4
173
NC5
163
CS3_NU
71
CS2_NU
75
CLK2_N_DU
76
CLK2_P_DU
17
CLK1_N_DU
16
CLK1_P_DU
113
BA2_NU
103
A13_NU
168
VDD
148
VDD
120
VDD
108
VDD
85
VDD
70
VDD
46
VDD
38
VDD
7
VDD
136
VDDQ
180
VDDQ
156
VDDQ
112
VDDQ
164
VDDQ
143
VDDQ
128
VDDQ
104
VDDQ
96
VDDQ
172
VDDQ
77
VDDQ
62
VDDQ
54
VDDQ
30
VDDQ
22
VDDQ
15
VDDQ
139
132
124
116
100
93
GND
GND
GND
GND
GND
GND
C710
1000P-0805
C712
1000P-0805
3
145
160
176
GND
GND
GND
GND
DM0_DQS9
DM1_DQS10
DM2_DQS11
DM3_DQS12
DM4_DQS13
DM5_DQS14
DM6_DQS15
DM7_DQS16
DM9_DQS17
Slave Address : A8h
C713
0.1U
152
GND
DQS0
DQS1
DQS2
DQS3
DQS5
DQS6
DQS7
ECC0
ECC1
ECC2
ECC3
DQS8
ECC4
ECC5
ECC6
ECC7
D0
D1
D2
D3
D4
D5
D6
D7
D8
D9
D10
D11
D12
D13
D14
D15
D16
D17
D18
D19
D20
D21
D22
D23
D24
D25
D26
D27
D28
D29
D30
D31
D32
D33
D34
D35
D36
D37
D38
D39
D40
D41
D42
D43
D44
D45
D46
D47
D48
D49
D50
D51
D52
D53
D54
D55
D56
D57
D58
D59
D60
D61
D62
D63
DIMM6
2
4
6
8
5
97
94
95
98
99
12
13
19
20
14
107
105
106
109
110
23
24
28
31
25
119
114
117
121
123
33
35
39
40
36
129
126
127
131
133
53
55
57
60
149
146
147
150
151
61
64
68
69
67
159
153
155
161
162
72
73
79
80
78
169
165
166
170
171
83
84
87
88
86
177
174
175
178
179
44
45
49
51
47
140
134
135
142
144
C711
1U
SSTLREF_D3
C714
1U
D
B_SD0_0
B_SD0_1
B_SD0_2
B_SD0_3
B_DQS0_0
B_DQS0_1
B_SD0_4
B_SD0_5
B_SD0_6
B_SD0_7
B_SD1_0
B_SD1_1
B_SD1_2
B_SD1_3
B_DQS1_0
B_DQS1_1
B_SD1_4
B_SD1_5
B_SD1_6
B_SD1_7
B_SD2_0
B_SD2_1
B_SD2_2
B_SD2_3
B_DQS2_0
B_DQS2_1
B_SD2_4
B_SD2_5
B_SD2_6
B_SD2_7
B_SD3_0
B_SD3_1
B_SD3_2
B_SD3_3
B_DQS3_0
B_DQS3_1
B_SD3_4
B_SD3_5
B_SD3_6
B_SD3_7
B_SD4_0
B_SD4_1
B_SD4_2
B_SD4_3
B_DQS4_0
B_DQS4_1
B_SD4_4
B_SD4_5
B_SD4_6
B_SD4_7
B_SD5_0
B_SD5_1
B_SD5_2
B_SD5_3
B_DQS5_0
B_DQS5_1
B_SD5_4
B_SD5_5
B_SD5_6
B_SD5_7
B_SD6_0
B_SD6_1
B_SD6_2
B_SD6_3
B_DQS6_0
B_DQS6_1
B_SD6_4
B_SD6_5
B_SD6_6
B_SD6_7
B_SD7_0
B_SD7_1
B_SD7_2
B_SD7_3
B_DQS7_0
B_DQS7_1
B_SD7_4
B_SD7_5
B_SD7_6
B_SD7_7
B_SD8_0
B_SD8_1
B_SD8_2
B_SD8_3
B_DQS8_0
B_DQS8_1
B_SD8_4
B_SD8_5
B_SD8_6
B_SD8_7
D
VCC25
VCC25
VCC25
VCC25
VCC25
C690
1000P-0805
C694
1000P-0805
C698
1000P-0805
C702
1000P-0805
C706
1000P-0805
B_SD0_[0..7] 18,20,21
B_SD1_[0..7] 18,20,21
B_SD2_[0..7] 18,20,21
B_SD3_[0..7] 18,20,21
B_SD4_[0..7] 18,20,21
B_SD5_[0..7] 18,20,21
B_SD6_[0..7] 18,20,21
B_SD7_[0..7] 18,20,21
B_SD8_[0..7] 18,20,21
B_DQS0_[0..1] 18,20,21
B_DQS1_[0..1] 18,20,21
B_DQS2_[0..1] 18,20,21
B_DQS3_[0..1] 18,20,21
B_DQS4_[0..1] 18,20,21
B_DQS5_[0..1] 18,20,21
B_DQS6_[0..1] 18,20,21
B_DQS7_[0..1] 18,20,21
B_DQS8_[0..1] 18,20,21
E
C693
C692
C691
1000P-0805
C695
1000P-0805
C699
1000P-0805
C703
1000P-0805
C707
1000P-0805
DIMM_WP#2 17,18
DIMM_WP#1 17,18
DIMM_RST# 17,18,60
1000P-0805
C696
1000P-0805
C700
1000P-0805
C704
1000P-0805
C708
1000P-0805
DIMM_WP#2
DIMM_WP#1
DIMM_RST#
B_SD0_[0..7]
B_SD1_[0..7]
B_SD2_[0..7]
B_SD3_[0..7]
B_SD4_[0..7]
B_SD5_[0..7]
B_SD6_[0..7]
B_SD7_[0..7]
B_SD8_[0..7]
B_DQS0_[0..1]
B_DQS1_[0..1]
B_DQS2_[0..1]
B_DQS3_[0..1]
B_DQS4_[0..1]
B_DQS5_[0..1]
B_DQS6_[0..1]
B_DQS7_[0..1]
B_DQS8_[0..1]
1000P-0805
C697
1000P-0805
C701
1000P-0805
C705
1000P-0805
C709
1000P-0805
Micro Star Restricted Secret
Title
DIMM5 & DIMM6
Document Number
MICRO-STAR INT'L
CO.,LTD.
No. 69, Li-De St, Jung-He City,
Taipei Hsien, Taiwan
http://www.msi.com.tw
E
Last Revision Date:
星期三, 九月
18, 2002
Sheet
19 66
Rev
0A
of
5
4
3
2
1
B_SD4_0
RN136
B_SD4_4
10-0402
B_SD4_5
B_SD4_1
B_SD4_2
RN138
B_SD4_6
10-0402
B_SD4_7
B_SD4_3
B_SD6_4 R_B_SD5_4
RN69
B_SD6_0
10-0402
B_SD6_1
B_SD6_5
RN72
B_SD6_2
10-0402
B_SD6_3
B_SD6_7
RN79
10-0402
B_SD7_1
RN82
B_SD7_2 R_B_SD7_2
10-0402
B_SD5_1
RN140
B_SD5_5
10-0402
B_SD5_4
B_SD5_0
B_SD5_7
RN143
B_SD5_3
10-0402
B_SD5_6
B_SD5_2
R_B_DQS4_0
R869 10
R_B_DQS4_1
R870 10
R_B_DQS5_0
R355 10
R_B_DQS5_1
R352 10
R_B_DQS7_0
R461 10
R_B_DQS7_1
R457 10
R_B_DQS6_0
R873 10
R_B_DQS6_1
R874 10
R_B_DQS2_0
R859 10
R_B_DQS2_1
R860 10
R_B_DQS1_0
R856 10
R_B_DQS1_1
R858 10
R_B_DQS0_0
R852 10
R_B_DQS0_1
R854 10
R_B_DQS3_0
R863 10
R_B_DQS3_1
R864 10
R_B_DQS8_0
R865 10
R_B_DQS8_1
R867 10
R291 10
R293 10
R320 10
R324 10
R377 10
R369 10
R882 10
R879 10
A_SD0_[0..7] 17,19,21
A_SD1_[0..7] 17,19,21
A_SD2_[0..7] 17,19,21
A_SD3_[0..7] 17,19,21
A_SD4_[0..7] 17,19,21
A_SD5_[0..7] 17,19,21
A_SD6_[0..7] 17,19,21
A_SD7_[0..7] 17,19,21
A_SD8_[0..7] 17,19,21
A_DQS0_[0..1] 17,19,21
A_DQS1_[0..1] 17,19,21
A_DQS2_[0..1] 17,19,21
A_DQS3_[0..1] 17,19,21
A_DQS4_[0..1] 17,19,21
A_DQS5_[0..1] 17,19,21
A_DQS6_[0..1] 17,19,21
A_DQS7_[0..1] 17,19,21
A_DQS8_[0..1] 17,19,21
B_SD0_[0..7] 18,19,21
B_SD1_[0..7] 18,19,21
B_SD2_[0..7] 18,19,21
B_SD3_[0..7] 18,19,21
B_SD4_[0..7] 18,19,21
B_SD5_[0..7] 18,19,21
B_SD6_[0..7] 18,19,21
B_SD7_[0..7] 18,19,21
B_SD8_[0..7] 18,19,21
B_DQS0_[0..1] 18,19,21
B_DQS1_[0..1] 18,19,21
B_DQS2_[0..1] 18,19,21
B_DQS3_[0..1] 18,19,21
B_DQS4_[0..1] 18,19,21
B_DQS5_[0..1] 18,19,21
B_DQS6_[0..1] 18,19,21
B_DQS7_[0..1] 18,19,21
B_DQS8_[0..1] 18,19,21
R_A_SD4_0
1 2
R_A_SD4_4
3 4
5 6
R_A_SD4_1
7 8
R_A_SD4_2
1 2
R_A_SD4_7
3 4
R_A_SD4_6
5 6
R_A_SD4_3
7 8
1 2
3 4
5 6
7 8
R_A_SD5_2
1 2
R_A_SD5_6
3 4
R_A_SD5_3
5 6
R_A_SD5_7
7 8
R_A_SD6_5
1 2
R_A_SD6_4 A_SD6_4
3 4
R_A_SD6_1
5 6
R_A_SD6_0
7 8
R_A_SD6_3
1 2
R_A_SD6_7
3 4
R_A_SD6_2
5 6
R_A_SD6_6
7 8
R_A_SD7_4
1 2
R_A_SD7_0
3 4
R_A_SD7_5
5 6
R_A_SD7_1
7 8
R_A_SD7_6
1 2
R_A_SD7_2
3 4
R_A_SD7_7
5 6
R_A_SD7_3
7 8
A_DQS4_0
A_DQS4_1
A_DQS5_0
A_DQS5_1
A_DQS7_0
A_DQS7_1
A_DQS6_0
A_DQS6_1
B_SD1_5 R_B_SD1_5
RN119
B_SD1_1 R_B_SD1_1
10-0402
B_SD1_4 R_B_SD1_4
B_SD1_3
RN121
10-0402
B_SD1_6 R_B_SD1_6
B_SD0_1 R_B_SD0_1
RN115
B_SD0_5 R_B_SD0_5
10-0402
B_SD0_0 R_B_SD0_0
B_SD0_4 R_B_SD0_4
RN117
10-0402
B_SD0_6 R_B_SD0_6
RN122
10-0402
B_SD2_4 R_B_SD2_4
RN125
10-0402
B_SD3_5
RN127
B_SD3_1 R_B_SD3_1
10-0402
B_SD3_4 R_B_SD3_4
B_SD3_0 R_B_SD3_0
B_SD3_7
RN129
B_SD3_3
10-0402
B_SD8_1
RN131
B_SD8_0
10-0402
B_SD8_5
B_SD8_4
B_SD8_7
RN133
B_SD8_3
10-0402
B_SD8_6
B_SD8_2
A_SD0_[0..7]
A_SD1_[0..7]
A_SD2_[0..7]
A_SD3_[0..7]
A_SD4_[0..7]
A_SD5_[0..7]
A_SD6_[0..7]
A_SD7_[0..7]
A_SD8_[0..7]
A_DQS0_[0..1]
A_DQS1_[0..1]
A_DQS2_[0..1]
A_DQS3_[0..1]
A_DQS4_[0..1]
A_DQS5_[0..1]
A_DQS6_[0..1]
A_DQS7_[0..1]
A_DQS8_[0..1]
B_SD0_[0..7]
B_SD1_[0..7]
B_SD2_[0..7]
B_SD3_[0..7]
B_SD4_[0..7]
B_SD5_[0..7]
B_SD6_[0..7]
B_SD7_[0..7]
B_SD8_[0..7]
B_DQS0_[0..1]
B_DQS1_[0..1]
B_DQS2_[0..1]
B_DQS3_[0..1]
B_DQS4_[0..1]
B_DQS5_[0..1]
B_DQS6_[0..1]
B_DQS7_[0..1]
B_DQS8_[0..1]
1 2
3 4
5 6
R_B_SD1_0 B_SD1_0
7 8
R_B_SD1_3
1 2
R_B_SD1_2 B_SD1_2
3 4
R_B_SD1_7 B_SD1_7
5 6
7 8
1 2
3 4
5 6
7 8
R_B_SD0_3 B_SD0_3
1 2
R_B_SD0_7 B_SD0_7
3 4
R_B_SD0_2 B_SD0_2
5 6
7 8
R_B_SD2_5 B_SD2_5
1 2
R_B_SD2_1 B_SD2_1
3 4
R_B_SD2_0 B_SD2_0
5 6
7 8
R_B_SD2_7 B_SD2_7
1 2
R_B_SD2_3 B_SD2_3
3 4
R_B_SD2_6 B_SD2_6
5 6
R_B_SD2_2 B_SD2_2
7 8
R_B_SD3_5
1 2
3 4
5 6
7 8
R_B_SD3_7
1 2
R_B_SD3_3
3 4
R_B_SD3_2 B_SD3_2
5 6
R_B_SD3_6 B_SD3_6
7 8
R_B_SD8_1
1 2
R_B_SD8_0
3 4
R_B_SD8_5
5 6
R_B_SD8_4
7 8
R_B_SD8_7
1 2
R_B_SD8_3
3 4
R_B_SD8_6
5 6
R_B_SD8_2
7 8
RN32
A_SD2_0 R_A_SD2_0
10-0402
D D
C C
B B
A_SD2_5
A_SD2_1
A_SD2_7
RN37
A_SD2_2
10-0402
A_SD2_3
A_SD2_6
A_SD1_0
RN25
A_SD1_4
10-0402
A_SD1_1
A_SD1_5
A_SD1_6
RN30
A_SD1_7
10-0402
A_SD1_2
A_SD1_3
RN21
A_SD0_0
10-0402
A_SD0_5
A_SD0_1
A_SD0_6
RN23
A_SD0_2
10-0402
A_SD0_7
A_SD0_3
A_SD3_4 R_A_SD3_4
RN41
A_SD3_0
10-0402
A_SD3_1
A_SD3_5
A_SD3_3
RN46
A_SD3_6
10-0402
A_SD3_7
A_SD3_2
RN47
A_SD8_5
10-0402
A_SD8_0
A_SD8_1
A_SD8_2 R_A_SD8_2
RN50
A_SD8_6 R_A_SD8_6
10-0402
A_SD8_7
R_A_DQS3_0
R_A_DQS3_1
R_A_DQS1_0
R_A_DQS1_1
R_A_DQS0_0
R_A_DQS0_1
R_A_DQS2_1
R_A_DQS8_0
R_A_DQS8_1
R_B_SD0_[0..7] 14
R_B_SD1_[0..7] 14
R_B_SD2_[0..7] 14
R_B_SD3_[0..7] 14
R_B_SD4_[0..7] 14
R_B_SD5_[0..7] 14
R_B_SD6_[0..7] 14
R_B_SD7_[0..7] 14
R_B_SD8_[0..7] 14
R_B_DQS0_[0..1] 14
R_B_DQS1_[0..1] 14
R_B_DQS2_[0..1] 14
R_B_DQS3_[0..1] 14
R_B_DQS4_[0..1] 14
R_B_DQS5_[0..1] 14
R_B_DQS6_[0..1] 14
R_B_DQS7_[0..1] 14
R_B_DQS8_[0..1] 14
R_A_SD0_[0..7] 14
R_A_SD1_[0..7] 14
R_A_SD2_[0..7] 14
R_A_SD3_[0..7] 14
R_A_SD4_[0..7] 14
R_A_SD5_[0..7] 14
R_A_SD6_[0..7] 14
R_A_SD7_[0..7] 14
R_A_SD8_[0..7] 14
R_A_DQS0_[0..1] 14
R_A_DQS1_[0..1] 14
R_A_DQS2_[0..1] 14
R_A_DQS3_[0..1] 14
R_A_DQS4_[0..1] 14
R_A_DQS5_[0..1] 14
R_A_DQS6_[0..1] 14
R_A_DQS7_[0..1] 14
R_A_DQS8_[0..1] 14
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
R232 10
R238 10
R169 10
R171 10
R140 10
R137 10
R213 10
R215 10
R258 10
R260 10
R_B_SD0_[0..7]
R_B_SD1_[0..7]
R_B_SD2_[0..7]
R_B_SD3_[0..7]
R_B_SD4_[0..7]
R_B_SD5_[0..7]
R_B_SD6_[0..7]
R_B_SD7_[0..7]
R_B_SD8_[0..7]
R_B_DQS0_[0..1]
R_B_DQS1_[0..1]
R_B_DQS2_[0..1]
R_B_DQS3_[0..1]
R_B_DQS4_[0..1]
R_B_DQS5_[0..1]
R_B_DQS6_[0..1]
R_B_DQS7_[0..1]
R_B_DQS8_[0..1]
R_A_SD0_[0..7]
R_A_SD1_[0..7]
R_A_SD2_[0..7]
R_A_SD3_[0..7]
R_A_SD4_[0..7]
R_A_SD5_[0..7]
R_A_SD6_[0..7]
R_A_SD7_[0..7]
R_A_SD8_[0..7]
R_A_DQS0_[0..1]
R_A_DQS1_[0..1]
R_A_DQS2_[0..1]
R_A_DQS3_[0..1]
R_A_DQS4_[0..1]
R_A_DQS5_[0..1]
R_A_DQS6_[0..1]
R_A_DQS7_[0..1]
R_A_DQS8_[0..1]
R_A_SD2_4 A_SD2_4
R_A_SD2_5
R_A_SD2_1
R_A_SD2_7
R_A_SD2_2
R_A_SD2_3
R_A_SD2_6
R_A_SD1_0
R_A_SD1_4
R_A_SD1_1
R_A_SD1_5
R_A_SD1_6
R_A_SD1_7
R_A_SD1_2
R_A_SD1_3
R_A_SD0_4 A_SD0_4
R_A_SD0_0
R_A_SD0_5
R_A_SD0_1
R_A_SD0_6
R_A_SD0_2
R_A_SD0_7
R_A_SD0_3
R_A_SD3_0
R_A_SD3_1
R_A_SD3_5
R_A_SD3_3
R_A_SD3_6
R_A_SD3_7
R_A_SD3_2
R_A_SD8_4 A_SD8_4
R_A_SD8_5
R_A_SD8_0
R_A_SD8_1
R_A_SD8_3 A_SD8_3
R_A_SD8_7
A_DQS3_0
A_DQS3_1
A_DQS1_0
A_DQS1_1
A_DQS0_0
A_DQS0_1
A_DQS2_0 R_A_DQS2_0
A_DQS2_1
A_DQS8_0
A_DQS8_1
A_SD4_0
RN54
A_SD4_4
10-0402
A_SD4_5 R_A_SD4_5
A_SD4_1
A_SD4_2
RN59
A_SD4_7
15-0402
A_SD4_6
A_SD4_3
A_SD5_0 R_A_SD5_0
RN61
A_SD5_4 R_A_SD5_4
15-0402
A_SD5_5 R_A_SD5_5
A_SD5_1 R_A_SD5_1
A_SD5_2
RN65
A_SD5_6
15-0402
A_SD5_3
A_SD5_7
A_SD6_5
RN147
10-0402
A_SD6_1
A_SD6_0
A_SD6_3
RN150
A_SD6_7
10-0402
A_SD6_2
A_SD6_6
A_SD7_4
RN75
A_SD7_0
10-0402
A_SD7_5
A_SD7_1
A_SD7_6
RN77
A_SD7_2
10-0402
A_SD7_7
A_SD7_3
R_A_DQS4_0
R_A_DQS4_1
R_A_DQS5_0
R_A_DQS5_1
R_A_DQS7_0
R_A_DQS7_1
R_A_DQS6_0
R_A_DQS6_1
R_B_SD4_0
1 2
R_B_SD4_4
3 4
R_B_SD4_5
5 6
R_B_SD4_1
7 8
R_B_SD4_2
1 2
R_B_SD4_6
3 4
R_B_SD4_7
5 6
R_B_SD4_3
7 8
1 2
R_B_SD5_0
3 4
R_B_SD5_1
5 6
R_B_SD5_5
7 8
R_B_SD5_6 B_SD6_6
1 2
R_B_SD5_2
3 4
R_B_SD5_3
5 6
R_B_SD5_7
7 8
R_B_SD7_4 B_SD7_4
1 2
R_B_SD7_0 B_SD7_0
3 4
R_B_SD7_5 B_SD7_5
5 6
R_B_SD7_1
7 8
R_B_SD7_6 B_SD7_6
1 2
3 4
R_B_SD7_7 B_SD7_7
5 6
R_B_SD7_3 B_SD7_3
7 8
R_B_SD6_1
1 2
R_B_SD6_5
3 4
R_B_SD6_4
5 6
R_B_SD6_0
7 8
R_B_SD6_7
1 2
R_B_SD6_3
3 4
R_B_SD6_6
5 6
R_B_SD6_2
7 8
B_DQS4_0
B_DQS4_1
B_DQS6_0
B_DQS6_1
B_DQS7_0
B_DQS7_1
B_DQS5_0
B_DQS5_1
B_DQS2_0
B_DQS2_1
B_DQS1_0
B_DQS1_1
B_DQS0_0
B_DQS0_1
B_DQS3_0
B_DQS3_1
B_DQS8_0
B_DQS8_1
*
*
*
*
A A
Micro Star Restricted Secret
Title
Termination #1
Document Number
MICRO-STAR INT'L
CO.,LTD.
No. 69, Li-De St, Jung-He City,
Taipei Hsien, Taiwan
5
4
3
2
http://www.msi.com.tw
1
Last Revision Date:
星期三, 九月
Sheet
18, 2002
20 66
of
Rev
0A