Motorola MPC948LFA Datasheet


SEMICONDUCTOR TECHNICAL DATA
1
REV 0
Motorola, Inc. 1997
4/97
 
"      !  
The MPC948L is a 1:12 low voltage clock distribution chip. The device
is pin and function compatible with the MPC948 with the added feature of
2.5V output capabilities. The device features the capability to select either a differential LVPECL or a LVTTL compatible input. The 12 outputs are
2.5V LVCMOS or LVTTL compatible and feature the drive strength to drive 50 series terminated transmission lines. With output–to–output skews of 350ps, the MPC948L is ideal as a clock distribution chip for the most demanding of synchronous systems.
Clock Distribution for Intel Microprocessors
LVPECL or LVCMOS/LVTTL Clock Input
350ps Maximum Output–to–Output Skew
Drives Up to 24 Independent Clock Lines
Maximum Output Frequency of 150MHz
Synchronous Output Enable
Tristatable Outputs
32–Lead TQFP Packaging
2.5V Output Capability
With an output impedance of approximately 7, in both the HIGH and LOW logic states, the output buffers of the MPC948L are ideal for driving series terminated transmission lines. More specifically, each of the 12 MPC948L outputs can drive two series terminated 50 transmission lines. With this capability, the MPC948L has an effective fanout of 1:24 in applications where each line drives a single load.
The differential LVPECL inputs of the MPC948L allow the device to interface directly with a LVPECL fanout buffer like the MC100LVE111 to build very wide clock fanout trees or to couple to a high frequency clock source. The LVCMOS/LVTTL input provides a more standard interface for applications requiring only a single clock distribution chip at relatively low frequencies. In addition, the two clock sources can be used to provide for a test clock interface as well as the primary system clock. A logic HIGH on the TTL_CLK_Sel pin will select the TTL level clock input.
All of the control inputs are LVCMOS/LVTTL compatible. The MPC948L provides a synchronous output enable control to allow for starting and stopping of the output clocks. A logic high on the Sync_OE pin will enable all of the outputs. Because this control is synchronized to the input clock, potential output glitching or runt pulse generation is eliminated. In addition, for board level test, the outputs can be tristated via the tristate control pin. A logic LOW applied to the Tristate
input will force all of the outputs into
high impedance. Note that all of the MPC948L inputs have internal pullup resistors.
The 32–lead TQFP package was chosen to optimize performance, board space and cost of the device. The 32–lead TQFP has a 7x7mm body size with a conservative 0.8mm pin spacing.
The MPC948L features two independent power supplies; VCCI and VCCO. The VCCI pin powers the internal core logic and must be tied to 3.3V. The VCCO pin powers the output buffer and can be tied to either 2.5V or 3.3V.
This document contains information on a new product. Specifications and information herein are subject to change without notice.

LOW VOLTAGE
1:12 CLOCK
DISTRIBUTION CHIP
FA SUFFIX
32–LEAD TQFP PACKAGE
CASE 873A–02
MPC948L
MOTOROLA TIMING SOLUTIONS
BR1333 — Rev 6
2
Figure 1. Logic Diagram
Figure 2. 32–Lead Pinout (Top View)
FUNCTION TABLES
TTL_CLK_Sel Input
0 1
PECL_CLK TTL_CLK
Sync_OE Outputs
0 1
Disabled Enabled
Tristate Outputs
0 1
Tristate Enabled
TTL_CLK
Sync_OE
Q
Figure 3. Sync_OE Timing Diagram
TTL_CLK
Q0–Q11
PECL_CLK
0 1
TTL_CLK_Sel
Sync_OE
Tristate
12
PECL_CLK
Q3
VCCO
Q2
GND
Q1
VCCO
Q0
GND
GND Q8 VCCO Q9 GND Q10 VCCO Q11
GND
Q4
VCCOQ5GND
Q6
VCCO
Q7
TTL_CLK_Sel
TTL_CLK
PECL_CLK
PECL_CLK
Sync_OE
Tristate
VCCI
GND
25 26 27 28 29 30 31 32
15 14 13 12 11 10
9
12345678
24 23 22 21 20 19 18 17
16
MPC948L
VCCI VCCO
Loading...
+ 4 hidden pages