-BIT (134,217,728-WORD BY 72-BIT) Double Data Rate Synchronous DRAM Module
Preliminary Spec.
APPLICATION
Main memory unit for PC, PC server, Server, WS.
Type name
133MHz
MH28D72KLG-10
MH28D72KLG-75
- Commands entered on each positive CLK edge
100MHz
Data Rate(DDR) Synchronous DRAM mounted module.
main
[component level]
+ 0.75ns
+ 0.8ns
Some contents are subject to change without notice.
DESCRIPTION
The MH28D72KLG is 134217728 - word x 72-bit Double
This consists of 36 industry standard 64M x 4 DDR
Synchronous DRAMs in TSOP with SSTL_2 interface which
achieves very high speed data rate up to 133MHz.
This socket-type memory module is suitable for
memory in computer systems and easy to interchange or
add modules.
FEATURES
MITSUBISHI LSIs
MH28D72KLG-75,-10
93pin
1pin
Max.
Frequency
- Utilizes industry standard 64M X 4 DDR Synchronous DRAMs
in TSOP package , industry standard Registered Buffer in
TSSOP package , and industry standard PLL in TSSOP package.
- Vdd=Vddq=2.5v±0.2V
CLK
Access Time
- Double data rate architecture; two data transfers per
clock cycle
- Bidirectional, data strobe (DQS) is transmitted/received
with data
- Differential clock inputs (CLK and /CLK)
- data referenced to both edges of DQS
- /CAS latency- 2.0/2.5 (programmable)
- Burst length- 2/4/8 (programmable)
- Auto precharge / All bank precharge controlled by A10
- 8192 refresh cycles /64ms
- Auto refresh and Self refresh
- Row address A0-12 / Column address A0-9,11
- SSTL_2 Interface
- Module 2bank Configration
- Burst Type - sequential/interleave(programmable)
144pin
145pin
184pin
52pin
53pin
92pin
MIT-DS-0412-0.1
MITSUBISHI ELECTRIC
21.Mar.2001
1
9,663,676,416
-BIT (134,217,728-WORD BY 72-BIT) Double Data Rate Synchronous DRAM Module
Preliminary Spec.
Some contents are subject to change without notice.
-BIT (134,217,728-WORD BY 72-BIT) Double Data Rate Synchronous DRAM Module
Preliminary Spec.
CK0
/CK0
Registered Buffer
SA0
SA1
SA2
SERIAL PD
SCL
SDAA0A1A2WP
VDD
D0 to D35
VREF
VSS
D0 to D35
D0 to D35
VDDID
VDDQ
D0 to D35
VDDID: OPEN -> VDD = VDDQ
DQ1
DQ2
DQ3
DM
DQS/SDM/SDQS
DQ10
DQ11
DM
DQS/SDM
/S
DQS
DQ19
DM
DQS/SDM/SDQS
DQ24
DQ27
DM
DQS/SDM/SDQS
DQ32
DQ33
DM
DQS/SDM/SDQS
DQ40
DQ41
DQ42
DM
DQS/SDM/SDQS
DQ48
DQ49
DQ50
DQ51
DM
DQS/SDM/SDQS
DQ57
DQ58
DQ59
DM
DQS/SDM/SDQS
CB2
CB3
DM
DQS
/SDM/S
DQS
DQ5
DQ6
DQ7
DM
DQS/SDM/SDQS
DQ14
DQ15
DM
DQS/SDM
/S
DQS
DQ23
DM
DQS/SDM/SDQS
DQ28
DQ31
DM
DQS/SDM/SDQS
DQ36
DQ37
DM
DQS/SDM/SDQS
DQ44
DQ45
DQ46
DM
DQS/SDM/SDQS
DQ52
DQ53
DQ54
DQ55
DM
DQS/SDM/SDQS
DQ61
DQ62
DQ63
DM
DQS/SDM/SDQS
CB6
CB7
DM
DQS
/SDM/S
DQS
D0D1D2D3D4D5D6D7D8
D18
D19
D20
D21
D22
D23
D024
D025
D026D9D10
D11
D12
D13
D14
D15
D16
D17
D27
D28
D29
D30
D31
D32
D33
D34
D35
/S0
BA0-BA1
A0-A12
/RAS
/CAS
CKE0
/WE
/RS0 -> SDRAMs D0-D17
RBA0-RBA1
-> SDRAMs D0-D35
RA0-RA12
-> SDRAMs D0-D35
/RRAS -> SDRAMs D0-D35
/RCAS -> SDRAMs D0-D35
/RCKE0 -> SDRAMs D0-D17
/RWE -> SDRAMs D0-D35
/PCK
PCK
/RESET
/S1
/RS1 -> SDRAMs D18-D35
CKE1
/RCKE1 -> SDRAMs D18-D35
VDDSPD
Serial PD
Some contents are subject to change without notice.
Block Diagram
VSS
/RS1
/RS0
DQS0
DQ0
MITSUBISHI LSIs
MH28D72KLG-75,-10
DQS9
DQ4
DQS1
DQS2
DQS3
DQS4
DQS5
DQS6
DQS7
DQ8
DQ9
DQ16
DQ17
DQ18
DQ25
DQ26
DQ34
DQ35
DQ43
DQ56
DQS10
DQS11
DQS12
DQS13
DQS14
DQS15
DQS16
DQ12
DQ13
DQ20
DQ21
DQ22
DQ29
DQ30
DQ38
DQ39
DQ47
DQ60
DQS8
CB0
CB1
PLL
DQS17
CB4
CB5
PCK0 -> SDRAMs D0-D35,
Registered Buffer
/PCK0 -> SDRAMs D0-D35,
MIT-DS-0412-0.1
MITSUBISHI ELECTRIC
VSS -> VDD = VDDQ
21.Mar.2001
3
9,663,676,416
-BIT (134,217,728-WORD BY 72-BIT) Double Data Rate Synchronous DRAM Module
Preliminary Spec.
PIN FUNCTION
Data Input/Output: Data bus
SYMBOL
DESCRIPTION
Some contents are subject to change without notice.
TYPE
Clock: CK0 and /CK0 are differential clock inputs. All address and
CK0,/CK0Input
CKE0, CKE1
Input
control input signals are sampled on the crossing of the positive edge
of CK0 and negative edge of /CK0. Output (read) data is referenced to
the crossings of CK0 and /CK0 (both directions of crossing).
Clock Enable: CKE0,1 controls SDRAM internal clock. When CKE0 is low, the
internal clock for the following cycle is ceased. CKE0 is also used to select
auto / self refresh. After self refresh mode is started, CKE0 becomes
asynchronous input. Self refresh is maintained as long as CKE0 is low.
MITSUBISHI LSIs
MH28D72KLG-75,-10
/S0, /S1
Input
Physical Bank Select: When /S0,1 is high, any command means No Operation.
/RAS, /CAS, /WEInputCombination of /RAS, /CAS, /WE defines basic commands.
A0-12 specify the Row / Column Address in conjunction with BA0,1. The Row
Address is specified by A0-12. The Column Address is specified by A0-9,11.
A0-12Input
BA0,1Input
DQ 0-64
CB 0-7
DQS0-17
Input / Output
Input / Output
A10 is also used to indicate precharge option. When A10 is high at a read / write
command, an auto precharge is performed. When A10 is high at a precharge
command, all banks are precharged.
Bank Address: BA0,1 specifies one of four banks in SDRAM to which a command is applied. BA0,1
must be set with ACT, PRE, READ, WRITE commands.
Data Strobe: Output with read data, input with write data. Edge-aligned
with read data, centered in write data. Used to capture write data.
Vdd, VddQPower SupplyPower Supply. Vdd and VddQ are connected on the module.
VddQ, VssQPower Supply
Vddspd
Power SupplyPower Supply for SPD
VrefInput
RESET
Input
Power Supply. Vss and VssQ are connected on the module.
SSTL_2 reference voltage.
This signal is asynchronous and is driven low to the register in order to
guarantee the register outputs are low.
SDA
SCL
SA0-2
VDDID
Input / Output
Input
Input
This bidirectional pin is used to transfer data into or out of the SPD EEPROM.
A resistor must be connected from the SDA bus line to VDD to act as a pullup.
This signal is used to clock data into and out of the SPD EEPROM. A resistor
may be connected from the SCL bus time to VDD to act as a pullup.
These signals are tied at the system planar to either VSS or VDD to configure
the serial SPD EEPROM address range.
VDD identification flag
MIT-DS-0412-0.1
MITSUBISHI ELECTRIC
21.Mar.2001
4
9,663,676,416
-BIT (134,217,728-WORD BY 72-BIT) Double Data Rate Synchronous DRAM Module
Preliminary Spec.
BASIC FUNCTIONS
burst read (auto-precharge,
READA
)
WRITE command starts burst write to the active bank indicated by BA. Total data length to be
the burst write (auto-precharge,
WRITEA
).
PRE command deactivates the active bank indicated by BA. This command also terminates
(precharge all,
PREA
).
generated internally. After this command, the banks are precharged automatically.
Some contents are subject to change without notice.
MITSUBISHI LSIs
MH28D72KLG-75,-10
The MH28D72KLG provides basic functions, bank (row) activate, burst read / write, bank (row)
precharge, and auto / self refresh. Each command is defined by control signals of /RAS, /CAS
and /WE at CLK rising edge. In addition to 3 signals, /CS ,CKE and A10 are used as chip
select, refresh option, and precharge option, respectively. To know the detailed definition of
commands, please see the command truth table.
ACT command activates a row in an idle bank indicated by BA.
Read (READ) [/RAS =H, /CAS =L, /WE =H]
READ command starts burst read from the active bank indicated by BA. First output data
appears after /CAS latency. When A10 =H at this command, the bank is deactivated after the
Write (WRITE) [/RAS =H, /CAS =/WE =L]
written is set by burst length. When A10 =H at this command, the bank is deactivated after
Precharge (PRE) [/RAS =L, /CAS =H, /WE =L]
burst read /write operation. When A10 =H at this command, all banks are deactivated
Auto-Refresh (REFA) [/RAS =/CAS =L, /WE =CKE0 =H]
REFA command starts auto-refresh cycle. Refresh address including bank address are
MIT-DS-0412-0.1
21.Mar.2001
MITSUBISHI ELECTRIC
5
9,663,676,416
-BIT (134,217,728-WORD BY 72-BIT) Double Data Rate Synchronous DRAM Module
Preliminary Spec.
COMMAND TRUTH TABLE
Some contents are subject to change without notice.
MITSUBISHI LSIs
MH28D72KLG-75,-10
COMMANDMNEMONIC
DeselectDESELHXHXXXXXX
No OperationNOPHXLHHHXXX
Row Address Entry &
Bank Activate
Single Bank PrechargePREHXLLHLVLX
Precharge All BanksPREAHXLLHLHX
Column Address Entry
& Write
Column Address Entry
& Write with
Auto-Precharge
Column Address Entry
& Read
Column Address Entry
& Read with
Auto-Precharge
Auto-Refresh
Self-Refresh EntryREFSHLLLLHXXX
Self-Refresh ExitREFSX
Burst TerminateTERMHXLHHLXXX
Mode Register SetMRSHXLLLLLLV
ACTHXLLHHVVV
WRITEHXLHLLVLV
WRITEAHXLHLLVHV
READHXLHLHVLV
READAHXLHLHVHV
REFAHHLLLHXXX
CKE
CKE
n-1
LHHXXXXXX
LHLHHHXXX
n
/S/RAS /CAS/WE BA0,1
A10
/AP
X
A0-9,
11-12
note
1
2
H=High Level, L=Low Level, V=Valid, X=Don't Care, n=CLK cycle number
NOTE:
1. Applies only to read bursts with autoprecharge disabled; this command is undefined (and should
not be used) for read bursts with autoprecharge enabled, and for write bursts.
2. BA0-BA1 select either the Base or the Extended Mode Register (BA0 = 0, BA1 = 0 selects Mode
Register; BA0 = 1, BA1 = 0 selects Extended Mode Register; other combinations of BA0-BA1 are
reserved; A0-A11 provide the op-code to be written to the selected Mode Register.
MIT-DS-0412-0.1
MITSUBISHI ELECTRIC
21.Mar.2001
6
9,663,676,416
-BIT (134,217,728-WORD BY 72-BIT) Double Data Rate Synchronous DRAM Module
Preliminary Spec.
Notes
Some contents are subject to change without notice.
FUNCTION TRUTH TABLE
Current State
IDLEHXXXXDESELNOP
/S
/RAS /CAS /WEAddressCommandAction
LHHHXNOPNOP
LHHLBATERMILLEGAL
MITSUBISHI LSIs
MH28D72KLG-75,-10
2
LHLXBA, CA, A10READ / WRITE ILLEGAL
LLHHBA, RAACTBank Active, Latch RA
LLHLBA, A10PRE / PREANOP
LLLHXREFAAuto-Refresh
LLLL
ROW ACTIVEHXXXXDESELNOP
LHHHXNOPNOP
LHHLBATERMNOP
LHLHBA, CA, A10READ / READA
LHLLBA, CA, A10
LLHHBA, RAACTBank Active / ILLEGAL
LLHLBA, A10PRE / PREAPrecharge / Precharge All
LLLHXREFAILLEGAL
LLLL
READ
(Auto-
Precharge
Disabled)
HXXXXDESELNOP (Continue Burst to END)
LHHHXNOPNOP (Continue Burst to END)
LHHLBATERMTerminate Burst
LHLHBA, CA, A10READ / READA
LHLLBA, CA, A10
LLHHBA, RAACTBank Active / ILLEGAL
Op-Code,
Mode-Add
Op-Code,
Mode-Add
MRSMode Register Set
Begin Read, Latch CA,
Determine Auto-Precharge
WRITE /
WRITEA
MRSILLEGAL
WRITE
WRITEA
Begin Write, Latch CA,
Determine Auto-Precharge
Terminate Burst, Latch CA,
Begin New Read, Determine
Auto-Precharge
ILLEGAL
2
4
5
5
2
3
2
LLHLBA, A10PRE / PREATerminate Burst, Precharge
LLLHXREFAILLEGAL
LLLL
MIT-DS-0412-0.1
Op-Code,
Mode-Add
MITSUBISHI ELECTRIC
MRSILLEGAL
21.Mar.2001
7
9,663,676,416
-BIT (134,217,728-WORD BY 72-BIT) Double Data Rate Synchronous DRAM Module
Preliminary Spec.
FUNCTION TRUTH TABLE (continued)
Notes
Some contents are subject to change without notice.
MITSUBISHI LSIs
MH28D72KLG-75,-10
Current State
WRITE
(Auto-
Precharge
Disabled)
READ with
AUTO
PRECHARGE
/S
/RAS /CAS /WEAddressCommandAction
HXXXXDESELNOP (Continue Burst to END)
LHHHXNOPNOP (Continue Burst to END)
LHHLBATERMILLEGAL
1. All entries assume that CKE0 was High during the preceding clock cycle and the current clock cycle.
2. ILLEGAL to bank in specified state; function may be legal in the bank indicated by BA, depending on the state of
that bank.
3. Must satisfy bus contention, bus turn around, write recovery requirements.
4. NOP to bank precharging or in idle state. May precharge bank indicated by BA.
5. ILLEGAL if any bank is not idle.
ILLEGAL = Device operation and/or data-integrity are not guaranteed.
MIT-DS-0412-0.1
21.Mar.2001
MITSUBISHI ELECTRIC
10
9,663,676,416
-BIT (134,217,728-WORD BY 72-BIT) Double Data Rate Synchronous DRAM Module
Preliminary Spec.
FUNCTION TRUTH TABLE for CKE
asynchronously
Notes
Some contents are subject to change without notice.
CKE
Current State
SELF-
REFRESH
POWER
DOWN
ALL BANKS
IDLE
CKE
n-1
HXXXXXXINVALID
LHHXXXXExit Self-Refresh (Idle after tRC)
LHLHHHXExit Self-Refresh (Idle after tRC)
LHLHHLXILLEGAL
LHLHLXXILLEGAL
LHLLXXXILLEGAL
LLXXXXXNOP (Maintain Self-Refresh)
HXXXXXXINVALID
LHXXXXXExit Power Down to Idle
LLXXXXXNOP (Maintain Self-Refresh)
HHXXXXXRefer to Function Truth Table
HLLLLHXEnter Self-Refresh
HLHXXXXEnter Power Down
HLLHHHXEnter Power Down
HLLHHLXILLEGAL
HLLHLXXILLEGAL
HLLLXXXILLEGAL
LXXXXXXRefer to Current State =Power Down
/S
n
/RAS /CAS
MITSUBISHI LSIs
MH28D72KLG-75,-10
/WEAddAction
1
1
1
1
1
1
1
2
2
2
2
2
2
2
2
ANY STATE
other than
listed above
ABBREVIATIONS:
H=High Level, L=Low Level, X=Don't Care
NOTES:
1. CKE0 Low to High transition will re-enable CK0 and other inputs
. A minimum setup time must be satisfied before any command other than EXIT.
2. Power-Down and Self-Refresh can be entered only from the All Banks Idle State.
3. Must be legal command.
MIT-DS-0412-0.1
HHXXXXXRefer to Function Truth Table
HLXXXXXBegin CLK Suspend at Next Cycle
LHXXXXXExit CLK Suspend at Next Cycle
LLXXXXXMaintain CLK Suspend
MITSUBISHI ELECTRIC
3
3
21.Mar.2001
11
9,663,676,416
-BIT (134,217,728-WORD BY 72-BIT) Double Data Rate Synchronous DRAM Module
Preliminary Spec.
SIMPLIFIED STATE DIAGRAM
REGISTER
Some contents are subject to change without notice.
MITSUBISHI LSIs
MH28D72KLG-75,-10
POWER
APPLIED
POWER
ON
PREA
MODE
SET
PRE
CHARGE
ALL
MRS
MRS
Active
Power
Down
CKEH
CKEL
ACTIVE
IDLE
ACT
ROW
REFS
CKEH
REFSX
REFA
CKEL
SELF
REFRESH
AUTO
REFRESH
POWER
DOWN
BURST
STOP
WRITEREAD
WRITEREAD
WRITEA
WRITE
WRITEAREADA
PREPRE
PRE
READA
READ
READA
READ
READAWRITEA
PRE
CHARGE
TERM
Automatic Sequence
Command Sequence
MIT-DS-0412-0.1
MITSUBISHI ELECTRIC
21.Mar.2001
12
Loading...
+ 27 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.