Mitsubishi M66255FP Datasheet

MITSUBISHI DIGITAL ASSP
MITSUBISHI DIGITAL ASSP
DESCRIPTION
FEATURES
• Memory configuration of 8192 words × 10 bits (dynamic memory)
• High-speed cycle ............................................. 30ns (Min.)
• High-speed access ......................................... 25ns (Max.)
• Output hold ........................................................ 5ns (Min.)
• Fully independent, asynchronous write and read operations
• Variable length delay bit
• Output ....................................................................3 states
APPLICATION
Digital photocopiers, high-speed facsimile, laser beam print­ers.
M66255FP
8192 × 10-BIT LINE MEMORY (FIFO)
8192 × 10-BIT LINE MEMORY (FIFO)
PIN CONFIGURATION (TOP VIEW)
Q0 Q Q Q Q
READ ENABLE INPUT
READ RESET INPUT
READ CLOCK INPUT
DATA OUTPUT
RE
RRES
GND
RCK
Q Q Q Q Q
1
1
2
2
3
3
4
4
5
6
7 8
9
5
10
6
11
7
12
8
13
9
14
28 27 26 25 24
M66255FP
23 22 21 20 19 18 17 16 15
M66255FP
D
0
1
D
D
2
DATA INPUTDATA OUTPUT
3
D
4
D
WRITE ENABLE INPUT
WE
WRES
WRITE RESET INPUT
V
CC
WCK
WRITE CLOCK INPUT
5
D
6
D
7
D
DATA INPUT
8
D
D
9
BLOCK DIAGRAM
WRITE ENABLE INPUT
WRITE RESET INPUT
WRITE CLOCK INPUT
WE
WRES
WCK
Outline 28P2W-C
DATA INPUT
~~
0D9
D
17 18 19 24 25 26 27
1615 28
INPUT BUFFER
23
MEMORY ARRAY OF
22
20
WRITE CONTROL CIRCUIT
WRITE ADDRESS COUNTER
8192-WORD × 10-BIT
CONFIGURATION
DATA OUTPUT
Q
0Q9
1 3 4 5 10 11 12 13
2
OUTPUT BUFFER
14
READ ADDRESS COUNTER
RE
RRES
RCK
READ ENABLE INPUT
READ RESET INPUT
READ CLOCK INPUT
6
7
9
READ CONTROL CIRCUIT
CC
21
V
8
GND
1
MITSUBISHI DIGITAL ASSP
M66255FP
8192 × 10-BIT LINE MEMORY (FIFO)
FUNCTION
When write enable input WE is “L”, the contents of data inputs D
0 to D9 are written into memory in synchronization with rise
edge of write clock input WCK. At this time, the write address counter is also incremented simultaneously . The write functions given below are also performed in syn­chronization with rise edge of WCK. When WE is “H”, a write operation to memory is inhibited and the write address counter is stopped. When write reset input WRES is “L”, the write address counter is initialized.
When read enable input RE is “L”, the contents of memory are output to data outputs Q edge of read clock input RCK. At this time, the read address counter is also incremented simultaneously . The read functions given below are also performed in syn­chronization with rise edge of RCK. When RE is “H”, a read operation from memory is inhibited and the read address counter is stopped. The outputs are in the high impedance state. When read reset input RRES is “L”, the read address counter is initialized.
ABSOLUTE MAXIMUM RATINGS (Ta = 0 ~ 70°C, unless otherwise noted)
Symbol VCC VI VO Pd Tstg
Note 1: Ta 40°C are derated at –9.7mW/°C
Supply voltage Input voltage Output voltage Maximum power dissipation Storage temperature
Parameter
A value based on GND pin
Ta = 25°C
RECOMMENDED OPERATING CONDITIONS
Parameter
Min.
4.5
0
VCC GND Topr
Symbol
Supply voltage Supply voltage Operating ambient temperature
Conditions
Limits
Typ.
5 0
0 to Q9 in synchronization with rise
Ratings
–0.5 ~ +7.0 –0.5 ~ VCC + 0.5 –0.5 ~ VCC + 0.5
825 (Note 1)
–65 ~ 150
Max.
5.5
70
Unit
V V
°C
Unit
V V V
mW
°C
ELECTRICAL CHARACTERISTICS (Ta = 0 ~ 70°C, VCC = 5V ± 10%, GND = 0V)
Parameter
Test conditions
IOH = –4mA IOL = 4mA
VI = VCC
VI = GND
VO = VCC VO = GND VI = VCC, GND, Output open
tWCK, tRCK = 30ns f = 1MHz f = 1MHz
WE, WRES, WCK, RE, RRES, RCK, D0 ~ D9
WE, WRES, WCK, RE, RRES, RCK, D0 ~ D9
VIH VIL VOH VOL
IIH
IIL
IOZH IOZL
ICC CI
CO
Symbol
“H” input voltage “L” input voltage “H” output voltage “L” output voltage
“H” input current
“L” input current
Off state “H” output current Off state “L” output current Operating mean current dissipa-
tion Input capacitance Off state output capacitance
2.0
VCC–0.8
Limits
Typ.Min.
Max.
0.8
0.55
1.0
–1.0
5.0
–5.0
150
10 15
Unit
V V V V
mA
mA
mA mA
mA
pF pF
2
SWITCHING CHARACTERISTICS (Ta = 0 ~ 70°C, VCC = 5V ± 10%, GND = 0V)
Parameter
tAC tOH tOEN tODIS
Symbol
Access time Output hold time Output enable time Output disable time
TIMING CONDITIONS (Ta = 0 ~ 70°C, VCC = 5V ± 10%, GND = 0V, unless otherwise noted)
Symbol
tWCK tWCKH tWCKL tRCK tRCKH tRCKL tDS tDH tRESS tRESH tNRESS tNRESH tWES tWEH tNWES tNWEH tRES tREH tNRES tNREH tr, tf tH
Notes 1: For 1-line access, the following should be satisfied:
WE “H” level period 20ms – 8192 t RE “H” level period 20ms – 8192 t
2: Perform reset operation after turning on power supply.
Write clock (WCK) cycle Write clock (WCK) “H” pulse width Write clock (WCK) “L” pulse width Read clock (RCK) cycle Read clock (RCK) “H” pulse width Read clock (RCK) “L” pulse width Input data setup time to WCK Input data hold time to WCK Reset setup time to WCK or RCK Reset hold time to WCK or RCK Reset nonselect setup time to WCK or RCK Reset nonselect hold time to WCK or RCK WE setup time to WCK WE hold time to WCK WE nonselect setup time to WCK WE nonselect hold time to WCK RE setup time to RCK RE hold time to RCK RE nonselect setup time to RCK RE nonselect hold time to RCK Input pulse rise/fall time Data hold time (Note 1)
WCK – WRES “L” level period
RCK – RRES “L” level period
Parameter
MITSUBISHI DIGITAL ASSP
M66255FP
8192 × 10-BIT LINE MEMORY (FIFO)
30 12 12 30 12 12
Limits
Typ.Min.
5 5 5
Limits
Typ.Min.
5 5 5 5 5 5 5 5 5 5 5 5 5 5
Max.
25
25 25
Max.
20 20
Unit
ns ns ns ns
Unit
ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns
ms
3
TEST CIRCUIT
MITSUBISHI DIGITAL ASSP
M66255FP
8192 × 10-BIT LINE MEMORY (FIFO)
V
CC
RL=1k
Q
n
SW1
Q
CL=30pF : tAC, t
OH
n
SW2
R
L
=1k
CL=5pF : t
OEN
, t
ODIS
Input pulse level : 0 ~ 3V Input pulse rise/fall time : 3ns Decision voltage input : 1.3V Decision voltage output : 1.3V (However, t
The load capacitance C probe.
that for decision).
L includes the floating capacitance of connection and the input capacitance of
tODIS/tOEN TEST CONDITION
RCK
RE
1.3V
tODIS(HZ)
ODIS(LZ) is 10% of output amplitude and tODIS(HZ) is 90% of
Parameter tODIS(LZ) tODIS(HZ) tOEN(ZL) tOEN(ZH)
1.3V
OEN(ZH)
t
SW1
Closed
Open
Closed
Open
SW2
Open
Closed
Open
Closed
3V
GND
3V
GND
OH
V
VOL
Qn
Q
90%
tODIS(LZ)
n
10%
1.3V
tOEN(ZL)
1.3V
4
Loading...
+ 7 hidden pages