The MT91L60/61 3V Multi-featured Codec
incorporates a built-in Filter/Codec, gain control and
programmable sidetone path as well as on-chip
anti-alias filters, reference voltage and bias source.
The device supports both ITU-T and sign- magnitude
A-Law and µ-Law requirements. The MT91L60/61 is
a true 3V device employing a fully differential
architecture to ensure wide dynamic range.
Complete telephony interfaces are provided for
connection to handset transducers. Internal register
access is provided through a serial microport
compatible with various industry standard
micro-controllers.
The MT91L60/61 is fabricated in Mitel's ISO2-CMOS
technology ensuring low power consumption and
high reliability.
VSSD
VDD
VSSA
VBias
VRef
Din
Dout
STB/F0i
CLOCKin
STBd/FOod
(MT91L61only)
Flexible
Digital
Interface
FILTER/CODEC GAIN
ST-BUS
Channels
PWRST
ENCODER
DECODER
Timing
C & D
IC
7dB
-7dB
Serial Microport
CSDATA1DATA2SCLK
Figure 1 - Functional Block Diagram
Transducer
Interface
M M +
HSPKR +
HSPKR -
A/µ/IRQ
1
MT91L60/61Advance Information
MT91L60AEMT91L61AE/AS/AN
VBias
VRef
NC
PWRST
IC
A/µ/IRQ
VSSD
CS
NC
SCLK
DATA1
DATA2
24 PIN PDIP/SOIC/SSOP
NC
IC
CS
NC
1
2
3
4
5
6
7
8
9
10
11
12
24 PIN PDIP
24
23
22
21
20
19
18
17
16
15
14
13
M +
M VSSA
NC
HSPKR +
HSPKR VDD
CLOCKin
NC
F0i
STB/
Din
Dout
10
11
12
1
2
3
4
5
6
7
8
9
24
23
22
21
20
19
18
17
16
15
14
13
M +
M VSSA
NC
HSPKR +
HSPKR VDD
CLOCKin
STBd/
STB/
Din
Dout
Bias Voltage (Output). (VDD/2) volts is available at this pin for biasing external
Bias
amplifiers. Connect 0.1 µF capacitor to V
Reference Voltage for Codec (Output). Used internally. Nominally [Vdd/2 - 1.1]
Ref
volts. Connect 0.1 µF capacitor to V
SSA
.
SSA
.
FOod
F0i
45ICInternal Connection. Tie externally to V
for normal operation.
SSD
56A/µ/IRQ A/µ - When internal control bit DEn = 0 this CMOS le vel compatib le input pin gov erns
the companding law used by the filter/Codec; µ-Law when tied to V
and A-Law
SSD
when tied to VDD. Logically OR’ed with A/µ register bit.
IRQ - When internal control bit DEn = 1 this pin becomes an open-drain interrupt
output signalling valid access to the D-Channel registers in ST-BUS mode.
67V
Digital Ground. Nominally 0 volts.
SSD
78CSChip Select (Input). This input signal is used to select the device for microport
data transfers. Active low. CMOS level compatible.
810SCLKSerial Port Synchronous Clock (Input). Data clock for microport. CMOS level
compatible.
911DATA 1Bidirectional Serial Data. Port for microprocessor serial data transfer. In Motorola/
National mode of operation, this pin becomes the data transmit pin only and data
receive is performed on the DATA 2 pin. Input CMOS level compatible.
1012DATA 2Serial Data Receive. In Motorola/National mode of operation, this pin is used for
data receive. In Intel mode, serial data transmit and receive are performed on the
DATA 1 pin and DATA 2 is disconnected. Input CMOS level compatible.
1113D
Data Output. A high impedance three-state digital output for 8 bit wide channel
out
data being sent to the Layer 1 transceiver. Data is shifted out via this pin concurrent
with the rising edge of the bit clock during the timeslot defined by STB, or according
to standard ST-BUS timing.
1214D
2
Data Input. A digital input for 8 bit wide channel data received from the Layer 1
in
transceiver. Data is sampled on the falling edge of the bit clock during the timeslot
defined by STB, or according to standard ST-BUS timing. Input level is CMOS
compatible.
Advance InformationMT91L60/61
Pin Description (continued)
Pin #
20 Pin24 Pin
NameDescription
1315STB/F0i Data Strobe/Frame Pulse (Input). For SSI mode this input determines the 8 bit
timeslot used by the device for both transmit and receive data. This active high
signal has a repetition rate of 8 kHz. Standard frame pulse definitions apply in
ST-BUS mode. CMOS level compatible input.
16STBd/
F0od
(MT91L61
only)
Delayed Frame Pulse Output. In SSI mode, an 8 bit wide strobe is output after the
first strobe goes low. In ST-BUS mode, a frame pulse is output after 4 channel
timeslots.
1417CLOCKin Clock (Input). The clock provided to this input pin is used for the internal device
functions. For SSI mode connect the bit clock to this pin when it is 512 kHz or
greater. Connect a 4096 kHz clock to this input when the available bit clock is 128
kHz or 256 kHz. For ST-BUS mode connect C4i to this pin. CMOS level compatible.
1518V
Positive Power Supply (Input). Nominally 3 volts.
DD
1619HSPKR- Inverting Handset Speaker (Output). Output to the handset speaker (balanced).
1720HSPKR+ Non-Inverting Handset Speaker (Output). Output to the handset speaker
(balanced).
1822V
Analog Ground (Input). Nominally 0 volts.
SSA
1923M-Inverting Microphone (Input). Inverting input to microphone amplifier from the
handset microphone.
2024M+Non-Inverting Microphone (Input). Non-inverting input to microphone amplifier
from the handset microphone.
3,9,
NCNo Connect. (24 Packages only). Pin 16 is NC for MT91L60.
16,21
Overview
The 3V Multi-featured Codec (MFC) features
Functional Description
Filter/Codec
complete Analog/Digital and Digital/Analog
conversion of audio signals (Filter/Codec) and an
analog interface to a standard handset transmitter
and receiver (Transducer Interface). The receiver
amplifier is capable of driving a 300 ohm load.
The Filter/Codec block implements conversion of the
analog 0-3.3 kHz speech signals to/from the digital
domain compatible with 64 kb/s PCM B-Channels.
Selection of companding curves and digital code
assignment are programmable. These are ITU-T
Each of the programmable parameters within the
functional blocks is accessed through a serial
microcontroller port compatible with Intel MCS-51®,
Motorola SPI® and National Semiconductor
G.711 A-law or µ-Law, with true-sign/Alternate Digit
Inversion or true-sign/Inverted Magnitude coding,
respectively. Optionally, sign-magnitude coding may
also be selected for proprietary applications.
Microwire® specifications. These parameters
include: gain control, power down, mute, B-Channel
select (ST-BUS mode), C&D channel control/access,
law control, digital interface programming and
loopback. Optionally the device may be used in a
controllerless mode utilizing the power-on default
settings.
The Filter/Codec block also implements transmit and
receive audio path gains in the analog domain. A
programmable gain, voice side-tone path is also
included to provide proportional transmit speech
feedback to the handset receiver. This side tone path
feature is disabled by default. Figure 3 depicts the
nominal half-channel and side-tone gains for the
MT91L60/61.
3
MT91L60/61Preliminary Information
In the event of PWRST, the MT91L60/61 defaults
such that the side-tone path is off, all programmable
gains are set to 0dB and ITU-T µ-Law is selected.
Further, the digital port is set to SSI mode operation
at 2048 kb/s and the FDI and driver sections are
powered up. (See Microport section.)
The internal architecture is fully differential to provide
the best possible noise rejection as well as to allow a
wide dynamic range from a single 3 volt supply
design. This fully differential architecture is
continued into the Transducer Interface section to
provide full chip realization of these capabilities for
the handset functions.
A reference voltage (V
), for the conversion
Ref
requirements of the Codec section, and a bias
voltage (V
sections, are both generated on-chip. V
), for biasing the internal analog
Bias
Bias
is also
brought to an external pin so that it may be used for
biasing external gain setting amplifiers. A 0.1µF
capacitor must be connected from V
ground at all times. Although V
may only be used
Ref
to analog
Bias
internally, a 0.1µF capacitor must be connected from
V
to ground. The analog ground reference point
Ref
for these two capacitors must be physically the same
point. To facilitate this the V
and V
Ref
pins are
Bias
situated on adjacent pins.
The transmit filter is designed to meet ITU-T G.714
specifications. The nominal gain for this filter is 0dB
(gain control = 0dB). Gain control allows the output
signal to be increased up to 7dB. An anti-aliasing
filter is included. This is a second order lowpass
implementation with a corner frequency at 25 kHz.
The receive filter is designed to meet ITU-T G.714
specifications. The nominal gain for this filter is 0dB
(gain control = 0dB). Gain control allows the output
signal to be attenuated up to 7dB. Filter response is
peaked to compensate for the sinx/x attenuation
caused by the 8 kHz sampling rate.
Side-tone is derived from the input of the Tx filter and
is not subject to the gain control of the Tx filter
section. Side-tone is summed into the receive
handset transducer driver path after the Rx filter gain
control section so that Rx gain adjustment will not
affect side-tone levels. The side-tone path may be
enabled/disabled with the gain control bits located in
Gain Control Register 2 (address 01h).
Transmit and receive filter gains are controlled by the
TxFG
-TxFG2 and RxFG0-RxFG2 control bits,
0
respectively. These are located in Gain Control
Register 1 (address 00h). Transmit filter gain is
adjustable from 0dB to +7dB and receive filter gain
from 0dB to -7dB, both in 1dB increments.
Side-tone filter gain is controlled by the STG0-STG
control bits located in Gain Control Register 2
(address 01h). Side-tone gain is adjustable from
-9.96dB to +9.96dB in 3.32dB increments.
Companding law selection for the Filter/Codec is
provided by the A/µ companding control bit while
the coding scheme is controlled by the Smag/ITU-T
control bit. The A/µ control bit is logically OR’ed with
the A/µ pin providing access in both controller and
controllerless modes. Both A/µ and Smag/ITU-T
reside in Control Register 2 (address 04h). Table 1
illustrates these choices.
Code
+ Full Scale1111 11111000 00001010 1010
+ Zero1000 00001111 11111101 0101
-Zero
(quiet code)
- Full Scale0111 11110000 00000010 1010
Sign/
Magnitude
0000 00000111 11110101 0101
ITU-T (G.711)
µ-LawA-Law
Table 1
Transducer Interfaces
Standard handset transducer interfaces are provided
by the MT91L60/61. These are:
• The handset microphone inputs (transmitter),
pins M+/M-. The nominal transmit path gain may
be adjusted to either 6.0 dB or 15.3 dB. Control of
this gain is provided by the TxINC control bit
(Gain Control register 1, address 00h).
• The handset speaker outputs (receiver), pins
HSPKR+/HSPKR-.This internally compensated
fully differential output driver is capable of driving
the load shown in Figure 3. The nominal receive
path gain may be adjusted to either 0 dB, -6 dB or
-12 dB. Control of this gain is provided by the
RxINC control bit (Gain Control register 1,
address 00h). This gain adjustment is in addition
to the programmable gain provided by the receive
filter.
Microport
The serial microport, compatible with Intel MCS-51
(mode 0), Motorola SPI (CPOL=0,CPHA=0) and
2
Intel® and MCS-51® are registered trademarks of Intel Corporation
Motorola® and SPI® are registered trademarks of Motorola Corporation
National® and Microwire® are trademarks of National Semiconductor Corporation
4
Advance InformationMT91L60/61
National Semiconductor Microwire specifications
provides access to all MT91L60/61 internal read and
write registers. This microport consists of a transmit/
receive data pin (DATA1), a receive data pin
(DATA2), a chip select pin (CS) and a synchronous
data clock pin (SCLK). For D-channel contention
control, in ST-BUS mode, this interface provides an
open-drain interrupt output (IRQ).
The microport dynamically senses the state of the
serial clock (SCLK) each time chip select becomes
active. The device then automatically adjusts its
internal timing and pin configuration to conform to
Intel or Motorola/National requirements. If SCLK is
high during chip select activation then Intel mode 0
timing is assumed. The DATA1 pin is defined as a
bi-directional (transmit/receive) serial port and
DATA2 is internally disconnected. If SCLK is low
during chip select activation then Motorola/National
timing is assumed. Motorola processor mode
CPOL=0, CPHA=0 must be used. DATA1 is defined
as the data transmit pin while DATA2 becomes the
data receive pin. Although the dual port Motorola
controller configuration usually supports full-duplex
communication, only half-duplex communication is
possible in the MT91L60/61. The micro must discard
non-valid data which it clocks in during a valid write
transfer to the MT91L60/61. During a valid read
transfer from the MT91L60/61 data simultaneously
clocked out by the micro is ignored by the MT91L60/
61.
All data transfers through the microport are two-byte
transfers requiring the transmission of a Command/
Address byte followed by the data byte written or
read from the addressed register. CS must remain
asserted for the duration of this two-byte transfer. As
shown in Figures 5 and 6 the falling edge of CS
indicates to the MT91L60/61 that a microport
transfer is about to begin. The first 8 clock cycles of
SCLK after the falling edge of CS are always used to
receive the Command/Address byte from the
microcontroller. The Command/Address byte
contains information detailing whether the second
byte transfer will be a read or a write operation and
at what address. The next 8 clock cycles are used to
transfer the data byte between the MT91L60/61 and
the microcontroller. At the end of the two-byte
transfer CS is brought high again to terminate the
session. The rising edge of CS will tri-state the
output driver of DATA1 which will remain tri-stated as
long as CS is high.
Intel processors utilize least significant bit first
transmission while Motorola/National processors
employ most significant bit first transmission. The
MT91L60/61 microport automatically
accommodates these two schemes for normal data
bytes. However, to ensure decoding of the R/W and
Serial
D
in
D
out
PCM
PCM
Port
Decoder
Encoder
Filter/Codec and Transducer Interface
Default Bypass
Receive
Filter Gain
0 to -7 dB
(1 dB steps)
Transmit Filter
Gain
Gain
0 to +7 dB
0 to +7 dB
(1 dB steps)
-0.37 dB or 8.93 dB
Internal To DeviceExternal To Device
-6 dB
Side-tone
-9.96 to
+9. 96 dB
(3.32 dB steps)
-11 dB
Transmit Gain
-6.0 dB or
0 dB
Receiver
Driver
Default Side-tone off
Transmit
Gain
6.37 dB
HSPKR +
75Ω
HSPKR -
75Ω
M+
M-
Transmitter
Microphone
Handset
Receiver
(150Ω)
Figure 3 - Audio Gain Partitioning
5
MT91L60/61Preliminary Information
address information, the Command/Address byte is
defined differently for Intel operation than it is for
Motorola/National operation. Refer to the relative
timing diagrams of Figures 5 and 6.
Receive data is sampled on the rising edge of SCLK
while transmit data is made available concurrent with
the falling edge of SCLK.
Flexible Digital Interface
A serial link is required to transport data between the
MT91L60/61 and an external digital transmission
device. The MT91L60/61 utilizes the ST-BUS
architecture defined by Mitel Semiconductor but also
supports a strobed data interface found on many
standard Codec devices. This interface is commonly
referred to as Simple Serial Interface (SSI). The
combination of ST-BUS and SSI provides a Flexible
Digital Interface (FDI) capable of supporting all Mitel
basic rate transmission devices as well as many
other 2B+D transceivers.
The required mode of operation is selected via the
CSL2-0 control bits (Control Register 2, address
04h). Pin definitions alter dependent upon the
operational mode selected, as described in the
following subsections as well as in the Pin
Description tables.
logic low coincident with a falling edge of C4i. Refer
to Figure 11 for detailed ST-BUS timing. C4i has a
frequency (4096 kHz) which is twice the data rate.
This clock is used to sample the data at the 3/4
bit-cell position on DSTi and to make data available
on DSTo at the start of the bit-cell. C4iis also used to
clock the MT91L60/61 internal functions (i.e., Filter/
Codec, Digital gain and tone generation) and to
provide the channel timing requirements.
The MT91L60/61 uses only the first four channels of
the 32 channel frame. These channels are always
defined, beginning with Channel 0 after the frame
pulse, as shown in Figure 6 (ST-BUS channel
assignments). The MT91L60/61 provides a delayed
frame pulse (F0od), 4 channels after the input frame
pulse.
The first two (D & C) Channels are enabled for use
by the DEN and CEN bits respectively, (Control
Register 2, address 04h). ISDN basic rate service
(2B+D) defines a 16 kb/s signalling (D) Channel. The
MT91L60/61 supports transparent access to this
signalling channel. ST-BUS basic rate transmission
devices, which may not employ a microport, provide
access to their internal control/status registers
through the ST-BUS Control (C) Channel. The
MT91L60/61 supports microport access to this
C-Channel.
Quiet Code
The FDI can be made to send quiet code to the
decoder and receive filter path by setting the RxMute
bit high. Likewise, the FDI will send quiet code in the
transmit path when the TxMute bit is high. Both of
these control bits reside in Control Register 1 at
address 03h. When either of these bits are low their
respective paths function normally. The -Zero entr y
of Table 1 is used for the quiet code definition.
ST-BUS Mode
The ST-BUS consists of output (DSTo) and input
(DSTi) serial data streams, in FDI these are named
Dout and Din respectively, a synchronous clock input
signal CLOCKin (
(F0i). These signals are direct connections to the
corresponding pins of Mitel basic rate devices. The
CSL2, CSL1 and CSL0 bits are set to 1 for ST-BUS
operation.
The data streams operate at 2048 kb/s and are Time
Division Multiplexed into 32 identical channels of 64
kb/s bandwidth. A frame pulse (a 244 nSec low going
pulse) is used to separate the continuous serial data
streams into the 32 channel TDM frames. Each
frame has a 125 µSecond period translating into an 8
kHz frame rate. A valid frame begins when
C4i), and a framing pulse input
F0i is
DEN - D-Channel
In ST-BUS mode access to the D-Channel (transmit
and receive) data is provided through an 8-bit read/
write register (address 06h). D-Channel data is
accumulated in, or transmitted from this register at
the rate of 2 bits/frame for 16 kb/s operation (1 bit/
frame for 8 kb/s operation). Since the ST-BUS is
asynchronous, with respect to the microport, valid
access to this register is controlled through the use
of an interrupt (IRQ) output. D-Channel access is
enabled via the (DEn) bit.
DEN:
When 1, ST-BUS D-channel data (1 or 2 bits/frame
depending on the state of the D8 bit) is shifted into/
out of the D-channel (READ/WRITE) register.
When 0, the receive D-channel data (READ) is still
shifted into the proper register while the DSTo
D-channel timeslot and IRQ outputs are tri-stated
(default).
D8:
When 1, D-Channel data is shifted at the rate of 1 bit/
frame (8 kb/s).
6
Advance InformationMT91L60/61
When 0, D-Channel data is shifted at the rate of 2
bits/frame (16 kb/s default).
frame. By arbitrarily assigning ST-BUS frame n as
the reference frame, during which the
microprocessor D-Channel read and write operations
16 kb/s D-Channel operation is the default mode
are performed, then:
which allows the microprocessor access to a full byte
of D-Channel information every fourth ST-BUS
COMMAND/ADDRESSDATA INPUT/OUTPUTCOMMAND/ADDRESS:
DATA 1
RECEIVE
DATA 1
TRANSMIT
SCLK
CS
➀ Delays due to internal processor timing which are transparent.
② The MT91L60/L61:latches received data on the rising edge of SCLK.
➂ The falling edge of
subsequent byte is always data until terminated via
➃ A new COMMAND/ADDRESS byte may be loaded only by CS cycling high then low again.
➄ The COMMAND/ADDRESS byte contains:
D0D1D2D3D4D5D6D
②
➂
-outputs transmit data on the falling edge of SCLK.
CS indicates that a COMMAND/ADDRESS byte will be transmitted from the microprocessor. The
➄
➀
D
7
0D1D2D3D4D5D6D7
D0D1D2D3D4D5D6D
CS returning high.
1 bit - Read/
3 bits - Addressing Data
4 bits - Unused
Write
7
D
7
XXA2A1A
➀
➃
➂
➃
D0D1D2D3D4D5D6D
D0D1D2D3D4D5D6D
XX
7
7
D
0
R/W
0
Figure 4 - Serial Port Relative Timing for Intel Mode 0
COMMAND/ADDRESSDATA INPUT/OUTPUTCOMMAND/ADDRESS:
DATA 2
RECEIVE
DATA 1
TRANSMIT
SCLK
CS
➀ Delays due to internal processor timing which are transparent .
② The MT91L60/L61: latches received data on the rising edge of SCLK.
➂ The falling edge of
subsequent byte is always data until terminated via
➃ A new COMMAND/ADDRESS byte may be loaded only by CS cycling high then low again.
➄ The COMMAND/ADDRESS byte contains:
D7D6D5D4D3D2D1D
②
➂
-outputs transmit data on the falling edge of SCLK.
CS indicates that a COMMAND/ADDRESS byte will be transmitted from the microprocessor. The
➄
➀
D7D6D5D4D3D2D1D
0
D7D6D5D4D3D2D1D
CS returning high.
1 bit - Read/
3 bits - Addressing Data
4 bits - Unused
Write
0
0
➃
D
7
R/WXA1A
➀
➃
D7D6D5D4D3D2D1D
D7D6D5D4D3D2D1D
➂
XX
A
2
0
0
D
0
X
0
Figure 5 - Serial Port Relative Timing for Motorola Mode 00/National Microwire
7
MT91L60/61Advance Information
125 µs
F0i
DSTi,
DSTo
FOod
CHANNEL 0
D-channel
LSB first
for D-
Channel
CHANNEL 1
C-channel
CHANNEL 2
B1-channel
MSB first for C, B1- & B2-
Channels
CHANNEL 3
B2-channel
Figure 6 - ST-BUS Channel Assignment
(a) A microport read of address 04 hex will result in a
byte of data being extracted which is composed of
four di-bits (designated by roman numerals I,II,III,IV).
These di-bits are composed of the two D-Channel
bits received during each of frames n, n-1, n-2 and
n-3. Referring to Fig. 7a: di-bit I is mapped from
frame n-3, di-bit II is mapped from frame n-2, di-bit III
is mapped from frame n-1 and di-bit IV is mapped
from frame n.
The D-Channel read register is not preset to any
particular value on power-up (PWRST) or software
reset (RST).
(b) A microport write to Address 04 hex will result in
a byte of data being loaded which is composed of
four di-bits (designated by roman numerals I, II, III,
IV). These di-bits are destined for the two D-Channel
bits transmitted during each of frames n+1, n+2, n+3,
n+4. Referring to Fig. 7a: di-bit I is mapped to frame
n+1, di-bit II is mapped to frame n+2, di bit III is
mapped to frame n+3 and di bit IV is mapped to
frame n+4.
CHANNELS 4-31
Not Used
8 kb/s operation expands the interrupt to every eight
frames and processes data one-bit-per-frame.
D-Channel register data is mapped according to
Figure 7c.
CEn - C-Channel
Channel 1 conveys the control/status information for
the Layer 1 transceiver. C-Channel data is
transferred MSB first on the ST-BUS by the
MT91L60/61. The full 64 kb/s bandwidth is available
and is assigned according to which transceiver is
being used. Consult the data sheet for the selected
transceiver for its C-Channel bit definitions and order
of bit transfer.
When CEN is high, data written to the C-Channel
register (address 05h) is transmitted, most
significant bit first, on DSTo. On power-up reset
(PWRST) or software reset (Rst, address 03h) all
C-Channel bits default to logic high. Receive
C-Channel data (DSTi) is always routed to the read
register regardless of this control bit's logic state.
If no new data is written to address 04 hex , the
current D-channel register contents will be
continuously re-transmitted. The D-Channel write
register is preset to all ones on power-up (PWRST)
or software reset (RST).
An interrupt output is provided (IRQ) to synchronize
microprocessor access to the D-Channel register
during valid ST-BUS periods only. IRQ will occur
every fourth (eighth in 8 kb/s mode) ST-BUS frame
at the beginning of the third (second in 8 kb/s mode)
ST-BUS bit cell period. The interrupt will be removed
following a microprocessor Read or Write of Address
04 hex or upon encountering the following fr amesF0i
input, whichever occurs first. To ensure D-Channel
data integrity, microport read/write access to
Address 04 hex must occur before the following
frame pulse. See Figure 7b for timing.
8
When low, data transmission is halted and this
timeslot is tri-stated on DSTo.
B1-Channel and B2-Channel
Channels 2 and 3 are the B1 and B2 channels,
respectively. B-channel PCM associated with the
Filter/Codec and transducer audio paths is selected
on an independent basis for the transmit and receive
paths. TxBSel and RxBSel (Control Register 1,
address 03h) are used for this purpose.
If no valid transmit path has been selected then the
timeslot output on DSTo is tri-stated (see PDFDI and
PDDR control bits, Control Register 1 address 03h).
Advance InformationMT91L60/61
IRQ
Microport Read/Write Access
FP
DSTo/
DSTi
n-3n-2n-1nn+1n+2n+3n+4*
Di-bit Group
Receive
D-Channel
D0
I
D2
II
D1
No preset value
D3
D4
III
D5
* note that frame n+4 is equivalent to frame n of the next cycle.
Figure 7a - D-Channel 16 kb/s Operation
FP
C4i
C2
DSTo/
DSTi
IRQ
D0
8 kb/s operation
D1
16 kb/s operation
IV
D6
D7
Di-bit Group
Transmit
D-Channel
tif=500 nsec max
Microport Read/Write Access
D0
I
D1
D2
II
D3
D4
III
D5
D6
IV
D7
Power-up reset to 1111 1111
tir=500 nsec max
R
= 10 k
pullup
Reset coincident with
Read/Write of Address 04 Hex
or next
FP, whichever occurs first
IRQ
FP
Di-bit Group
Receive
D-Channel
Figure 7b - IRQ Timing Diagram
n-7n-6n-5n-4n-3n-2n-1nn+1
IID1IIID2IV
I
D0
No preset value
D3
V
D4
VID5VIID6VIII
D7
Di-bit Group
Transmit
D-Channel
Figure 7c - D-Channel 8 kb/s Operation
Microport Read/Write Access
I
D0
n+2
IID1IIID2IV
n+3
n+4
D3
Power-up reset to 1111 1111
n+5
VID5VIID6VIII
V
D4
n+6
n+7
n+8
D-Channel
D7
9
MT91L60/61Preliminary Information
SSI Mode
The SSI BUS consists of input and output serial data
streams named Din and Dout respectively, a Clock
input signal (CLOCKin), and a framing strobe input
(STB). The frame strobe must be synchronous with,
and eight cycles of, the bit clock. A 4.096 MHz
master clock is also required for SSI operation if the
bit clock is less than 512 kHz. The timing
requirements for SSI are shown in Figures 12 & 13.
In SSI mode the MT91L60/61 supports only
B-Channel operation. The internal C and D Channel
registers used in ST-BUS mode are not functional for
SSI operation. The control bits TxBSel and RxBSel,
as described in the ST-BUS section, are ignored
since the B-Channel timeslot is defined by the input
STB strobe. Hence, in SSI mode transmit and
receive B-Channel data are always in the channel
defined by the STB input.
The data strobe input STB determines the 8-bit
timeslot used by the device for both transmit and
receive data. This is an active high signal with an 8
kHz repetition rate. The MT91L61 provides a
delayed strobe pulse which occurs after the initial
strobe goes low and is held high for the duration of 8
pcm bits.
SSI operation is separated into two categories based
upon the data rate of the available bit clock. If the bit
clock is 512 kHz or greater then it is used directly by
the internal MT91L60/61 functions allowing
synchronous operation. If the available bit clock is
128 kHz or 256 kHz, then a 4096 kHz master clock is
required to derive clocks for the internal MT91L60/61
functions.
Applications where Bit Clock (BCL) is below 512 kHz
are designated as asynchronous. The MT91L60/61
will re-align its internal clocks to allow operation
when the external master and bit clocks are
asynchronous. Control bits CSL2, CSL1 and CSL0 in
Control Register 2 (address 04h) are used to
program the bit rates.
For asynchronous operation Dout and Din are as
defined for synchronous operation except that the
allowed output jitter on Dout is larger. This is due to
the resynchronization circuitry activity and will not
affect operation since the bit cell period at 128 kb/s
and 256 kb/s is relatively large. There is a one frame
delay through the FDI circuit for asynchronous
operation. Refer to the specifications of Figures 12
& 13 for both synchronous and asynchronous SSI
timing.
PWRST/Software Reset (Rst)
While the MT91L60/61 is held in PWRST no d evice
control or functionality is possible. While in software
reset (Rst=1, address 03h) only the microport is
functional. Software reset can only be removed by
writing the Rst bit low or by performing a hardware
PWRST. While the Rst bit is high, the other bits in
Control Register 1 are held low and cannot be
reprogrammed. Therefore to modify Control Register
1 the Rst bit must first be written low, followed by a
2nd write operation which writes the desired data.
This avoids a race condition between clearing the
reset bit and the writing of the other bits in Control
Register 1.
After a Power-up reset (PWRST) or software reset
(Rst) all control bits assume their "Power Reset
Value" default states; µ-Law coding, 0 dB Rx and
6dB Tx gains and the device powered up in SSI
mode 2048 kb/s operation with Dout tri-stated while
there is no strobe active on STB. If a valid strobe is
supplied to STB, then Dout will be active, during the
defined channel.
To attain complete power-down from a normal
operating condition, write PDFDI = 1 and PDDR = 1
(Control Register 1, address 03h) or set the PWRST
pin low.
For synchronous operation data is sampled, from
Din, on the falling edge of BCL during the time slot
defined by the STB input. Data is made available, on
Dout, on the rising edge of BCL during the time slot
defined by the STB input. Dout is tri-stated at all
times when STB is not true. If STB is valid and
PDDR is set, then quiet code will be transmitted on
Dout during the valid strobe period. There is no
frame delay through the FDI circuit for synchronous
operation.
10
Loading...
+ 22 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.