The MT8870D/MT8870D-1 is a complete DTMF
receiver integrating both the bandsplit filter and
digital decoder functions. The filter section uses
switched capacitor techniques for high and low
group filters; the decoder uses digital counting
techniques to detect and decode all 16 DTMF tonepairs into a 4-bit code. External component count is
minimized by on chip provision of a differential input
amplifier, clock oscillator and latched three-state bus
interface.
PWDN
IN +
IN -
GS
VDDVSSVRefINH
Bias
Circuit
Chip
Chip
Power
Bias
Dial
Tone
Filter
OSC1OSC2St/GTEStSTDTOE
High Group
Filter
Low Group
Filter
to all
Chip
Clocks
VRef
Buffer
Zero Crossing
Detectors
Digital
Detection
Algorithm
St
GT
Steering
Logic
Code
Converter
and Latch
Q1
Q2
Q3
Q4
Figure 1 - Functional Block Diagram
4-11
MT8870D/MT8870D-1ISO
2
-CMOS
1
IN+
2
IN-
3
GS
INH
4
5
6
7
8
9
VRef
PWDN
OSC1
OSC2
VSS
18 PIN CERDIP/PLASTIC DIP/S OIC
18
17
16
15
14
13
12
11
10
VDD
St/GT
ESt
StD
Q4
Q3
Q2
Q1
TOE
IN+
IN-
GS
VRef
INH
PWDN
NC
OSC1
OSC2
VSS
1
2
3
4
5
6
7
8
9
10
20 PIN SSOP/TSSOP
20
19
18
17
16
15
14
13
12
11
VDD
St/GT
ESt
StD
NC
Q4
Q3
Q2
Q1
TOE
Figure 2 - Pin Connections
Pin Description
Pin #
1820
11 IN+ Non-Inverting Op-Amp (Input).
22IN-Inverting Op-Amp (Input).
33 GS Gain Select. Gives access to output of front end differential amplifier for connection of
44 V
NameDescription
feedback resistor.
Reference Voltage (Output). Nominall y VDD/2 is used to bias inputs at mid-rail (see Fig. 6
Ref
and Fig. 10).
55 INH Inhibit (Input). Logi c high inhibi ts the det ection of tones repre senti ng chara cters A, B, C
and D. This pin input is internally pulled down.
66PWDNPower Down (Input). A ctive high. Powers down the device and inhi bits the oscillat or. This
pin input is internally pulled do wn.
78 OSC1Clock (Input).
89 OSC2Clock (Output). A 3.579545 MHz crystal connect ed between pins OS C1 and OS C2
completes the internal oscillator ci r cuit.
910 V
Ground(Inpu t). 0V typical.
SS
1011TOETh ree S tate Outpu t Ena ble (Inp ut). Log ic high enables th e outpu ts Q1-Q4. This pin is
pulled up internally.
11-1412-15Q1-Q4Three State Data (Outpu t). When enabled by TOE, provide the code corresponding to the
last valid tone-pair received (see Table 1). When TOE is logic low, the data outputs are high
impedance.
1517StDDelayed Steering (Output).Presents a logic high when a received tone-pair has been
registered and the output latch updated; returns to logic low when t he voltage on St/GT falls
below V
TSt
.
1618EStEarly Steering (Output). Prese nts a logic high once the digit al algorit hm has detect ed a
valid tone pair (signal condition ). Any mome ntary loss of signal conditio n will cause ESt to
return to a logic low.
1719St/GTSteering Input/Guard time (Output) Bidirectional. A voltage greater than V
detected at
TSt
St causes the device to register the detected tone pair and update the output latch . A
voltage less than V
frees the device to accept a new tone pair. The GT output acts to
TSt
reset the external steering time-constant ; its state is a function of ESt and the voltage on St.
1820V
7,
16
4-12
Positive power supply (Input). +5V typical .
DD
NCNo Connection.
ISO
AA
AAAA
AA
AA
AAAAAAAA
AA
AA
AA
AA
A
AAA
AAAA
AAAAAA
AAAAAA
AA
AA
AA
AAAA
AA
AA
AA
AA
AA
AA
AA
AA
AA
AA
AAAAAA
AA
AA
AA
AA
AAAAAAAAAAAAA
AAAA
AAAA
AAAAAAAAA
A
AAAA
AA
A
AA
AA
AA
AA
Functional Descripti on
The MT8870D/MT8870D-1 monolithic DTMF
receiver offers small size, low power consumption
and high performance. Its architecture consists of a
bandsplit filter section, which separates the high and
low group tones, followed by a digital counting
section which verifies the frequency and duration of
the received tones before passing the corresponding
code to the output bus.
2
-CMOSMT8870D/MT8870D-1
V
DD
V
DD
St/GT
C
v
c
ESt
R
StD
Filter Section
Separation of the low-group and high group tones is
achieved by applying the DTMF signal to the inputs
of two sixth-order switched capacitor bandpass
filters, the bandwidths of which correspond to the low
and high group frequencies. The filter section also
incorporates notches at 350 and 440 Hz for
exceptional dial tone rejection (see Figure 3). Each
filter output is followed by a single order switched
capacitor filter section which smooths the signals
prior to limiting. Limiting is performed by high-gain
comparators which are provided with hysteresis to
prevent detection of unwanted low-level signals. The
outputs of the comparators provide full rail logic
swings at the frequencies of the incoming DTMF
signals.
Decoder Section
Following the filter section is a decoder employing
digital counting techniques to determine the
frequencies of the incoming tones and to verify that
they correspond to standard DTMF frequencies. A
complex averaging algorithm protects against tone
simulation by ex traneous signals su ch as voice whi le
MT8870D/
MT8870D-1
t
=(RC)In(VDD/V
GTA
t
=(RC)In[VDD/(VDD-V
GTP
TSt
)
)]
TSt
Figure 4 - B asic Steer ing Circ uit
providing tolerance to small frequency deviations
and variations. This averaging algorithm has been
developed to ensure an optimum combination of
immunity to talk-off and tolerance to the presence of
interfering frequencies (third tones) and noise. When
the detector recognizes the presence of two valid
tones (this is referred to as the “signal condition” in
some industry specifications) the “Early Steering”
(ESt) output will go to an active state. Any
subsequent loss of signal condition will cause ESt to
assume an in ac tive s ta te ( see “S te er in g Cir cu it”) .
Steering Circuit
Before registration of a decoded tone pair, the
receiver checks for a valid signal duration (referred
to as character recognition condition). This check is
performed by an external RC time constant driven by
ESt. A logic high on ESt caus es v
(see Figure 4) to
c
rise as the capacitor discharges. Provided signal
0
10
AAA
AAAA
AAAA
AAAA
PRECISE
DIAL TONES
X=350 Hz
Y=440 Hz
DTMF TONES
20
ATTENUATION
(dB)
30
40
A=697 Hz
B=770 Hz
C=852 Hz
D=941 Hz
E=1209 Hz
F=1336 Hz
G=1477 H z
H=1633 H z
50
1kHz
XYABCD
EF GH
FREQUENCY (Hz)
Figure 3 - Filter Response
4-13
MT8870D/MT8870D-1ISO
2
-CMOS
condition is maintained (ESt remains high) for the
validation period (t
(V
) of thesteering logic to register the tone pair,
TSt
), vc reaches the threshold
GTP
latching its corresponding 4-bit code (see Table 1)
into the output latch. At this point the GT output is
activated and drives v
to VDD. GT continues to drive
c
high as long as ESt remains high. Finally, after a
short delay to allow the output latch to settle, the
delayed steering output flag (StD) goes high,
signalling that a received tone pair has been
registered. The contents of the output latch are made
available on the 4-bit output bus by raising the three
state control input (TOE) to a logic high. The
steering circuit works in reverse to validate the
interdigit pause between signals. Thus, as well as
rejecting signals too short to be considered valid, the
receiver will tolerate signal interruptions (dropout)
too short to be considered a valid pause. This facility,
together with the capability of selecting the steering
time constants externally, allows the designer to
tailor performance to meet a wide variety of system
requirements.
Guard Time Adjustment
In many situations not requiring selection of tone
duration and interdigital pause, the simple steering
circuit shown in Figure 4 is applicable. Component
values are chosen according to the formula:
t
REC=tDP+tGTP
tID=tDA+t
GTA
The valu e of tDP is a device parameter (see Figure
11) and t
is the minimum signal duration to be
REC
recognized by the receiver. A value for C of 0.1 µF is
undetected, the output code
will remain the same as the
previous detected code
Q
Q
4
3
Q
2
1
Table 1. Functional Decode Table
L=LOGIC LOW, H=LOGIC HIGH, Z=HIGH IMPEDANCE
X = DON‘T CARE
recommended for most applications, leaving R to be
selected by the designer.
Different steering arrangements may be used to
select independently the guard times for tone
present (t
) and tone absent (t
GTP
). This may be
GTA
necessary to meet system specifications which place
both accept and reject limits on both tone duration
and interdigital pause. Guard time adjustment also
allows the designer to tailor system parameters
such as talk off and noise immunity. Increasing t
REC
improves talk-off performance since it reduces the
probability that tones simulated by speech will
maintain signal condition long enough to be
registered. Alternatively, a relatively short t
a long t
would be appropriate for extremely noisy
DO
REC
with
environments where fast acquisition time and
immunity to tone drop-outs are required. Design
information for guard time adjustment is shown in
Figure 5.
4-14
R
R
ESt
2
1
b) decreasing t
Figure 5 - Guard Time Adjustment
GTA
; (t
GTP>tGTA
)
Loading...
+ 8 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.