1
8 Meg x 8 EDO DRAM Micron Technology, Inc., reserves the right to change products or specifications without notice.
D20_2.p65 – Rev. 5/00 ©2000, Micron Technology, Inc.
8 MEG x 8
EDO DRAM
8 MEG x 8 EDO DRAM PART NUMBERS
REFRESH
PART NUMBER ADDRESSING PACKAGE REFRESH
MT4LC8M8C2DJ-x 4K SOJ Standard
MT4LC8M8C2DJ-x S 4K SOJ Self
MT4LC8M8C2TG-x 4K TSOP Standard
MT4LC8M8C2TG-x S 4K TSOP Self
MT4LC8M8P4DJ-x 8K SOJ Standard
MT4LC8M8P4DJ-x S 8K SOJ Self
MT4LC8M8P4TG-x 8K TSOP Standard
MT4LC8M8P4TG-x S 8K TSOP Self
x = speed
FEATURES
• Single +3.3V ±0.3V power supply
• Industry-standard x8 pinout, timing, functions,
and packages
• 12 row, 11 column addresses (C2) or
13 row, 10 column addresses (P4)
• High-performance CMOS silicon-gate process
• All inputs, outputs and clocks are LVTTLcompatible
• Extended Data-Out (EDO) PAGE MODE access
• 4,096-cycle CAS#-BEFORE-RAS# (CBR) REFRESH
distributed across 64ms
• Optional self refresh (S) for low-power data
retention
OPTIONS MARKING
• Refresh Addressing
4,096 (4K) rows C2
8,192 (8K) rows P4
• Plastic Packages
32-pin SOJ (400 mil) DJ
32-pin TSOP (400 mil) TG
• Timing
50ns access -5
60ns access -6
• Refresh Rates
Standard Refresh (64ms period) None
Self Refresh (128ms period) S*
NOTE: 1. The 8 Meg x 8 EDO DRAM base number
differentiates the offerings in one place—
MT4LC8M8C2. The fifth field distinguishes the
address offerings: C2 designates 4K addresses and
P4 designates 8K addresses.
2. The “#” symbol indicates signal is active LOW.
*Contact factory for availability
Part Number Example:
MT4LC8M8C2DJ-5
DRAM
MT4LC8M8P4, MT4LC8M8C2
For the latest data sheet, please refer to the Micron Web
site: www.micronsemi.com/mti/msp/html/datasheet.html
PIN ASSIGNMENT (Top View)
KEY TIMING PARAMETERS
SPEEDtRCtRACtPC
t
AAtCACtCAS
-5 84ns 50ns 20ns 25ns 13ns 8ns
-6 104ns 60ns 25ns 30ns 15ns 10ns
**NC on C2 version and A12 on P4 version
32-Pin SOJ 32-Pin TSOP
V
CC
DQ0
DQ1
DQ2
DQ3
NC
V
CC
WE#
RAS#
A0
A1
A2
A3
A4
A5
V
CC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
V
SS
DQ7
DQ6
DQ5
DQ4
Vss
CAS#
OE#
NC
/A12**
A11
A10
A9
A8
A7
A6
V
SS
VCC
DQ0
DQ1
DQ2
DQ3
NC
V
CC
WE#
RAS#
A0
A1
A2
A3
A4
A5
V
CC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
V
SS
DQ7
DQ6
DQ5
DQ4
V
SS
CAS#
OE#
NC/A12**
A11
A10
A9
A8
A7
A6
V
SS
GENERAL DESCRIPTION
The 8 Meg x 8 DRAM is a high-speed CMOS, dynamic random-access memory devices containing
67,108,864 bits and designed to operate from 3V to
3.6V. The MT4LC8M8C2 and MT4LC8M8P4 are functionally organized as 8,388,608 locations containing
eight bits each. The 8,388,608 memory locations are
arranged in 4,096 rows by 2,048 columns on the C2
version and 8,192 rows by 1,024 columns on the P4
version. During READ or WRITE cycles, each location is