• Industry standard two wire bus protocol I
compatible
• 8 byte page, or byte modes available
• 2 ms typical write cycle time, byte or page
• 64-byte line input cache for fast write loads
• Up to 8 devices may be connected to the same
bus for up to 512K bits total memory
• 100 kHz (1.8V) and 400 kHz (5.0V) compatibility
• Programmable block security options
• Programmable endurance options
• Schmitt trigger, filtered inputs for noise suppression
• Output slope control to eliminate ground bounce
• Self-timed ERASE and WRITE cycles
• Power on/off data protection circuitry
• Endurance:
- 10,000,000 E/W cycles guaranteed for a High
Endurance Block
- 1,000,000 E/W cycles guaranteed for a Stan-
dard Endurance Block
• Electrostatic discharge protection > 4000V
• Data retention > 200 years
• 8-pin PDIP/SOIC packages
• Temperature ranges
- Commercial (C):0 ° C to +70 ° C
2
PACKA GE TYPES
PDIP
A0
1
A1
2
A2
3
SOIC
V
A0
A1
A2
V
SS
SS
4
1
2
3
4
BLOCK DIAGRAM
A0..A2
I/O
Control
Logic
Memory
Control
Logic
24AA65
24AA65
XDEC
8
VCC
7
NC
6
SCL
5
SDA
8
7
6
5
HV Generator
EEPROM ARRAY
Page Latches
V
CC
NC
SCL
SDA
DESCRIPTION
The Microchip Technology Inc. 24AA65 is a “smart” 8K x
8 Serial Electrically Erasable PROM. This device has
been developed for advanced, low power applications
such as personal communications, and provides the
systems designer with flexibility through the use of many
new user-programmable features. It is capable of operation down to 1.8V, the end-of-life voltage for 2 “AA” battery cells for most popular battery technologies.The
24AA65 offers a relocatable 4K bit block of ultra-highendurance memory for data that changes frequently. The
remainder of the array, or 60K bits, is rated at 1,000,000
ERASE/WRITE (E/W) cycles guaranteed. The 24AA65
features an input cache for fast write loads with a capacity of eight pages, or 64 bytes. This device also features
programmable security options for E/W protection of critical data and/or code of up to fifteen 4K blocks. Functional address lines allow the connection of up to eight
2
I
C is a trademark of Philips Corporation.
Smart Serial is a trademark of Microchip Technology Inc.
1996 Microchip Technology Inc.DS21056F-page 1
I/O
SCL
SDA
Vcc
Vss
24LC65's on the same bus for up to 512K bits contiguous EEPROM memory. Advanced CMOS technology
makes this device ideal for low-power non-volatile code
and data applications. The 24AA65 is available in the
standard 8-pin plastic DIP and 8-pin surface mount
SOIC package.
Ambient temp. with power applied................ -65˚C to +125˚C
Soldering temperature of leads (10 seconds)............. +300˚C
ESD protection on all pins ..................................................≥ 4 kV
*Notice : Stresses above those listed under “Maximum Ratings”
may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any
other conditions above those indicated in the operational listings
of this specification is not implied. Exposure to maximum rating
conditions for extended periods may affect device reliability.
um Ratings*
SS
...............-0.6V to V
CC
+1.0V
TABLE 1-1:PIN FUNCTION TABLE
TABLE 1-2:DC CHARACTERISTICS
ParameterSymbolMinMaxUnitsConditions
A0, A1, A2, SCL and SDA pins:
C
I
CC
V
IN
CC
V
IH
V
IL
HYS
V
OL
LI
LO
, C
OUT
Write
Read
.7 V
CC
—
.05 V
—
CC
.3 V
.40
-1010
-1010
—10pFV
—
—
150
High level input voltage
Low level input voltage
Hysteresis of Schmitt Trigger
inputs
Note 1: This parameter is periodically sampled and not 100% tested.
Name
Function
A0.. A2User Configurable Chip Selects
V
SS
Ground
SDASerial Address/Data I/O
SCLSerial Clock
V
CC
NC
+1.8V to 6.0V Power Supply
No Internal Connection
V
= +1.8V to +6.0V
CC
Commercial(C): Tamb = 0˚C to +70˚C
—
CC
—
V
V
VVNote 1
I
OL
= 3.0 mA
AV
AV
= .1V to V
IN
OUT
= 5.0V (Note 1)
CC
CC
= .1V to V
CC
Tamb = 25˚C, Fclk = 1 MHz
3
mA
V
CC
= 6.0V, SCL = 400 kHz
A
V
= 6.0V, SCL = 400 kHz
CC
V
CC
= 5.0V, SCL = SDA = V
Note 1
2
A
V
= 1.8V, SCL = SDA = V
CC
Note 1
CC
CC
FIGURE 1-1:BUS TIMING START/STOP
SCL
TSU:STA
SDA
STARTSTOP
DS21056F-page 2
THD:STA
VHYS
TSU:STO
1996 Microchip Technology Inc.
TABLE 1-3:AC CHARACTERISTICS
≤
24AA65
ParameterSymbol
Vcc = 1.8V - 6.0V
STD. MODE
Vcc = 4.5V - 6.0V
FAST MODE
UnitsRemarks
MinMaxMinMax
Clock frequencyF
Clock high timeT
Clock low timeT
SDA and SCL rise timeT
SDA and SCL fall timeT
START condition hold timeT
HD
CLK
HIGH
LOW
R
F
STA
:
—100—400kHz
4000—600—ns
4700—1300—ns
—1000—300ns(Note 1)
—300—300ns(Note 1)
4000—600—nsAfter this period the
first clock pulse is generated
START condition setup timeT
SU
:
STA
4700—600—nsOnly relevant for
repeated START condi-
tion
Data input hold timeT
Data input setup timeT
STOP condition setup timeT
Output valid from clockT
Bus free timeT
HD
SU
SU
:
:
:
AA
BUF
DAT
DAT
STO
0— 0—ns
250—100—ns
4000—600—ns
—3500—900ns(Note 2)
4700—1300—nsTime the bus must be
free before a new
transmission can start
Output fall time fro V
V
max
IL
Input filter spike suppression
IH
min to
T
OF
SP
T
—25020 +0.1
C
B
250ns(Note 1), C
—50—50ns(Note 3
(SDA and SCL pins)
Write cycle timeT
WR
—5—5ms/
(Note 4)
page
Endurance
High Endurance Block
Rest of Array
Note 1: Not 100 percent tested. C
= total capacitance of one bus line in pF.
B
10M
1M
—
—
10M
1M
——cycles 25 ° C, Vcc = 5.0V , Block
Mode (Note 5)
2: As a transmitter, the device must provide an internal minimum delay time to bridge the undefined region
(minimum 300 ns) of the falling edge of SCL to avoid unintended generation of START or STOP conditions.
3: The combined T
noise and spike suppression. This eliminates the need for a T
SP
and V
HYS
specifications are due to new Schmitt trigger inputs which provide improved
I
specification for standard operation.
4: The times shown are for a single page of 8 bytes. Multiply by the number of pages loaded into the write
cache for total time.
5: This parameter is not tested but guaranteed by characterization. For endurance estimates in a specific appli-
cation, please consult the Total Endurance Model which can be obtained on our BBS or website.
B
100 pF
FIGURE 1-2:BUS TIMING DATA
TF
TLOW
SCL
TSU:STA
THD:STA
SDA
IN
SDA
OUT
1996 Microchip Technology Inc.DS21056F-page 3
TSP
TAA
THIGH
THD:DAT
TAA
TSU:DAT
TSU:STO
TR
TBUF
24AA65
2.0FUNCTIONAL DESCRIPTION
The 24AA65 supports a bidirectional two-wire bus and
data transmission protocol. A device that sends data
onto the bus is defined as transmitter, and a device
receiving data as receiver. The bus must be controlled
by a master device which generates the serial clock
(SCL), controls the bus access, and generates the
START and STOP conditions, while the 24AA65 works
as slave. Both master and slave can operate as transmitter or receiver but the master device determines
which mode is activated.
3.0BUS CHARACTERISTICS
The following bus protocol has been defined:
• Data transfer may be initiated only when the bus is
not busy.
• During data transfer, the data line must remain
stable whenever the clock line is HIGH. Changes
in the data line while the clock line is HIGH will be
interpreted as a START or STOP condition.
Accordingly, the following bus conditions have been
defined (Figure 3-1).
3.1Bus not Busy (A)
Both data and clock lines remain HIGH.
3.2Start Data Transfer (B)
A HIGH to LOW transition of the SDA line while the
clock (SCL) is HIGH determines a STAR T condition. All
commands must be preceded by a START condition.
3.3Stop Data Transfer (C)
3.4Data Valid (D)
The state of the data line represents valid data when,
after a START condition, the data line is stable for the
duration of the HIGH period of the clock signal.
The data on the line must be changed during the LOW
period of the clock signal. There is one clock pulse per
bit of data.
Each data transfer is initiated with a START condition
and terminated with a STOP condition. The number of
the data bytes transferred between the START and
STOP conditions is determined by the master device.
3.5Acknowledge
Each receiving device, when addressed, is obliged to
generate an acknowledge after the reception of each
byte. The master device must generate an extra clock
pulse which is associated with this acknowledge bit.
Note:The 24AA65 does not generate any
acknowledge bits if an internal programming cycle is in progress.
A device that acknowledges must pull down the SDA
line during the acknowledge clock pulse in such a way
that the SDA line is stable LOW during the HIGH period
of the acknowledge related clock pulse. Of course,
setup and hold times must be taken into account. During reads, a master must signal an end of data to the
slave by NOT generating an acknowledge bit on the last
byte that has been clocked out of the slave. In this case,
the slave (24AA65) must leave the data line HIGH to
enable the master to generate the STOP condition.
A LOW to HIGH transition of the SDA line while the
clock (SCL) is HIGH determines a STOP condition. All
operations must be ended with a STOP condition.
FIGURE 3-1:DATA TRANSFER SEQUENCE ON THE SERIAL BUS
(A)(B)(D)(D)(A)(C)
SCL
SDA
START
CONDITION
ADDRESS OR
ACKNOWLEDGE
VALID
DATA
ALLOWED
TO CHANGE
STOP
CONDITION
DS21056F-page 4 1996 Microchip Technology Inc.
Loading...
+ 8 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.