DESCRIPTION
FEATURES
3.3V SINGLE SUPPLY QUAD
PECL-TO-TTL W/LA TCHED
OUTPUT ENABLE
Pin Function
GT TTL Ground (0V)
VT TTL VCC (+3.3V)
VE ECL VCC (+3.3V)
GE ECL Ground (0V)
D, D Signal Input (PECL)
VBB VBB Reference Output (PECL)
Q0 - Q3 Signal Outputs (TTL)
EN Enable Input (PECL)
LEN Latch Enable Input
ClockWorks™
PRELIMINARY
SY10H841L
SY100H841L
Rev.: C Amendment: /0
Issue Date: May, 1999
The SY10/100H841L are single supply, low skew
translating 1:4 clock drivers.
The devices feature a 24mA TTL output stage, with
AC performance specified into a 20pF load capacitance.
A latch is provided on-chip. When LEN is LOW (or left
open, in which case it is pulled low by the internal pulldowns) the latch is transparent. A HIGH on the enable
pin (EN) forces all outputs LOW.
As frequencies increase to 40MHz and above, precise
timing and shaping of clock signals becomes extremely
important. The H841 solves several clock distribution
problems such as minimizing skew (300ps), maximizing
clock fanout (24mA drive), and precise duty cycle control
through a proprietary differential internal design.
The 10K version is compatible with 10KH ECL logic
levels. The 100K version is compatible with 100K levels.
■ 3.3V power supply
■ Translates positive ECL to TTL (PECL-to-TTL)
■ 300ps pin-to-pin skew
■ 500ps part-to-part skew
■ Differential internal design for increased noise
immunity and stable threshold inputs
■ V
BB reference output
■ Single supply
■ Enable input
■ Latch enable input
■ Extra TTL and ECL power/ground pins to reduce
cross-talk/noise
■ High drive capability: 24mA each output
■ Fully compatible with industry standard 10K, 100K
I/O levels
■ Available in 16-pin SOIC package
BLOCK DIAGRAM
D
Q
0
Q
1
Q
2
Q
3
V
BB
EN
D
DQ
LEN
PIN CONFIGURATION
PIN NAMES
LEN
Q
3
SOIC
Z16-1
116
G
T
2
15
G
E
Q2
314
V
E
VT
4
13
V
T
512
Q
1
6
11
V
BB
GT
710
G
T
Q0
8
9
EN
D
D
1