-SEU saturated cross section = 5E-3 cm
hard errors
• Package:
- 32 Pin R
- 32 Pin R
AD-PAK® flat pack
AD-PAK® DIP
- JEDEC-approved byte-wide pinout
• Address Access Time:
- 200, 250 ns maximum access times available
• High endurance:
- 10,000 erase/write (in Page Mode), 10-year data
retention
• Page write mode:
- 1 to 128 bytes
• Automatic programming
- 10 ms automatic page/byte write
• Low power dissipation
- 20 mW/MHz active current (typ.)
- 72 µW standby (maximum)
2
2
(read mode)
2
(write mode) with
V
CC
V
SS
RES
OE
CE
WE
RES
A0
A6
A7
A16
High Voltage
Generator
Control Logic Timing
Address
Buffer and
Latch
Y Decoder
X Decoder
I/O0I/O7 RDY/Busy
I/O Buffer and
Input Latch
Y Gating
Memory Array
Data Latch
Logic Diagram
DESCRIPTION:
Maxwell Technologies’ 28LV010 high density, 3.3V, 1 Megabit
EEPROM microcircuit features a greater than 100 krad (Si)
total dose tolerance, depending upon space mission. The
28LV010 is capable of in-system electrical Byte and Page programmability. It has a 128-Byte Page Programming function to
make its erase and write operations faster. It also features
Data
Polling and a Ready/Busy signal to indicate the completion of erase and programming operations. In the 28LV010,
hardware data protection is provided with the RES
tion to noise protection on the WE
signal and write inhibit on
power on and off. Meanwhile, software data protection is
implemented using the JEDEC-optional Standard algorithm.
The 28LV010 is designed for high reliability in the most
demanding space applications.
Maxwell Technologies' patented R
AD-PAK® packaging technol-
ogy incorporates radiation shielding in the microcircuit package. It eliminates the need for box shielding while providing
the required radiation shielding for a lifetime in orbit or space
mission. In a GEO orbit, R
AD-PAK provides greater than 100
krad (Si) radiation dose tolerance. This product is available
with screening up to Class S.
Note:The recommended form of data protection during power
on/off is to hold the RES
pin to VSS during power up and power
down. This may be accompanied by connecting the RES
to the CPU reset line. Failure to provide adequate protection
during power on/off may result in lost or modified data.