LSI LS7212, LS7211-S, LS7211, LS7212-S Datasheet

PROGRAMMABLE DIGITAL DELAY TIMER
DESCRIPTION:
The LS7211/LS7212 are monolithic CMOS integrated cir­cuits for generating digitally programmable delays. The de­lay is controlled by 8 binary weighted inputs, WB0-WB7, in conjunction with an applied clock or oscillator frequency. The programmed time delay manifests itself in the Delay Output (OUT) as a function of the Operating Mode selected by the Mode Select inputs A and B: One-Shot, Delayed Operate, Delayed Release or Dual Delay. The time delay is initiated by a transition of the Trigger Input (TRIG).
I/O DESCRIPTION: MODE SELECT Inputs (A &B, Pins 1 & 2)
The 4 operating modes are selected by Inputs A and B according to Table 1
TABLE 1. MODE SELECTION
A B MODE
0 0 One-Shot (OS) 0 1 Delayed Operate (DO) 1 0 Delayed Release (DR) 1 1 Dual Delay (DD)
Each input has an internal pull-up resistor of about 500K.
One-Shot Mode (OS)
A positive transition at the TRIG input causes OUT to switch low without delay and starts the delay timer. At the end of the programmed delay timeout, OUT switches high. If a delay timeout is in progress when a positive transition occurs at the TRIG input, the delay timer will be restarted. A negative transition at the TRIG input has no effect.
Delayed Operate Mode (DO)
A positive transition at the TRIG input starts the delay tim­er. At the end of the delay timeout, OUT switches low. A negative transition at the TRIG input causes OUT to switch high without delay. OUT is high when TRIG is low.
Delayed Release Mode (DR)
A negative transition at the TRIG input starts the delay tim­er. At the end of the delay timeout, OUT switches high. A postive transition at the TRIG input causes OUT to switch low without delay. OUT is low when TRIG is high.
Dual Delay Mode (DD)
A positive or negative transition at the TRIG input starts the delay timer. At the end of the delay timeout, OUT switches to the logic state which is the inverse of the TRIG input. If a delay timeout is in progress when a transition occurs at the TRIG input, the delay timer is restarted.
7211-041700-1
FEATURES:
• 8-bit programmable delay from nanoseconds to days
• On chip oscillator (RC or Crystal) or external clock time base
• Selectable prescaler for real time delay generation based on 50Hz/60Hz time base or 32.768KHz watch crystal
• Four operating modes
• Reset input for delay abort
• Low quiescent and operating current
• Direct relay drive
• +4V to +18V operation (VDD-VSS)
• LS7211/LS7212 (DIP), LS7211-S/LS7212-S (SOIC)-See Figure 1
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
LSI
LS7211
OUT
V
DD (+V)
A
B
TRIG
RC/CLOCK
RCS/CLKS
PSCLS
RESET
V
SS (-V)
WB0
WB1
WB2
WB3
WB4 WB5
WB6
WB7
1 2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
LSI
LS7212
OUT
V
DD (+V)
A
B
TRIG
XTLI/CLOCK
XTLO
PSCLS
RESET
V
SS (-V)
WB0
WB1
WB2
WB3
WB4 WB5
WB6
WB7
FIGURE 1
PIN ASSIGNMENT - TOP VIEW
June 1997
LSI/CSI
LSI Computer Systems, Inc. 1235 Walt Whitman Road, Melville, NY 11747 (631) 271-0400 FAX (631) 271-0405
LS7211-7212
U
L
®
A3800
TRIGGER Input (TRIG, Pin 18)
A transition at the TRIG input causes OUT to switch with or without delay, depending on the selected mode. The TRIG input to OUT transition relation is always opposite in po­larity, with the exception of One-Shot mode. (See Mode definitions above.) TRIG input has an internal pull-down re­sistor of about 500K and is buffered by a Schmitt trigger to provide input hysterisis.
LS7211 TIME BASE Input (RC/CLOCK, Pin 4)
For LS7211, the basic timing signal is applied at the RC/ CLOCK input. The clock can be provided from either an ex­ternal source or generated by an internal oscillator by con­necting an R-C network to this input. The frequency of oscillation is given by ƒ
1/RC. Chip-to­chip oscillation tolerance is ± 5% for a fixed value of RC. The minimum resistance, R MIN = 4000, VDD = + 4V = 1200, VDD = +10V = 600, VDD = +18V The external clock mode is selected by applying a logic low to the RCS/CLKS input (Pin 5); the internal oscillator mode is selected by applying a high level to the RCS/CLKS input.
LS7212 TIME BASE Input (XTLI/CLOCK, Pin 4)
For LS7212, the basic timing clock is applied to the XLTI/ CLOCK input from either an external clock source or gener­ated by an internal crystal oscillator by connecting a crystal between XTLI/CLOCK input and the XTLO output (Pin 5).
LS7211 TIME BASE SELECT Input (RCS/CLKS, Pin 5)
For LS7211, the external clock operation at Pin 4 is se­lected by applying a logic low to the RCS/CLKS input. The internal oscillator option with RC timer at Pin 4 is selected by applying a logic high at the RCS/CLKS input. RCS/CLKS input has an internal pull-down resistor of about 500K.
LS7212 TIME BASE Output (XTLO, Pin 5)
For LS7212, when a crystal is used for generating the time base oscillation, the crystal is connected between XTLI/ CLOCK and XTLO pins.
PRESCALER SELECT Input (PSCLS, Pin 6)
The PSCLS input is a 3-state input, which selects one of three prescale factors according to Table 2.
TABLE 2. PRESCALE FACTOR SELECTION
PSCLS Input S (Prescale Factor ) Logic Level LS7211 LS7212
Float 1 1 Low 3000 32768 High 3600 32768x60
Using prescale factors of 3000 and 3600, delays in units of minutes can be produced from 50Hz and 60Hz line sourc­es. Prescale factors of 32,768 and 32,768 x 60 can be used to generate accurate delays in units of seconds and min­utes, respectively, from a 32KHz watch crystal.
7211-102097-2
TIMER RESET Input (RESET, Pin 7)
When RESET input switches high, any timeout in progress is aborted and OUT switches high without delay. With RE­SET high, OUT remains high. When RESET switches low with TRIG low in any mode, OUT remains high. When RE­SET switches low with TRIG high in Delayed Operate and Dual Delay modes, the delay timer is started and OUT switches low at the end of the delay timeout. When RE­SET switches low with TRIG high in Delayed Release mode, OUT switches low without delay. When RESET switches low with TRIG high in One-Shot mode, OUT re­mains high. RESET input has an internal pull-down resistor of about 500K.
VSS (-V, Pin 8)
Supply voltage negative terminal or GND.
DELAY Output (OUT, Pin 9)
Except in One-Shot mode, OUT switches with or without delay (depending on mode) in inverse relation to the logic level of the TRIG input. In One-Shot mode, a timed low level is produced at OUT, in response to a positive transi­tion of the TRIG input.
WEIGHTING BIT Inputs (WB7 To WB0, Pins 10 - 17)
Inputs WB0 through WB7 are binary weighted delay bits used to program the delay according to the following relations:
One-Shot Mode: Pulse width = SW ƒ
All other Modes: Delay = SW + .5 ƒ Where: S = Prescale factor (See Table 2) ƒ = Time base frequency at Pin 4
W = WB0 + WB1 + ....... WB7
The weighting factor W is calculated by substituting in the equation above for W, the weighted values for all the WB inputs that are at logic high. The weighted values for the WB inputs are shown in Table 3. Each WB input has an in­ternal pull-down resistor of about 500K.
TABLE 3. BIT WEIGHTS
BITS VALUE
WB0 1 WB1 2 WB2 4 WB3 8 WB4 16 WB5 32 WB6 64 WB7 128
VDD (+V, Pin 3)
Supply voltage positive terminal.
7211-070397-3
ABSOLUTE MAXIMUM RATINGS: (All voltages referenced to VSS)
SYMBOL VALUE UNIT
DC Supply Voltage VDD +19 V Voltage (Any Pin) VIN VSS-.3 to VDD+.3 V Operating Temperature TA -20 to +85 °C Storage Temperature TSTG -65 to +150 °C
Characteristic SYMBOL VDD Unit Condition
Min Max Min Max Min Max
Supply Voltage VDD - 4.0 18.0 4.0 18.0 4.0 18.0 V -
4.0 32 - 27 - 20 - µA
Supply Current IDD 10.0 190 - 160 - 110 - µA with the clock off
18.0 560 - 437 - 330 - µA
Input Voltages:
4.0 - 1.0 - 1.0 - 1.0 V
Trigger Low VTL 10.0 - 3.0 - 3.0 - 3.0 V -
18.0 - 5.8 - 5.8 - 5.8 V
4.0 3.0 - 3.0 - 3.0 - V
Trigger High VTH 10.0 6.6 - 6.6 - 6.6 - V -
18.0 11.0 - 11.0 - 11.0 - V
4.0 1.5 - 1.5 - 1.5 - V
Trigger Hysteresis 10.0 3.0 - 3.0 - 3.0 - V -
18.0 4.8 - 4.8 - 4.8 - V
4.0 - 1.2 - 1.2 - 1.2 V
All other inputs, Low VIL 10.0 - 4.1 - 4.1 - 4.1 V -
18.0 - 7.2 - 7.2 - 7.2 V
4.0 2.1 - 2.1 - 2.1 - V
All other inputs, High VIH 10.0 5.3 - 5.3 - 5.3 - V -
18.0 9.3 - 9.3 - 9.3 - V
Input Currents:
4.0 - 2.6 - 2.0 - 1.5 µA
PSCLS Low IPL 10.0 - 22.0 - 17.0 - 13.0 µA Input at VSS
18.0 - 70.0 - 54.0 - 41.0 µA
4.0 - 5.8 - 4.4 - 3.4 µA
PSCLS High IPH 10.0 - 26.0 - 20.0 - 15.2 µA Input at VDD
18.0 - 82.0 - 63.0 - 48.0 µA
4.0 - 2.0 - 1.6 - 1.3 µA
A, B Low IML 10.0 - 37.0 - 28.0 - 22.0 µA Input at VSS
18.0 - 132.0 - 101.0 - 77.0 µA A, B High IMH - - 100 - 100 - 200 nA Input at VDD All other inputs, Low IIL - - 100 - 100 - 200 nA Input at VSS
4.0 - 4.6 - 3.5 - 2.7 µA
All other inputs, High IIH 10.0 - 33.0 - 25.0 - 19.0 µA Input at VDD
18.0 - 121.0 - 93.0 - 71.0 µA
Output Current:
4.0 23.0 - 18.0 - 13.0 - mA
OUT Sink IOSNK 10.0 43.0 - 33.0 - 25.0 - mA Vo = +0.5V
18.0 56.0 - 43.0 - 32.0 - mA
4.0 2.6 - 2.0 - 1.5 - mA
OUT Source IOSRC 10.0 7.8 - 6.0 - 4.5 - mA Vo = VDD-.5V
18.0 11.5 - 8.8 - 6.5 - mA
-20°C +25°C +85°C
ELECTRICAL CHARACTERISTICS (Voltages referenced to Vss)
Loading...
+ 5 hidden pages