Lattice Semiconductor Corporation GAL16LV8D-5LJ, GAL16LV8D-3LJ, GAL16LV8C-7LJ, GAL16LV8C-15LJ, GAL16LV8C-10LJ Datasheet

New 5V
Tolerant
Inputs on 16LV8D
GAL16LV8
Low V oltage E2CMOS PLD
Generic Array Logic™
Features
• HIGH PERFORMANCE E2CMOS® TECHNOLOGY — 3.5 ns Maximum Propagation Delay — Fmax = 250 MHz — 2.5 ns Maximum from Clock Input to Data Output — UltraMOS
• 3.3V LOW VOL TAGE 16V8 ARCHITECTURE — JEDEC-Compatible 3.3V Interface Standard — 5V Compatible Inputs — I/O Interfaces with Standard 5V TTL Devices
(GAL16LV8C)
• ACTIVE PULL-UPS ON ALL PINS (GAL16LV8D Only)
CELL TECHNOLOGY
•E — Reconfigurable Logic — Reprogrammable Cells — 100% Tested/100% Y ields — High Speed Electrical Erasure (<100ms) — 20 Year Data Retention
• EIGHT OUTPUT LOGIC MACROCELLS — Maximum Flexibility for Complex Logic Designs — Programmable Output Polarity
• PRELOAD AND POWER-ON RESET OF ALL REGISTERS — 100% Functional Testability
• APPLICATIONS INCLUDE: — Glue Logic for 3.3V Systems — DMA Control — State Machine Control — High Speed Graphics Processing — Standard Logic Speed Upgrade
• ELECTRONIC SIGNA TURE FOR IDENTIFICATION
®
Advanced CMOS Technology
Functional Block Diagram
I/CLK
I
I
I
I
I
(64 X 32)
AND-ARRAY
I
I
I
PROGRAMMABLE
8
8
8
8
8
8
8
8
CLK
OLMC
OLMC
OLMC
OLMC
OLMC
OLMC
OLMC
OLMC
I/O/Q
I/O/Q
I/O/Q
I/O/Q
I/O/Q
I/O/Q
I/O/Q
I/O/Q
OE
I/OE
Description
The GAL16LV8D, at 3.5 ns maximum propagation delay time,

Pin Configuration

PLCC
provides the highest speed performance available in the PLD market. The GAL16LV8C can interface with both 3.3V and 5V signal levels. The GAL16LV8 is manufactured using Lattice Semiconductor's advanced 3.3V E
CMOS process, which com-
bines CMOS with Electrically Erasable (E2) floating gate technology.
4
I
I/CLKII
Vcc
I/O/Q
2
20
18
I/O/Q
High speed erase times (<100ms) allow the devices to be repro­grammed quickly and efficiently .
The 3.3V GAL16LV8 uses the same industry standard 16V8 archi­tecture as its 5V counterpart and supports all architectural features such as combinatorial or registered macrocell operations.
I
6
I
GAL16LV8
T op View
I
16
I/O/Q
I/O/Q
I/O/Q
Unique test circuitry and reprogrammable cells allow complete AC, DC, and functional testing during manufacture. As a result, Lattice Semiconductor delivers 100% field programmability and function­ality of all GAL products. In addition, 100 erase/write cycles and data retention in excess of 20 years are specified.
Copyright © 1997 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A. December 1997 Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com
16lv8_04
1
8
I
9
I GND
11 13
I/O/Q I/O/Q
I/OE
14
I/O/Q
GAL16LV8 Ordering Information
Commercial Grade Specifications
)sn(dpT)sn(usT)sn(ocT)Am(ccI#gniredrOegakcaP
5.335.207JL3-D8VL61LAGCCLPdaeL-02
543 07JL5-D8VL61LAGCCLPdaeL-02
5.76556JL7-C8VL61LAGCCLPdaeL-02 017756JL01-C8VL61LAGCCLPdaeL-02 51210156JL51-C8VL61LAGCCLPdaeL-02
Part Number Description
XXXXXXXX XX X X X
_
Specifications GAL16LV8
GAL16LV8D GAL16LV8C
Device Name
Speed (ns)
PowerL = Low Power
Grade
Package
Blank = Commercial
J = PLCC
2
Output Logic Macrocell (OLMC)
The following discussion pertains to configuring the output logic macrocell. It should be noted that actual implementation is accom­plished by development software/hardware and is completely trans­parent to the user.
There are three global OLMC configuration modes possible: simple, complex, and registered. Details of each of these modes are illustrated in the following pages. Two global bits, SYN and AC0, control the mode configuration for all macrocells. The XOR bit of each macrocell controls the polarity of the output in any of the three modes, while the AC1 bit of each of the macrocells controls the input/output configuration. These two global and 16 individ­ual architecture bits define all possible configurations in a GAL16LV8. The information given on these architecture bits is only to give a better understanding of the device. Compiler software will transparently set these architecture bits from the pin definitions, so the user should not need to directly manipulate these architecture bits.
The following is a list of the P AL architectures that the GAL16LV8 can emulate. It also shows the OLMC mode under which the GAL16LV8 emulates the PAL architecture.
Specifications GAL16LV8
PAL Architectures GAL16LV8
Emulated by GAL16L V8 Global OLMC Mode
16R8 Registered 16R6 Registered
16R4 Registered 16RP8 Registered 16RP6 Registered 16RP4 Registered
16L8 Complex
16H8 Complex
16P8 Complex
10L8 Simple
12L6 Simple
14L4 Simple
16L2 Simple
10H8 Simple
12H6 Simple
14H4 Simple
16H2 Simple
10P8 Simple
12P6 Simple
14P4 Simple
16P2 Simple
Compiler Support for OLMC
Software compilers support the three different global OLMC modes as different device types. These device types are listed in the table below. Most compilers have the ability to automatically select the device type, generally based on the register usage and output enable (OE) usage. Register usage on the device forces the soft­ware to choose the registered mode. All combinatorial outputs with OE controlled by the product term will force the software to choose the complex mode. The software will choose the simple mode only when all outputs are dedicated combinatorial without OE control. The different device types listed in the table can be used to override the automatic device selection by the software. For further details, refer to the compiler software manuals.
When using compiler software to configure the device, the user must pay special attention to the following restrictions in each mode. In registered mode pin 1 and pin 1 1 are permanently configured
Registered Complex Simple Auto Mode Select
ABEL P16V8R P16V8C P16V8AS P16V8 CUPL G16V8MS G16V8MA G16V8AS G16V8 LOG/iC GAL16V8_R GAL16V8_C7 GAL16V8_C8 GAL16V8 OrCAD-PLD "Registered" PLDesigner P16V8R
"Complex"
P16V8C
TANGO-PLD G16V8R G16V8C G16V8AS
as clock and output enable, respectively . These pins cannot be con­figured as dedicated inputs in the registered mode.
In complex mode pin 1 and pin 1 1 become dedicated inputs and use the feedback paths of pin 19 and pin 12 respectively . Because of this feedback path usage, pin 19 and pin 12 do not have the feedback option in this mode.
In simple mode all feedback paths of the output pins are routed via the adjacent pins. In doing so, the two inner most pins ( pins 15 and 16) will not have the feedback option as these pins are always configured as dedicated combinatorial output.
"Simple" P16V8C
GAL16V8A
P16V8A
G16V8
1) Used with Configuration keyword.
2) Prior to Version 2.0 support.
3) Supported on Version 1.20 or later.
3
Registered Mode
Specifications GAL16LV8
In the Registered mode, macrocells are configured as dedicated registered outputs or as I/O functions.
Architecture configurations available in this mode are similar to the common 16R8 and 16RP4 devices with various permutations of polarity , I/O and register placement.
All registered macrocells share common clock and output enable control pins. Any macrocell can be configured as registered or I/ O. Up to eight registers or up to eight I/Os are possible in this mode.
CLK
DQ
XOR
Q
Dedicated input or output functions can be implemented as sub­sets of the I/O function.
Registered outputs have eight product terms per output. I/Os have seven product terms per output.
The JEDEC fuse numbers, including the User Electronic Signature (UES) fuses and the Product T erm Disable (PTD) fuses, are shown on the logic diagram on the following page.
Registered Configuration for Registered Mode
- SYN=0.
- AC0=1.
- XOR=0 defines Active Low Output.
- XOR=1 defines Active High Output.
- AC1=0 defines this output configuration.
- Pin 1 controls common CLK for the registered outputs.
- Pin 1 1 controls common OE for the registered outputs.
- Pin 1 & Pin 11 are permanently configured as CLK & OE for registered output configuration.
OE
Combinatorial Configuration for Registered Mode
- SYN=0.
- AC0=1.
- XOR=0 defines Active Low Output.
- XOR=1 defines Active High Output.
XOR
Note: The development software configures all of the architecture control bits and checks for proper pin usage automatically.
- AC1=1 defines this output configuration.
- Pin 1 & Pin 11 are permanently configured as CLK & OE for registered output configuration.
4
Registered Mode Logic Diagram
1
0000
0224
2
0256
0480
3
0512
0736
4
0768
0992
5
PLCC Package Pinout
2128
28
201612840
24
PTD
Specifications GAL16LV8
OLMC
XOR-2048 AC1-2120
OLMC
XOR-2049 AC1-2121
OLMC
XOR-2050 AC1-2122
OLMC
XOR-2051 AC1-2123
19
18
17
16
1024
OLMC
1248
6
1280
XOR-2052 AC1-2124
OLMC
1504
7
1536
XOR-2053 AC1-2125
OLMC
1760
8
1792
XOR-2054 AC1-2126
OLMC
2016
9
2191
XOR-2055 AC1-2127
OE
15
14
13
12
11
SYN-2192 AC0-2193
5
Complex Mode
In the Complex mode, macrocells are configured as output only or I/O functions.
Specifications GAL16LV8
signs requiring eight I/Os can be implemented in the Registered mode.
Architecture configurations available in this mode are similar to the common 16L8 and 16P8 devices with programmable polarity in each macrocell.
Up to six I/Os are possible in this mode. Dedicated inputs or outputs can be implemented as subsets of the I/O function. The two outer most macrocells (pins 12 & 19) do not have input capability . De-
XOR
All macrocells have seven product terms per output. One product term is used for programmable output enable control. Pins 1 and 1 1 are always available as data inputs into the AND array.
The JEDEC fuse numbers including the UES fuses and PTD fuses are shown on the logic diagram on the following page.
Combinatorial I/O Configuration for Complex Mode
- SYN=1.
- AC0=1.
- XOR=0 defines Active Low Output.
- XOR=1 defines Active High Output.
- AC1=1.
- Pin 13 through Pin 18 are configured to this function.
Combinatorial Output Configuration for Complex Mode
- SYN=1.
- AC0=1.
- XOR=0 defines Active Low Output.
XOR
Note: The development software configures all of the architecture control bits and checks for proper pin usage automatically.
- XOR=1 defines Active High Output.
- AC1=1.
- Pin 12 and Pin 19 are configured to this function.
6
Complex Mode Logic Diagram
1
0000
0224
2
0256
0480
3
0512
0736
4
0768
0992
5
PLCC Package Pinout
2128
24
201612840
PTD
28
Specifications GAL16LV8
OLMC
XOR-2048 AC1-2120
OLMC
XOR-2049 AC1-2121
OLMC
XOR-2050 AC1-2122
OLMC
XOR-2051 AC1-2123
19
18
17
16
1024
OLMC
1248
6
1280
XOR-2052 AC1-2124
OLMC
1504
7
1536
XOR-2053 AC1-2125
OLMC
1760
8
1792
XOR-2054 AC1-2126
OLMC
2016
9
XOR-2055 AC1-2127
15
14
13
12
11
2191
SYN-2192 AC0-2193
7
Loading...
+ 15 hidden pages