•Low V
—Four standard reset threshold voltages
—Adjust low V
special programming sequence
—Reset signal valid to V
• Low power CMOS
—<20µA max standby current, watchdog on
—<1µA standby current, watchdog OFF
—3mA active current
• 128Kbits of EEPROM
—64 byte page write mode
—Self-timed write cycle
—5ms write cycle time (typical)
• Built-in inadvertent write protection
—Power-up/power-down protection circuitry
—Protect 0, 1/4, 1/2, all or 64, 128, 256 or 512
bytes of EEPROM array with programmable
Block Lock
• 400kHz 2-wire interface
• 2.7V to 5.5V power supply operation
• Available packages
—8-lead SOIC
—8-lead TSSOP
detection and reset assertion
CC
reset threshold voltage using
CC
= 1V
CC
™
protection
FN8121.0
DESCRIPTION
The X4283/85 combines four popular functions,
Power-on Reset Control, Watchdog Timer, Supply
Voltage Supervision, and Block Lock protect serial
EEPROM memory in one package. This combination
lowers system cost, reduces board space requirements, and increases reliability.
Applying power to the device activates the power-on
reset circuit which holds RESET
/RESET active for a
period of time. This allows the power supply and oscillator to stabilize before the processor can execute code.
The Watchdog Timer provides an independent protection mechanism for microcontrollers. When the microcontroller fails to restart a timer within a selectable
time out interval, the device activates the
RESET
/RESET signal. The user selects the interval
from three preset values. Once selected, the interval
does not change, even after cycling the power.
The device’s low V
detection circuitry protects the
CC
user’s system from low voltage conditions, resetting
the system when V
falls below the set minimum V
CC
CC
trip point. RESET/RESET is asserted until VCC returns
to proper operating level and stabilizes. Four industry
standard Vtrip thresholds are available, however, Intersil’s unique circuits allow the threshold to be reprogrammed to meet custom requirements or to fine-tune
the threshold for applications requiring higher precision.
BLOCK DIAGRAM
WP
SDA
SCL
S0
S1
V
CC
Watchdog Transition
Data
Register
Command
Decode &
Control
Logic
VCC Threshold
Reset logic
1
Detector
V
Block Lock Control
TRIP
Watchdog
Timer Reset
Protect Logic
RESET (X4283)
Status
Register
EEPROM Array
8Kb 4Kb 4Kb
+
-
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 1-888-352-6832
Reset &
Watchdog
Timebase
Power-on and
Low Voltage
Reset
Generation
| Intersil (and design) is a registered trademark of Intersil Americas Inc.
All other trademarks mentioned are the property of their respective owners.
Kb=Kilobyte
Copyright Intersil Americas Inc. 2005. All Rights Reserved
RESET (X4285)
X4283, X4285
The memory portion of the device is a CMOS Serial
PIN CONFIGURATION
EEPROM array with Intersil’s Block Lock protection.
The array is internally organized as 64 bytes per page.
The device features an 2-wire interface and software
protocol allowing operation on an 2-wire bus.
RST
8-Pin JEDEC SOIC
1
S
0
2
S
1
V
WP
V
SS
CC
S
S
0
1
3
4
8-Pin TSSOP
1
2
3
4
/RST
V
8
CC
7
WP
6
SCL
5
SDA
SCL
8
SDA
7
6
V
SS
5
RST
/RST
PIN DESCRIPTION
Pin
(SOIC)
Pin
(TSSOP)NameFunction
13 S0Device Select Input
24 S
1
35RESET
RESET
Device Select Input
/
Reset Output.RESET/RESET is an active LOW/HIGH, open drain output which
goes active whenever V
tive until V
rises above the minimum VCC sense level for 250ms. RESET/RESET
CC
falls below the minimum VCC sense level. It will remain ac-
CC
goes active if the Watchdog Timer is enabled and SDA remains either HIGH or LOW
longer than the selectable Watchdog time out period. A falling edge on SDA, while
SCL is HIGH, resets the Watchdog Timer. RESET
/RESET goes active on power-up
and remains active for 250ms after the power supply stabilizes.
46 V
SS
Ground
57 SDASerial Data. SDA is a bidirectional pin used to transfer data into and out of the
device. It has an open drain output and may be wire ORed with other open drain or
open collector outputs. This pin requires a pull up resistor and the input buffer is always active (not gated).
Watchdog Input. A HIGH to LOW transition on the SDA (while SCL is HIGH) restarts
the Watchdog timer. The absence of a HIGH to LOW transition withi n t h e w a t chdo g
time out period results in RESET
/RESET going active.
68 SCLSerial Clock. The Serial Clock controls the serial bus timing for data input and output.
71 WPWrite Protect. WP HIGH used in conjunction with WPEN bit prevents writes to the
control register.
82 V
CC
Supply Voltage
2
FN8121.0
March 29, 2005
X4283, X4285
PRINCIPLES OF OPERATION
Power-on Reset
Application of power to the X4283/85 activates a
Power-on Reset Circuit that pulls the RESET
/RESET
pin active. This signal provides several benefits.
– It prevents the system microprocessor from starting
to operate with insufficient voltage.
– It prevents the processor from operating prior to sta -
bilization of the oscillator.
– It allows time for an FPGA to download its configura-
tion prior to initialization of the circuit.
– It prevents communica tion to the EEPROM, greatly
reducing the likelihood of data corruption on powerup.
When V
exceeds the device V
CC
threshold value
TRIP
for 200ms (nominal) the circuit releases
RESET
/RESET allowing the system to begin opera-
tion.
LOW VOLTAGE MONITORING
During operation, the X4283/85 monitors the V
and asserts RESET
below a preset minimum V
/RESET if supply voltage falls
. The RESET/RESET
TRIP
CC
level
signal prevents the microprocessor fro m operating in a
power fail or brownout condition. The RE SET
/RESET
signal remains active until the voltage drops below 1V.
It also remains active until V
V
for 200ms.
TRIP
returns and exceeds
CC
WATCHDOG TIMER
The Watchdog Timer circuit monitors the microproce ssor activity by monitoring the SDA and SCL pins. The
microprocessor must toggle the SDA pin HIGH to
LOW periodically, while SCL is HIGH (this is a start bit)
prior to the expiration of the watchdog time out period to
prevent a RESET
/RESET signal. The state of two nonvolatile control bits in the Status Register determine
the watchdog timer period. The microprocessor can
change these watchdog bits, or they may be “locked”
by tying the WP pin HIGH.
EEPROM INADVERTENT WRITE PROTECTION
When RESET
/RESET goes active as a result of a low
voltage condition or Watchdog Timer Time-Out, any
in-progress communications are terminated. While
RESET
/RESET is active, no new communications are
allowed and no nonvolatile write operation can start.
Non-volatile writes in-progress when RESET
/RESET
goes active are allowed to finish.
Additional protection mechanisms are provided with
memory Block Lock and the Write Protect (WP) pin.
These are discussed elsewhere in this document.
V
THRESHOLD RESET PROCEDURE
CC
The X4283/85 is shipped with a standard V
old (V
) voltage. This value will not change over
TRIP
thresh-
CC
normal operating and storage conditions. However, in
applications where the standard V
right, or if higher precision is needed in the V
is not exactly
TRIP
TRIP
value, the X4283/85 threshold may be adjusted. The
procedure is described below, and uses the application of a nonvolatile control signal.
Figure 1. Set V
WP
01234567
SCL
SDA
Level Sequence (V
TRIP
A0h
3
= desired V
CC
V
= 12-15V
P
01234567
00h
values WEL bit set)
TRIP
01234567
01h
01234567
00h
FN8121.0
March 29, 2005
X4283, X4285
Setting the V
This procedure is used to set the V
TRIP
Voltage
to a higher or
TRIP
lower voltage value. It is necessary to reset the trip
point before setting the new value.
To set the new V
bit in the control register, then apply the desired V
voltage, start by setting the WEL
TRIP
TRIP
threshold voltage to the VCC pin and the programming
voltage, V
to the WP pin and 2 byte addr ess and 1
P,
byte of “00” data. The stop bit following a valid write
operation initiates the V
Bring WP
Figure 2. Reset V
WP
SCL
LOW to complete the operation.
TRIP
01234567
programming sequence.
TRIP
Level Sequence (VCC > 3V. WP = 12-15V, WEL bit set)
V
= 12-15V
P
01234567
Resetting the V
This procedure is used to set th e V
TRIP
Voltage
to a “native”
TRIP
voltage level. For example, if the current V
and the new V
be reset. When V
must be 4.0V, then the V
TRIP
is reset, the new V
TRIP
TRIP
thing less than 1.7V. This procedure must be used to
set the voltage to a lower value.
To reset the new V
WEL bit in the control register, apply V
gramming voltage, V
voltage start by setting the
TRIP
, to the WP pin and 2 byte
P
CC
address and 1 byte of “00” data. The stop bit of a valid
write operation initiates the V
sequence. Bring WP
01234567
LOW to complete the operation.
01234567
programming
TRIP
is 4.4V
TRIP
must
TRIP
is some-
and the pro-
SDA
Figure 3. Sample V
V
TRIP
Adj.
A0h
Reset Circuit
TRIP
RESET
4.7K
00h
1
2
3
4
SOIC
X4283
03h
Adjust
8
7
6
5
Run
00h
V
P
µC
SCL
SDA
4
FN8121.0
March 29, 2005
X4283, X4285
Figure 4. V
Programming Sequence
TRIP
New VCC Applied =
Applied + Error
Old V
CC
V
Programming
TRIP
Execute
Reset V
TRIP
Sequence
Set VCC = VCC Applied =
Desired V
Apply 5V to V
Decrement V
(V
CC
TRIP
Execute
Set V
TRIP
Sequence
CC
= VCC - 50mV)
CC
New VCC Applied =
Old V
Applied - Error
CC
Execute
Reset V
TRIP
Sequence
NO
Error ≤ –Emax
Emax = Maximum Allowed V
TRIP
Error
Measured V
Control Register
The Control Register provides the user a mechanism
for changing the Block Lock and Watchdog Timer settings. The Block Lock and Watchdog Timer bits are
nonvolatile and do not change when power is
removed.
The Control Register is accessed at address FFFFh. It
can only be modified by performing a byte write operation directly to the address of the register and only one
data byte is allowed for each register write operation.
RESET pin
goes active?
YES
Desired V
TRIP
TRIP
–Emax < Error < Emax
DONE
Prior to writing to the Control Register, the WEL and
RWEL bits must be set using a two step process, with
the whole sequence requiring 3 steps. See "Writing to
the Control Register" below.
The user must issue a stop after sending this byte to
the register to initiate the nonvolatile cycle that stores
WD1, WD0, BP2, BP1, and BP0. The X4283/85 will
not acknowledge any data bytes written after the first
byte is entered.
-
Error ≥ Emax
5
FN8121.0
March 29, 2005
X4283, X4285
The state of the Control Register can be read at any
time by performing a random read at address FFFFh.
Only one byte is read by each register read operation.
The X4283/85 resets itself after the first byte is read.
The master should supply a stop condition to be consistent with the bus protocol, but a stop is not required
to end this operation.
76543210
WPEN WD1 WD0 BP1 BP0 RWEL WEL BP2
RWEL: Register Write Enable Latch (Volatile)
The RWEL bit must be set to “1” prior to a write to the
Control Register.
WEL: Write Enable Latch (Volatile)
The WEL bit controls the access to the memory and to
the Register during a write operation. This bit is a volatile latch that powers up in the LOW (disabled) state.
While the WEL bit is LOW, writes to any address,
including any control registers will be ignored (no
acknowledge will be issued after the Data Byte). The
WEL bit is set by writing a “1” to the WEL bit and
zeroes to the other bits of the control register. Once
set, WEL remains set until either it is reset to 0 (by
writing a “0” to the WEL bit and zeroes to the other bits
of the control register) or until the part powers up
again. Writes to the WEL bit do not cause a n onvolatile
write cycle, so the device is ready for the next operation immediately after the stop condition.
BP2, BP1, BP0: Block Protect Bits (Nonvolatile)
The Block Protect Bits, BP2, BP1 and BP0, determine
which blocks of the array are write protected. A write to
a protected block of memory is ignored. The block protect bits will prevent write operations to one of eight
segments of the array.
WD1, WD0: Watchdog Timer Bits
The bits WD1 and WD0 control the period of the
Watchdog Timer. The options are shown below.
These devices have an advanced Block Lock scheme
that protects one of eight blocks of the array when
enabled. It provides hardware write protection through
the use of a WP pin and a nonvolatile Write Protect
Enable (WPEN) bit. Four of the 8 protected blocks
match the original Block Lock segments and this protection scheme is fully compatible with the current
devices using 2 bits of block lock control (assuming
the BP2 bit is set to 0).
The Write Protect (WP) pin and the Write Protect
Enable (WPEN) bit in the Control Register control the
programmable Hardware Write Protect feature. Hardware Write Protection is enabled when the WP pin and
the WPEN bit are HIGH and disabled when either the
WP pin or the WPEN bit is LOW. When the chip is
Hardware Write Protected, nonvolatile writes as well as
to the block protected sections in the memory array
cannot be written. Only the sections of the memory
array that are not block protected can be written. Note
that since the WPEN bit is write protected, it cannot be
changed back to a LOW state; so write protection is
enabled as long as the WP pin is held HIGH.
Changing any of the nonvolatile bits of the control register requires the following steps:
Memory Array
Block Protected
Block Protect
BitsWPEN BitProtection
– The RWEL bit cannot be reset without writing to the
nonvolatile control bits in the control register, power
cycling the device or attempting a write to a write
protected block.
– Write a 02H to the Control Register to set the Write
Enable Latch (WEL). This is a volatile operation, so
there is no delay after the write. (Operation preceded by a start and ended with a stop).
– Write a 06H to the Control Register to set both the
To illustrate, a sequence of writes to the device consisting of [02H, 06H, 02H] will reset all of the nonvolatile bits in the Control Register to 0. A sequence of
[02H, 06H, 06H] will leave the nonvolatile bits
unchanged and the RWEL bit remains se t.
Register Write Enable Latch (RWEL) and the WEL
bit. This is also a volatile cycle. The zeros in the data
SERIAL INTERFACE
byte are required. (Operation preceded by a start
and ended with a stop).
– Write a value to the Control Register that has all the
control bits set to the desired state. This can be represented as 0xys t 01r in binary, where xy are the WD
bits, and rst are the BP bits. (Operation preceded by a
start and ended with a stop). Since this is a nonvolatile write cycle it will take up to 10ms to complete. The
RWEL bit is reset by this cycle and the sequence
must be repeated to change the nonvolatile bits
again. If bit 2 is set to ‘1’ in this third step (0xys t11r)
Serial Interface Conventions
The device supports a bidirectional bus oriented protocol.
The protocol defines any device that sends data onto
the bus as a transmitter, and the receiving device as the
receiver. The device controlling the transfer is called the
master and the device being controlled is called the
slave. The master always initiates data transfers, and
provides the clock for both transmit and receive operations. Therefore, the devices in this family operate as
slaves in all applications.
then the RWEL bit is set, but the WD1, WD0, BP2,
BP1 and BP0 bits remain unchanged. Writing a second byte to the control register is not allowed. Doing
so aborts the write operation and returns a NACK.
– A read operation occurring between any of the previ-
ous operations will not interrupt the register write
Serial Clock and Data
Data states on the SDA line can change only during
SCL LOW. SDA state changes during SCL HIGH are
reserved for indicating start and stop conditions. See
Figure 5.
operation.
Figure 5. Valid Data Changes on the SDA Bus
SCL
SDA
Data StableData ChangeData Stable
7
FN8121.0
March 29, 2005
Loading...
+ 14 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.