Intersil Corporation CDP1823C, CDP1823 Datasheet

March 1997
CDP1823,
CDP1823C
128-Word x 8-Bit
LSI Static RAM
Features
• Fast Access Time
= 5V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 450ns
-V
DD
-V
= 10V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 250ns
DD
• Common Data Inputs and Outputs
• Multiple Chip Select Inputs to Simplify Memory
Ordering Information
PKG.
5V 10V P ACKAGE TEMP. RANGE
CDP1823CE CDP1823E PDIP -40oC to +85oC E24.6 CDP1823CD CDP1823D SBDIP -40oC to +85oC D24.6 CDP1823CDX - Burn-In D24.6
NO.
Pinout
CDP1823, CDP1823C
(PDIP, SBDIP)
Description
The CDP1823 and CDP1823C are 128-word by 8-bit CMOS SOS static random-access memories. These memories are compatible with general-purpose microprocessors. The two memories are functionally identical. They differ in that the CDP1823 has a recommended operating voltage range of 4V to 10.5V, and the CDP1823C has a recommended oper­ating voltage range of 4V to 6.5V.
The CDP1823 memory has 8 common data input and data output terminals for direct connection to a bidirectional data bus and is operated from a single voltage supply. Five chip­select inputs are provided to simplify memory-system expan­sion. In order to enable the CDP1823, the chip-select inputs CS2, CS3 and CS5 require a low input signal, and the chip­select inputs CS1 and CS4 require a high input signal.
The
MRD signal enables all 8 output drivers when in the low
state and should be in a high state during a write cycle. After valid data appear at the output, the address inputs may
be changed immediately. Output data will be valid until either the
MRD signal goes high, the device is deselected, or t
(access time) after address changes.
TOP VIEW
AA
1
BUS 0
2
BUS 1 BUS 2
3
BUS 3
4 5
BUS 4
6
BUS 5 BUS 6
7
BUS 7
8
CS1
9
10
CS2
11
CS3
12
V
SS
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. http://www.intersil.com or 407-727-9207
| Copyright © Intersil Corporation 1999
6-24
24
V
DD
MA0
23 22
MA1 MA2
21
MA3
20
MA4
19
MA5
18
MA6
17 16
MWR
15
MRD
14
CS5 CS4
13
File Number 1198.2
CDP1823, CDP1823C
OPERATIONAL MODES
FUNCTION MRD MWR CS1 CS2 CS3 CS4 CS5 BUS TERMINAL STATE
Read 0 X 10010Storage State of Addressed Word
Write 1010010Input High-Impedance
Stand-By (Active) 1110010High Impedance
Not Selected X X 0 XXXXHigh Impedance
X X X 1 X X X High Impedance
XXXX1XXHigh Impedance
XXXXX0XHigh Impedance
XXXXXX1High Impedance
Logic 1 = High, Logic 0 = Low, X = Don’t Care
6-25
CDP1823, CDP1823C
Absolute Maximum Ratings Thermal Information
DC Supply Voltage Range, (VDD)
(All Voltages Referenced to VSS Terminal)
CDP1823 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.5V to +11V
CDP1823C. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.5V to +7V
Input Voltage Range, All Inputs . . . . . . . . . . . . .-0.5V to VDD +0.5V
DC Input Current, Any One Input. . . . . . . . . . . . . . . . . . . . . . . . .±10mA
Operating Temperature Range (TA)
Package Type D . . . . . . . . . . . . . . . . . . . . . . . . .-55oC to +125oC
Package Type E . . . . . . . . . . . . . . . . . . . . . . . . . . -40oC to +85oC
Thermal Resistance (Typical) θJA (oC/W) θJC (oC/W)
PDIP Package. . . . . . . . . . . . . . . . . . . 60 N/A
SBDIP Package. . . . . . . . . . . . . . . . . . 60 17
Maximum Storage Temperature Range (T Maximum Junction Temperature
Plastic Package. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +150oC
Maximum Lead Temperature (During Soldering) . . . . . . . . . . 300oC
) . . .-65oC to +150oC
STG
Recommended Operating Conditions At T
= Full Package Temperature Range. For maximum reliability, operating conditions
A
should be selected so that operation is always within the following ranges:
LIMITS
CDP1823D CDP1823CD
PARAMETER
MIN MAX MIN MAX
UNITS
Supply Voltage Range 4 10.5 4 6.5 V Recommended Input Voltage Range V
Static Electrical Specifications At T
= -40oC to +85oC, Except as Noted:
A
SS
V
DD
V
SS
V
DD
CONDITIONS LIMITS
CDP1823 CDP1823C
PARAMETER SYMBOL
Quiescent Device Current
Output Low (Sink) Current
Output High (Source) Current
Output Voltage Low-Level
Output Voltage High-Level
Input Low Voltage V
V
O
(V)
I
DD
- 0, 5 5 - - 500 - - 500 µA
- 0, 10 10 - - 1000 - - - µA
I
OL
0.4 0, 5 5 2 4 - 2 4 - mA
0.5 0, 10 10 4.5 9 - - - - mA
I
OH
4.6 0, 5 5 -1 -2 - -1 -2 - mA
9.5 0, 10 10 -2.2 -4.4 - - - - mA
V
OL
- 0, 5 5 - 0 0.1 - 0 0.1 V
- 0, 10 10 - 0 0.1 - - - V
V
OH
- 0, 5 5 4.9 5 - 4.9 5 - V
- 0, 10 10 9.9 10 - - - - V
0.5, 4.5 - 5 - - 1.5 - - 1.5 V
IL
V
(V)
V
IN
DD
(V)
MIN
(NOTE 1)
TYP MAX MIN
(NOTE 1)
TYP MAX
0.5, 9.5 - 10 - - 3 - - - V
Input High Voltage V
0.5, 9.5 - 5 3.5 - - 3.5 - - V
IH
0.5, 9.5 - 10 7 - - - - - V
Input Leakage Current I
Operating Current (Note 2)
Three-State Output Leakage Current
Input Capacitance C Output Capacitance C
I
DD1
I
OUT
OUT
IN
IN
Any
Input
0, 5 5 - - ±5- - ±5 µA
0, 10 10 - - ±10 - - - µA
- 0, 5 5 - 4 8 - 4 8 mA
- 0, 10 10 - 8 16 - - - mA
0, 5 0, 5 5 - - ±5- -± 5 µA
0, 10 0, 10 10 - - ±10 - - - µA
----57.5-57.5pF
----1015-1015pF
NOTES:
1. Typical values are for TA = +25oC and nominal VDD.
2. Outputs open circuited; Cycle time = 1µs.
V
UNITS
6-26
Loading...
+ 4 hidden pages