CD40160BMS, CD40161BMS, CD40162BMS,
CD40163BMS
December 1992 File Number 3358
CMOS Synchronous Programmable 4-Bit
Counters
CD40160BMS, CD40161BMS, CD40162BMS and
CD40163BMS are 4-bit synchronous programmable
counters. The CLEAR function of the CD40162BMS and
CD40163BMS is synchronous and a low level at the
input sets all four outputs low on the next positive CLOCK
edge. The CLEAR function of the CD40160BMS and
CD40161BMS is asychronous and a low level at the
input sets all four outputs low regardless of the state of the
CLOCK,
LOAD, or ENABLE inputs. A low level at the LOAD
input disables the counter and causes the output to agree
with the setup data after the next CLOCK pulse regardless of
the conditions of the ENABLE inputs.
The carry look-ahead circuitry provides for cascading counters
for n-bit synchronous applications without additional gating.
Instrumental in accomplishing this function are two count-enable
inputs and a carry output (COUT). Counting is enabled when
both PE and TE inputs are high. The TE input is fed forward to
enable COUT. This enabled output produces a positive output
pulses with a duration approximately equal to the positive portion
of the Q1 output. This positive overflow carry pulse can be used
to enable successive cascaded stages. Logic transitions at the
PE or TE inputs may occur when the clock is either high or low.
The CD40160BMS through CD40163BMS types are functionally
equivalent to and pin-compatible with the TTL counter series
74LS160 through 74LS163 respectively.
The CD40160BMS, CD40161BMS , CD40162BMS and
CD40163BMS are supplied in these 16 lead outline packages:
CD40160 CD40161 CD40162 CD40163
Braze Seal DIP H4W H4X H4X H4W
Frit Seal DIP H1F H1F H1L H1F
Ceramic Flatpack H6P H6W H6P H6W
CLEAR
CLEAR
Features
• High-Voltage Types (20V Rating)
• CD40160BMS Decade with Asynchronous Clear
• CD40161BMS Binary with Asynchronous Clear
• CD40162BMS Decade with Synchronous Clear
• CD40163BMS Binary with Synchronous Clear
• Internal Look-Ahead for Fast Counting
• Carry Output for Cascading
• Synchronously Programmable
• Clear Asynchronous Input (CD40160BMS, CD40161BMS)
• Clear Synchronous Input (CD40162BMS, CD40163BMS)
• Synchronous Load Control Input
• Low Power TTL Compatibility
• Standardized Symmetrical Output Characteristics
• 100% Tested for Quiescent Current at 20V
• Maximum Input Current of 1µ A at 18V Over Full Package
Temperature Range; 100nA at 18V and +25oC
• Noise Margin (Over Full Package Temperature Range):
- 1V at VDD = 5V
- 2V at VDD = 10V
- 2.5V at VDD = 15V
• 5V, 10V and 15V Parametric Ratings
• MeetsAllRequirements of JEDEC T entativeStandard No. 13B,
“Standard Specifications for Description of ‘B’ Series CMOS
Devices”
Applications
• Programmable Binary and Decade Counting
• Counter Control/Timers
• Frequency Dividing
Pinout
CD40160BMS, CD40161BMS, CD40162BMS, CD40163BMS
TOP VIEW
16
CLEAR
CLOCK
P1
P2
P3
P4
PE
VSS
1
2
3
4
5
6
7
8
4-1
VDD
CARRY OUT
15
14
Q1
13
Q2
12
Q3
Q4
11
10
TE
9
LOAD
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
Functional Diagram
7
PE Q1
10
TE
LOAD
P1
P2
P3
P4
1
9
2
3
4
5
6
CLEAR
CLOCK
VDD = 16
VSS = 8
1-888-INTERSIL or 321-724-7143 | Copyright © Intersil Corporation 1999
14
13
12
11
15
Q2
Q3
Q4
CARRY
OUT
CD40160BMS, CD40161BMS, CD40162BMS, CD40163BMS
Absolute Maximum Ratings Reliability Information
DC Supply Voltage Range, (VDD) . . . . . . . . . . . . . . . .-0.5V to +20V
(Voltage Referenced to VSS Terminals)
Input Voltage Range, All Inputs . . . . . . . . . . . . . -0.5V to VDD +0.5V
DC Input Current, Any One Input. . . . . . . . . . . . . . . . . . . . . . . . .± 10mA
Operating Temperature Range . . . . . . . . . . . . . . . -55oC to +125oC
Package Types D, F, K, H
Storage Temperature Range (TSTG). . . . . . . . . . . -65oC to +150oC
Lead Temperature (During Soldering) . . . . . . . . . . . . . . . . . +265oC
At Distance 1/16 ± 1/32 Inch (1.59mm ± 0.79mm) from case for
10s Maximum
TABLE 1. DC ELECTRICAL PERFORMANCE CHARACTERISTICS
PARAMETER SYMBOL CONDITIONS (NOTE 1)
Supply Current IDD VDD = 20V, VIN = VDD or GND 1 +25oC- 1 0µA
VDD = 18V, VIN = VDD or GND 3 -55oC- 1 0µA
Input Leakage Current IIL VIN = VDD or GND VDD = 20 1 +25oC -100 - nA
VDD = 18V 3 -55oC -100 - nA
Input Leakage Current IIH VIN = VDD or GND VDD = 20 1 +25oC - 100 nA
VDD = 18V 3 -55oC - 100 nA
Output Voltage VOL15 VDD = 15V, No Load 1, 2, 3 +25oC, +125oC, -55oC - 50 mV
Output Voltage VOH15 VDD = 15V, No Load (Note 3) 1, 2, 3 +25oC, +125oC, -55oC 14.95 - V
Output Current (Sink) IOL5 VDD = 5V, VOUT = 0.4V 1 +25oC 0.53 - mA
Output Current (Sink) IOL10 VDD = 10V, VOUT = 0.5V 1 +25oC 1.4 - mA
Output Current (Sink) IOL15 VDD = 15V, VOUT = 1.5V 1 +25oC 3.5 - mA
Output Current (Source) IOH5A VDD = 5V, VOUT = 4.6V 1 +25oC - -0.53 mA
Output Current (Source) IOH5B VDD = 5V, VOUT = 2.5V 1 +25oC - -1.8 mA
Output Current (Source) IOH10 VDD = 10V, VOUT = 9.5V 1 +25oC - -1.4 mA
Output Current (Source) IOH15 VDD = 15V, VOUT = 13.5V 1 +25oC - -3.5 mA
N Threshold Voltage VNTH VDD = 10V, ISS = -10µ A 1 +25oC -2.8 -0.7 V
P Threshold Voltage VPTH VSS = 0V, IDD = 10µ A 1 +25oC 0.7 2.8 V
Functional F VDD = 2.8V, VIN = VDD or GND 7 +25oC VOH >
VDD = 20V, VIN = VDD or GND 7 +25oC
VDD = 18V, VIN = VDD or GND 8A +125oC
VDD = 3V, VIN = VDD or GND 8B -55oC
Input Voltage Low
(Note 2)
Input Voltage High
(Note 2)
Input Voltage Low
(Note 2)
Input Voltage High
(Note 2)
NOTES: 1. All voltages referenced to device GND, 100% testing being im-
plemented.
2. Go/No Go test with limits applied to inputs.
VIL VDD = 5V, VOH > 4.5V, VOL < 0.5V 1, 2, 3 +25oC, +125oC, -55oC - 1.5 V
VIH VDD = 5V, VOH > 4.5V, VOL < 0.5V 1, 2, 3 +25oC, +125oC, -55oC 3.5 - V
VIL VDD = 15V, VOH > 13.5V,
VOL < 1.5V
VIH VDD = 15V, VOH > 13.5V,
VOL < 1.5V
Thermal Resistance. . . . . . . . . . . . . . . . θ
Ceramic DIP and FRIT Package . . . . 80oC/W 20oC/W
Flatpack Package. . . . . . . . . . . . . . . . 70oC/W 20oC/W
Maximum Package Power Dissipation (PD) at +125oC
For TA = -55oC to +100oC (Package Type D, F, K). . . . . . .500mW
For TA = +100oC to +125oC (Package Type D, F, K) . . . . . Derate
Linearity at 12mW/oC to 200mW
Device Dissipation per Output Transistor. . . . . . . . . . . . . . . .100mW
For TA = Full Package Temperature Range (All Package Types)
Junction Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .+175oC
GROUP A
SUBGROUPS TEMPERATURE
2 +125oC - 1000 µ A
2 +125oC -1000 - nA
2 +125oC - 1000 nA
1, 2, 3 +25oC, +125oC, -55oC- 4 V
1, 2, 3 +25oC, +125oC, -55oC1 1 - V
3. For accuracy,voltage ismeasureddifferentially toVDD.Limit is
0.050V max.
ja
LIMITS
VDD/2
VOL <
VDD/2
θ
jc
UNITS MIN MAX
V
4-2
CD40160BMS, CD40161BMS, CD40162BMS, CD40163BMS
TABLE 2. AC ELECTRICAL PERFORMANCE CHARACTERISTICS
PARAMETER SYMBOL CONDITIONS (NOTE 1, 2)
Propagation Delay
Clock to Q
Propagation Delay
Clock to COut
Propagation Delay
TE to COut
Propagation Delay
CD40160BMS,
CD40161BMS Clear to Q
Transition Time TTHL
Maximum Clock Input Frequency
NOTES:
1. CL = 50pF, RL = 200K, Input TR, TF < 20ns.
2. -55oC and +125oC limits guaranteed, 100% testing being implemented.
TPHL1
TPLH1
TPHL2
TPLH2
TPHL3
TPLH3
TPHL4 VDD = 5V, VIN = VDD or GND 9 +25oC - 500 ns
TTLH
FCL VDD = 5V, VIN = VDD or GND 9 +25oC 2 - MHz
VDD = 5V, VIN = VDD or GND 9 +25oC - 400 ns
VDD = 5V, VIN = VDD or GND 9 +25oC - 450 ns
VDD = 5V, VIN = VDD or GND 9 +25oC - 250 ns
VDD = 5V, VIN = VDD or GND 9 +25oC - 200 ns
GROUP A
SUBGROUPS TEMPERATURE
10, 11 +125oC, -55oC - 540 ns
10, 11 +125oC, -55oC - 608 ns
10, 11 +125oC, -55oC - 338 ns
10, 11 +125oC, -55oC - 675 ns
10, 11 +125oC, -55oC - 270 ns
10, 11 +125oC, -55oC 1.48 - MHz
LIMITS
UNITS MIN MAX
TABLE 3. ELECTRICAL PERFORMANCE CHARACTERISTICS
LIMITS
PARAMETER SYMBOL CONDITIONS NOTES TEMPERATURE
Supply Current IDD VDD = 5V, VIN = VDD or GND 1, 2 -55oC, +25oC- 5 µA
+125oC - 150 µ A
VDD = 10V, VIN = VDD or GND 1, 2 -55oC, +25oC- 1 0µA
+125oC - 300 µ A
VDD = 15V, VIN = VDD or GND 1, 2 -55oC, +25oC- 1 0µA
+125oC - 600 µ A
Output Voltage VOL VDD = 5V, No Load 1, 2 +25oC, +125oC, -
55oC
Output Voltage VOL VDD = 10V, No Load 1, 2 +25oC, +125oC, -
55oC
Output Voltage VOH VDD = 5V, No Load 1, 2 +25oC, +125oC, -
55oC
Output Voltage VOH VDD = 10V, No Load 1, 2 +25oC, +125oC, -
55oC
Output Current (Sink) IOL5 VDD = 5V, VOUT = 0.4V 1, 2 +125oC 0.36 - mA
-55oC 0.64 - mA
Output Current (Sink) IOL10 VDD = 10V, VOUT = 0.5V 1, 2 +125oC 0.9 - mA
-55oC 1.6 - mA
Output Current (Sink) IOL15 VDD = 15V, VOUT = 1.5V 1, 2 +125oC 2.4 - mA
-55oC 4.2 - mA
Output Current (Source) IOH5A VDD = 5V, VOUT = 4.6V 1, 2 +125oC - -0.36 mA
-55oC - -0.64 mA
Output Current (Source) IOH5B VDD = 5V, VOUT = 2.5V 1, 2 +125oC - -1.15 mA
-55oC - -2.0 mA
Output Current (Source) IOH10 VDD = 10V, VOUT = 9.5V 1, 2 +125oC - -0.9 mA
-55oC - -1.6 mA
-5 0m V
-5 0m V
4.95 - V
9.95 - V
UNITS MIN MAX
4-3
CD40160BMS, CD40161BMS, CD40162BMS, CD40163BMS
TABLE 3. ELECTRICAL PERFORMANCE CHARACTERISTICS (Continued)
LIMITS
PARAMETER SYMBOL CONDITIONS NOTES TEMPERATURE
Output Current (Source) IOH15 VDD =15V, VOUT = 13.5V 1, 2 +125oC - -2.4 mA
-55oC - -4.2 mA
Input Voltage Low VIL VDD = 10V, VOH > 9V, VOL < 1V 1, 2 +25oC, +125oC, -
55oC
Input Voltage High VIH VDD = 10V, VOH > 9V, VOL < 1V 1, 2 +25oC, +125oC, -
55oC
Propagation Delay
Clock to Q
Propagation Delay
Clock to C Out
Propagation Delay
TE to C Out
Propagation Delay
CD40160BMS,
CD40161BMS Clear to Q
Transition Time TTHL
Maximum Clock Input Frequency
Maximum Clock Rise or
Fall Time
Minimum Data Hold Time
Clock Operation
Minimum Clock Pulse
Width
Clock Operation
Minimum Setup Time
Data to Clock
Minimum Setup Time
Load to Clock
Minimum Setup Time PE
to TE to Clock
Minimum Clear Pulse
Width (CD40160BMS,
CD40161BMS)
Minimum Setup Time
Clear to Clock
(CD40162BMS,
CD40163BMS)
Minimum Hold Time
Clear to Clock
(CD40162BMS,
CD40163BMS)
TPHL1
TPLH1
TPHL2
TPLH2
TPHL3
TPLH3
TPHL4 VDD = 10V 1, 2, 3 +25oC - 220 ns
TTLH
FCL VDD = 10V 1, 2, 3 +25oC 5.5 - MHz
TRCL
TFCL
TH VDD = 5V 1, 2, 3 +25oC-0n s
TW VDD = 5V 1, 2, 3 +25oC - 170 ns
TS VDD = 5V 1, 2, 3 +25oC - 240 ns
TS VDD = 5V 1, 2, 3 +25oC - 240 ns
TS VDD = 5V 1, 2, 3 +25oC - 340 ns
TW VDD = 5V 1, 2, 3 +25oC - 170 ns
TS VDD = 5V 1, 2, 3 +25oC - 340 ns
TH VDD = 5V 1, 2, 3 +25oC-0n s
VDD = 10V 1, 2, 3 +25oC - 160 ns
VDD = 15V 1, 2, 3 +25oC - 120 ns
VDD = 10V 1, 2, 3 +25oC - 190 ns
VDD = 15V 1, 2, 3 +25oC - 140 ns
VDD = 10V 1, 2, 3 +25oC - 110 ns
VDD = 15V 1, 2, 3 +25oC - 80 ns
VDD = 15V 1, 2, 3 +25oC - 160 ns
VDD = 10V 1, 2, 3 +25oC - 100 ns
VDD = 15V 1, 2, 3 +25oC - 80 ns
VDD = 15V 1, 2, 3 +25oC 8 - MHz
VDD = 5V 1, 2, 3, 4 +25oC - 200 µ s
VDD = 10V 1, 2, 3, 4 +25oC-7 0µs
VDD = 15V 1, 2, 3, 4 +25oC-1 5µs
VDD = 10V 1, 2, 3 +25oC-0n s
VDD = 15V 1, 2, 3 +25oC-0n s
VDD = 10V 1, 2, 3 +25oC - 70 ns
VDD = 15V 1, 2, 3 +25oC - 50 ns
VDD = 10V 1, 2, 3 +25oC - 90 ns
VDD = 15V 1, 2, 3 +25oC - 60 ns
VDD = 10V 1, 2, 3 +25oC - 90 ns
VDD = 15V 1, 2, 3 +25oC - 60 ns
VDD = 10V 1, 2, 3 +25oC - 140 ns
VDD = 15V 1, 2, 3 +25oC - 100 ns
VDD = 10V 1, 2, 3 +25oC - 70 ns
VDD = 15V 1, 2, 3 +25oC - 50 ns
VDD = 10V 1, 2, 3 +25oC - 140 ns
VDD = 15V 1, 2, 3 +25oC - 100 ns
VDD = 10V 1, 2, 3 +25oC-0n s
VDD = 15V 1, 2, 3 +25oC-0n s
-3V
7-V
UNITS MIN MAX
4-4