©
1999 IMP, Inc. 408-432-9100/www.impweb.com 3
IMP1
IMP1
232LP/LPS
232LP/LPS
Absolute Maximum Ratings
Electrical Characteristics
Voltage on VCC . . . . . . . . . . . . . . . . . . . . . . . . –0.5V to 7V
Voltage on ST, TD . . . . . . . . . . . . . . . . . . . . . –0.5V to V
CC
+ 0.5V
Voltage on PBRST, RESET, RESET . . . . . . . . –0.5V to V
CC
+ 0.5V
Operating Temperature Range . . . . . . . . . . . – 40°C to 85°C
(N/EMA version)
0°C to 70°C
Soldering Temperature . . . . . . . . . . . . . . . . . . 260°C for 10 seconds
Storage Temperature . . . . . . . . . . . . . . . . . . . –55°C to 125°C
Voltages measured with respect to ground.
These are stress ratings only and functional operation is not implied.
Parameter Symbol Conditions Min Typ Max Units
Supply Voltage (VCC)V
CC
4.5 5.5 V
ST and PBRST Input High Level V
IH
2V
CC
+ 0.3V V
ST and PBRST Input Low Level V
IL
–0.3 0.8 V
VCCTrip Point (TOL = GND) V
CCTP
4.50 4.62 4.74 V
VCCTrip Point (TOL = VCC)V
CCTP
4.25 4.37 4.49 V
Watchdog Time-Out Period t
TD
TD = GND 62.5 150 250 ms
Watchdog Time-Out Period t
TD
TD = V
CC
500 1200 2000 ms
Watchdog Time-Out Period t
TD
TD floating 250 610 1000 ms
Output Voltage V
OH
I = –500µA, Note 3 VCC- 0.5V VCC- 0.1V V
Output Current I
OH
Output = 2.4V , Note 2 – 8 –10 mA
Output Current I
OL
Output = 0.4V, 10 mA
Input Leakage I
IL
Note 1 –1.0 1.0 µA
RESET Low Level V
OL
0.4 V
Internal Pull-Up Resistor Note 1 40 kΩ
Operating Current (CMOS) I
CC1
30 µA
Input Capacitance C
IN
5pF
Output Capacitance C
OUT
10 pF
PBRST Manual Reset t
PB
PBRST = V
IL
20 ms
Minimum Low Time
Reset Active Time t
RST
250 610 1000 ms
ST Pulse Width t
ST
Note 4 20 ns
VCCFail Detect to t
RPD
58µs
RESET or RESET
VCCSlew Rate t
F
4.75V to 4.25V 300 µs
PBRST Stable LOW to t
PDLY
20 ms
RESET and RESET Active
V
CC
Detect to RESET or t
RPU
t
RISE
= 5µs 250 610 1000 ms
RESET Inactive
VCCSlew Rate t
R
4.25V to 4.75V 0 ns
Unless otherwise stated, 4.5V ≤ VCC≤ 5.5V and over the operating temperature range of 0°C to +70°C (–40°C to +85°C for N/EMA
devices). All voltages are referenced to ground.
Notes: 1. PBRST is internally pulled HIGH to VCCthrough a nominal 40kΩ resistor.
2. RESET is an open drain output.
3. RESET remains within 0.5V of V
CC
on power-down until VCCfalls below 2V. RESET remains within 0.5V of ground on power-down
until V
CC
falls below 2.0V.
4. Must not exceed the minimum watchdog time-out period (t
TD
). The watchdog circuit cannot be disabled. To avoid a reset, ST must be
strobed.