5
4
3
2
1
Pamirs-Discrete Block Diagram
Intel CPU
D D
CLK GEN
ICS9LPRS355A
DDRII
533/667
DDRII
533/667
3
Slot 0
Slot 1
13
14
DDRII 667 Channel A
DDR II 667 Channel B
Meron 2M/4M SV
FSB:667 or 800 MHz
4,5,6
Host BUS
533/667MHz
Crestline-GM/GML
AGTL+ CPU I/F
INTEGRATED GRAHPICS
LVDS, CRT I/F
DDR I/F
7,8,9,10,11,12
PCIE x 16
nVIDIA
NB8M-GS
Project code : 91.4S401.001
PCB P/N :06230
Revision : SC
RGB CRT
LVDS
SVIDEO
38,39,40
CRT
LCD
TVOUT
13
14
13
SYSTEM DC/DC
TPS51120
INPUTS
DCBATOUT
OUTPUTS
5V_S3
3V_S5
SYSTEM DC/DC
MAX8743
INPUTS
DCBATOUT
OUTPUTS
1D05V_S0
1D8V_S3
SYSTEM DC/DC
FAN5234
INPUTS
DCBATOUT
OUTPUTS
VGA_CORE_S0
11A
MAXIM CHARGER
MAX8725
C C
1394
25
SD/SDIO/MMC
MS/MS Pro/xD
25
1394
Ricoh
R5C833
CardReader
24,25
PCI
INTEL
ICH8-M
10/100 NIC
RJ45
CONN
28
B B
RJ11
CONN
29
Marvell 88E8039
AMOM
MODEM
CX20548
27
INTERNAL
ARRAY MIC
MIC IN
LINE OUT
HD AUDIO
CODEC
CX20549-12Z
29
SPDIF
Ricoh
R5538
LCI
HD Audio
28
10 USB 2.0/1.1 ports
High Definition Audio
ATA 66/100
PCI/PCI BRIDGE
PCIE x 1
PCIE+USB 2.0
(10/100/1000Mb) ETHERNET
ACPI 1.1
LPC I/F
DMI I/F
100MHz
18,19,20,21
PCIE x 1
USB 2.0 x 1
USB 2.0
SATA
PATA
LPC Bus
KBC
ENE KB3910SF
CAMERA
BLUE
TOOTH
USB x 3
HDD
ODD
32
32
23
23
23
TPM
SLB9635TT
31
34
Flash ROM
1MB
OP AMP
A A
APA2031
30
New Card
28
2CH
SPEAKER
5
CRT LINE OUT MIC IN S/PDIF TVOUT
4
Mini-Card
802.11a/b/g
DOCK
26
Mini-Card
WWAN
10/100
Ethernet
3
Capacity
Button
CIR
Touch
Pad
32 26
Int.
KB
32 32 22
CIR
Thermal
& Fan
G792
2
33
<Core Design>
<Core Design>
<Core Design>
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
A3
A3
A3
Date: Sheet
Date: Sheet
Date: Sheet
INPUTS
DCBATOUT
CPU DC/DC
MAX8736ETL
INPUTS
DCBATOUT
PCB LAYER
L1:
L2:
L3:
L4:
L5:
L6:
L8:
L9:
L10:
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Block Diagram
Block Diagram
Block Diagram
Pamirs-Discrete SC
Pamirs-Discrete SC
Pamirs-Discrete SC
OUTPUTS
BT+
18V 3.0A
5V 100mA
OUTPUTS
VCC_CORE
0.844~1.3V
44A
Signal 1
GND
Signal 2
Signal 3
GND
VCC
Signal 4 L7:
Signal 5
GND
Signal 5
14 7 Monday, December 18, 2006
14 7 Monday, December 18, 2006
14 7 Monday, December 18, 2006
1
of
of
of
A
B
C
D
E
INTEL ICH8-M STRAP PIN
Signal Usage/When Sampled
HDA_SDOUT XOR Chain Entrance/
4 4
HDA_SYNC
GNT2#
GPIO20
GNT3#
GNT0#
SPI_CS1#
INTVRMEN
3 3
LAN100_SLP
SATALED#
SPKR
TP3
GPIO33/
HDA_DOCK_EN#
PCIE Port Config 1 bit1,
Rising Edge of PWROK
PCIE Port Config 1 bit0,
Rising Edge of PWROK.
PCIE Port Config 2 bit0,
Rising Edge of PWROK.
Reserved
Top-Block Swap Override.
Rising Edge of PWROK.
Boot BIOS Destination
Selection.
Rising Edge of PWROK.
Integrated VccSus1_05
VccSus1_5 and VccCL1_5
VRM Enable/Disable.Always
sampled.
Integrated VccLAN1_05
VccCL1_05 VRM enable
/Disable. Always sampled.
PCIE LAN REVERSAL.Rising
Edge of PWROK.
No Reboot.
Rising Edge of PWROK.
XOR Chain Entrance.
Rising Edge of PWROK.
Flash Descriptor Security
Override Strap
Rising Edge of PWROK.
Allows entrance to XOR Chain testing when TP3
pulled low at rising edge of PWROK.When TP3 not
pulled low at rising edge of PWROK,sets bit1 of
RPC.PC(Config Registers:offset 224h)
Sets bit0 of RPC.PC(Config Registers:Offset 224h)
Sets bit2 of RPC.PC(Config Registers:Offset 224h)
Weak Internal PULL-DOWN.NOTE:This signal should
not be pull HIGH.
Sampled low:Top-Block Swap mode(inverts A16 for all
cycles targeting FWH BIOS space).
Note: Software will not be able to clear the
Top-Swap bit until the system is rebooted
without GNT3# being pulled down.
Controllable via Boot BIOS Destination bit
(Config Registers:Offset 3410h:bit 11:10).
GNT0# is MSB, 01-SPI, 10-PCI, 11-LPC.
Enables integrated VccSus1_05,VccSus1_5 and
VccCL1_5 VRM when sampled high
Enables integrated VccLAN1_05,VccCL1_05 VRM
when sampled high
This signal has weak internal pull-up.
set bit27 of MPC.LR(Device28:Function0:Offset D8)
If sampled high, the system is strapped to the
"No Reboot" mode(ICH8M will disable the TCO Timer
system reboot feature). The status is readable
via the NO REBOOT bit.(Offset:3410h:bit5)
This signal should not be pull low unless using
XOR Chain testing.
Internal Pull-Up.If sampled low,the Flash Descriptor
Security will be overidden.if high,the Security
measures defined in the Flash Descriptor will be in
effect.
This should only be used in manufacturing
environments
Comment
2 2
INTEL CRESTLINE STRAP PIN
CFG Strap HIGH 1 LOW 0
CFG 5
CFG 8
Low Power PCI Express Normal Low Power mode
CFG 9
PCI Express Graphics
Lane Reversal
CFG 16
FSB Dynamic ODT Disabled Enabled
CFG 19
DMI Lane Reserved Normal Operation Reserved Lane
CFG 20
Concurrent SDVO/PCIE
SDVO_CTRL_DATA
SDVO Present
1 1
CFG 12
CFG 13
LL(00)
LH(01)
HL(10)
HH(11)
DMI X 2 DMI X 4
★
Lane Reversal Normal Mode(Lanes
Only PCIE or SDVO
is operation
NO SDVO Card
Present
★
★
★
★
number in order)
★
PCIE and SDVO are
operation simultaneous
SDVO Card Present
XOR/ALL-Z
Reserved
XOR Mode Enabled
All Z Mode Enabled
Normal Operation
★
XOR Chain Entrance Strap
ICH_RSVD
A16 swap override strap
PCI_GNT#3
BOOT BIOS Strap
PCI_GNT#0 BOOT BIOS Location
integrated VccSus1_05,VccSus1_5,VccCL1_5
SM_INTVRMEN
integrated VccLan1_05VccCL1_05
LAN100_SLP
AZ_DOUT_ICH
tp3
0
0
10
10
1
0
1
1 1
low = A16 swap override enable
high = default
SPI_CS#1
1
Description
Normal Operation(default)
Set PCIE port cofig bit1
SPI 1 0
PCI
LPC(Default)
High=Enable Low=Disable
High=Enable Low=Disable
RSVD
Enter XOR Chain
DEFAULE HIGH
No Reboot Strap
LOW = Defaule SPKR
High=No Reboot
INTEL ICH8-M INTEGRATED
8.2K PULL HIGH
PULL-UPS and PULL-DOWNS
SIGNAL Resistor Type/Value
HDA_BIT_CLK
HDA_RST#
HDA_SDIN[3:0]
HDA_SDOUT
HDA_SYNC
GNT[3:0]
GPIO[20]
LDA[3:0]#/FHW[3:0]#
LAN_RXD[2:0]
LDRQ[0]
LDRQ[1]/GPIO23
PME#
PWRBTN#
SATALED#
SPI_CS1#
SPI_CLK
SPI_MOSI
SPI_MISO
TACH_[3:0]
SPKR
TP[3]
USB[9:0][P,N]
CL_RST#
PULL-DOWN 20K
NONE
PULL-DOWN 20K
PULL-DOWN 20K
PULL-DOWN 20K
PULL-UP 20K
PULL-DOWN 20K
PULL-UP 20K
PULL-UP 20K
PULL-UP 20K
PULL-UP 20K
PULL-UP 20K
PULL-UP 20K
PULL-UP 20K
PULL-UP 20K
PULL-UP 20K
PULL-UP 20K
PULL-UP 20K
PULL-UP 20K
PULL-DOWN 20K
PULL-UP 20K
PULL-DOWN 15K
TBD
<Core Design>
<Core Design>
<Core Design>
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
A3
A3
A3
Date: Sheet
Date: Sheet
Date: Sheet of
+RTCVCC 19,21
1D05V_S0 4,5,6,7,9,10,11,19,21,37,47
1D25V_S0 3,7,10,21,38
1D2V_LAN_S5 27
1D5V_NEW_S0 28
1D5V_S0 5,10,17,19,20,21,26,28,38,47
1D8V_S3 7,10,11,13,14,34,37,38
2D5V_LAN_S5 27,28
3D3V_AUD_S0 29,30
3D3V_AUX_S5 19,31,32,33,36,39,46
3D3V_LAN_S5 27,28
3D3V_S0 3,4,7,10,11,13,14,15,16,18,19,20,21,22,23,24,25,26,27,28,29,31,32,33,34,35,36,40,41,42,43,47
3D3V_S5 17,18,20,21,22,26,27,28,29,31,34,36,39,47
5V_AUX_S5 22,26,29,31,34,36
5V_S3 16,23,32,33,34,36,37,38
5V_S0 15,16,17,20,21,22,23,29,30,31,32,33,34,35,47
5V_S5 16,21,34,37,40
AD+ 17,39,46,47
DCBATOUT 16,17,34,35,36,37,39,40,47
DDR_VREF_S0 13,14,38
DDR_VREF_S3 7,13,14,38
KBC_3D3V_AUX 22,31,33,39
LCDVDD_S0 16
VCC_CORE_S0 5,6,35
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Table of Content
Table of Content
Table of Content
Pamirs-Discrete SA
Pamirs-Discrete SA
Pamirs-Discrete SA
+RTCVCC
1D05V_S0
1D25V_S0
1D2V_LAN_S5
1D5V_NEW_S0
1D5V_S0
1D8V_S3
2D5V_LAN_S5
3D3V_AUD_S0
3D3V_AUX_S5
3D3V_LAN_S5
3D3V_S0
3D3V_S5
5V_AUX_S5
5V_S3
5V_S0
5V_S5
AD+
DCBATOUT
DDR_VREF_S0
DDR_VREF_S3
KBC_3D3V_AUX
LCDVDD_S0
VCC_CORE_S0
24 7 Wednesday, November 01, 2006
24 7 Wednesday, November 01, 2006
24 7 Wednesday, November 01, 2006
of
of
3D3V_S0 3D3V_S0_CK505
L21
L21
1 2
MLB-160808-18-GP
MLB-160808-18-GP
1 2
C639
C639
SC1U10V3KX-3GP
SC1U10V3KX-3GP
5
DY
1 2
C337
C337
SC10U10V5ZY-1GP
SC10U10V5ZY-1GP
C603
C603
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
DY
1 2
1 2
C594
C594
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
DY
DY
1 2
1 2
C597
C597
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
C630
C630
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
C595
C595
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
D D
4
1 2
C600
C600
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
X1
X1
1 2
X-14D31818M-40GP
X-14D31818M-40GP
1 2
C328
C328
SC18P50V2JN-1-GP
SC18P50V2JN-1-GP
CLK_XTAL_OUT CLK_XTAL_IN
3
1 2
C327
C327
SC18P50V2JN-1-GP
SC18P50V2JN-1-GP
U28
U28
2
1D25V_S0_CK505 3D3V_S0_CK505
4
9
46
62
16
23
33
43
52
56
19
27
1
VDD48
VDDPCI
VDDREF
VDDSRC
VDDCPU
GND48
15
18
VDDPLL3
VDD96_IO
VDDSRC_IO
VDDSRC_IO
VDDSRC_IO
VDDCPU_IO
VDDPLL3_IO
27MHZ_NONSS/SRCT1/SE1
27MHZ_SS/SRCC1/SE2
GNDREF
GNDPCI
GND
GND
GNDSRC
GNDSRC
GNDSRC
GNDCPU
1
22
30
36
49
GND
26
59
65
1D25V_S0 1D25V_S0_CK505
L49
L49
1 2
MLB-160808-18-GP
MLB-160808-18-GP
1 2
C601
C601
SC1U10V3KX-3GP
SC1U10V3KX-3GP
1 2
1 2
C354
C354
SC10U10V5ZY-1GP
SC10U10V5ZY-1GP
C596
C596
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
C621
C621
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
DY
DY
1 2
1 2
1 2
C614
C614
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
C620
C620
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
C342
C342
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
C348
C348
SC10U10V5ZY-1GP
SC10U10V5ZY-1GP
C C
CLKSATAREQ# 20
CLKREQ#_B 7
PCLK_FWH 33
CLK_PCI_TCG 34
PCLK_KBC 31
CLK_PCI_ICH 18
PCLK_PCM 24
CLK_14M_ICH 20
3D3V_S0_CK505
1 2
1 2
R453
R453
10KR2J-3-GP
10KR2J-3-GP
PCI2_TME
DY
DY
1 2
R454
R454
10KR2J-3-GP
10KR2J-3-GP
B B
1 2
1 2
1 2
C314 SC4D7P50V2CN-1GP C314 SC4D7P50V2CN-1GP
C315 SC4D7P50V2CN-1GP C315 SC4D7P50V2CN-1GP
C316 SC4D7P50V2CN-1GP C316 SC4D7P50V2CN-1GP
CLK_48M_ICH 20
ICH_SMBDATA 13,14,20
1 2
C612 SC4D7P50V2CN-1GP C612 SC4D7P50V2CN-1GP
C313 SC4D7P50V2CN-1GP C313 SC4D7P50V2CN-1GP
C332 SC4D7P50V2CN-1GP C332 SC4D7P50V2CN-1GP
1 2
H_STP_PCI# 20
H_STP_CPU# 20
ICH_SMBCLK 13,14,20
CK_PWRGD 20
R185 33R2J-2-GP R185 33R2J-2-GP
1 2
R192 33R2J-2-GPDYR192 33R2J-2-GPDY
1 2
R193 33R2J-2-GP R193 33R2J-2-GP
1 2
R195 33R2J-2-GP R195 33R2J-2-GP
1 2
R194 33R2J-2-GP R194 33R2J-2-GP
1 2
1 2
R450 15R2J-GP R450 15R2J-GP
CLK_XTAL_IN
CLK_XTAL_OUT
1 2
R200 33R2J-2-GP R200 33R2J-2-GP
FSA
SA 1011
PCI2_TME
27_SEL
ITP_EN
FSB
FSC
3
X1
2
X2
17
USB_48MHZ/FSLA
45
PCI_STOP#
44
CPU_STOP#
7
SCLK
6
SDATA
63
CK_PWRGD/PD#
8
PCI0/CR#_A
10
PCI1/CR#_B
11
PCI2/TME
12
PCI3
13
PCI4/27_SELECT
14
PCI_F5/ITP_EN
64
FSLB/TEST_MODE
5
REF0/FSLC/TEST_SEL
55
NC#55
ICS9LPRS355AKLFT-GP
ICS9LPRS355AKLFT-GP
FS_C FS_B FS_A CPU
3D3V_S0_CK505
1 2
R448
R448
10KR2J-3-GP
10KR2J-3-GP
ITP_EN
1 2
R447
R447
10KR2J-3-GP
10KR2J-3-GP
DY
DY
ITP_EN Output
0 SRC8
1 CPU_ITP
CPU_BSEL2 5
CPU_BSEL1 5
CPU_BSEL0 5
1 0 1 100M
0 0 1 133M
0 1 0 200M
0 1 1 166M
1 2
R449 10KR2J-3-GP R449 10KR2J-3-GP
1 2
R203 0R2J-2-GP R203 0R2J-2-GP
1 2
R201 2K2R2J-2-GP R201 2K2R2J-2-GP
R191 1KR2J-1-GP R191 1KR2J-1-GP
1 2
R174 1KR2J-1-GP R174 1KR2J-1-GP
1 2
R445 1KR2J-1-GP R445 1KR2J-1-GP
1 2
FSC
FSB
FSA
MCH_CLKSEL0 7
MCH_CLKSEL1 7
MCH_CLKSEL2 7
DY
DY
CPUT0
CPUC0
CPUT1_F
CPUC1_F
CPUT2_ITP/SRCT8
CPUC2_ITP/SRCC8
SRCT7/CR#_F
SRCC7/CR#_E
SRCT6
SRCC6
SRCT10
SRCC10
SRCT11/CR#_H
SRCC11/CR#_G
SRCT9
SRCC9
SRCT4
SRCC4
SRCT3/CR#_C
SRCC3/CR#_D
SRCT2/SATAT
SRCC2/SATAC
SRCT0/DOTT_96
SRCC0/DOTC_96
3D3V_S0_CK505
1 2
R183
R183
10KR2J-3-GP
10KR2J-3-GP
27_SEL
1 2
R184
R184
10KR2J-3-GP
10KR2J-3-GP
Design Note:
1. All of Input pin didn't have internal pull up resistor.
2. Clock Request (CR) function are enable by registers.
3. CY28548 integrated serial resistor of differential clock,
so put 0 ohm serial resistor in the schematic.
61
60
58
57
54
53
51
50
48
47
41
42
40
39
37
38
34
35
31
32
28
29
24
25
20
21
CPU_BCLK
CPU_BCLK#
MCH_BCLK
MCH_BCLK#
CPU_XDP
CPU_XDP#
PCIE_LAN
PCIE_LAN#
PCIE_MINI1
PCIE_MINI1#
PCIE_NEW
PCIE_NEW#
PCIE_MINI2
PCIE_MINI2#
MCH_3GPLL
MCH_3GPLL#
PCIE_ICH
PCIE_ICH#
PCIE_SATA
PCIE_SATA#
27MHZ
27MHZSS
REFCLKP
REFCLKN
RN40
RN40
RN30
RN30
RN33
RN33
RN36
RN36
RN39
RN39
RN45
RN45
RN43
RN43
RN41
RN41
1
2 3
1
2 3
1
2 3
1
2 3
1
2 3
2 3
1
2 3
1
2 3
1
2 3
1
2 3
1
2 3
1
2 3
1
SRN0J-6-GP
SRN0J-6-GP
4
SRN0J-6-GP
SRN0J-6-GP
4
SRN0J-6-GP
SRN0J-6-GP
4
DY
DY
SRN0J-6-GP
SRN0J-6-GP
4
SRN0J-6-GP
SRN0J-6-GP
4
4
SRN0J-6-GP
SRN0J-6-GP
1 2
R228 10KR2J-3-GP R228 10KR2J-3-GP
R227
DYR227
1 2
4
SRN0J-6-GP
SRN0J-6-GP
4
SRN0J-6-GP
SRN0J-6-GP
4
SRN0J-6-GP
SRN0J-6-GP
4
SRN0J-6-GP
SRN0J-6-GP
SRN33J-5-GP-U
SRN33J-5-GP-U
4
4
SRN0J-6-GP
SRN0J-6-GP
DY
RN42
RN42
RN37
RN37
RN34
RN34
RN32
RN32
SA 1011
10KR2J-3-GP
10KR2J-3-GP
SA 1011
CLK_CPU_BCLK 4
CLK_CPU_BCLK# 4
CLK_MCH_BCLK 7
CLK_MCH_BCLK# 7
CLK_CPU_XDP 4
CLK_CPU_XDP# 4
CLK_PCIE_LAN 27
CLK_PCIE_LAN# 27
CLK_PCIE_MINI1 26
CLK_PCIE_MINI1# 26
CLK_PCIE_NEW 28
CLK_PCIE_NEW# 28
3D3V_S0
NEWCARD_CLKREQ# 28
CLK_PCIE_MINI2 26
CLK_PCIE_MINI2# 26
CLK_MCH_3GPLL 7
CLK_MCH_3GPLL# 7
CLK_PCIE_ICH 20
CLK_PCIE_ICH# 20
CLK_PCIE_SATA 19
CLK_PCIE_SATA# 19
VGA_27MHZ 43
VGA_27MHZSS 43
PEG_REFCLKP 41
PEG_REFCLKN 41
27_SEL PIN 20 PIN 21 PIN 24 PIN 25
0 DOT96T DOT96C SRCT1/LCDT_100 SRCT1/LCDT_100
1 SRCT0 SRCC0 27M_NSS 27M_SS
<Core Design>
<Core Design>
<Core Design>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Clock generator CY28548
Clock generator CY28548
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
A3
A3
A3
Date: Sheet
Date: Sheet
Date: Sheet
Clock generator CY28548
Pamirs-Discrete SC
Pamirs-Discrete SC
Pamirs-Discrete SC
34 7 Tuesday, December 19, 2006
34 7 Tuesday, December 19, 2006
34 7 Tuesday, December 19, 2006
of
of
of
A
5 4 3 2 1
XDP Connector
CN2
H_A#[3..35] 7
H_A#3
H_A#4
H_A#5
H_A#6
H_A#7
D D
H_ADSTB#0 7
H_REQ#0 7
H_REQ#1 7
H_REQ#2 7
H_REQ#3 7
H_REQ#4 7
C C
H_ADSTB#1 7
H_A20M# 19
H_FERR# 19
H_IGNNE# 19
H_STPCLK# 19
H_INTR 19
H_NMI 19
H_SMI# 19
TP13 TPAD28 TP13 TPAD28
TP16 TPAD28 TP16 TPAD28
TP7 TPAD28 TP7 TPAD28
TP9 TPAD28 TP9 TPAD28
TP5 TPAD28 TP5 TPAD28
TP10 TPAD28 TP10 TPAD28
TP6 TPAD28 TP6 TPAD28
TP18 TPAD28 TP18 TPAD28
TP8 TPAD28 TP8 TPAD28
TP17 TPAD28 TP17 TPAD28
TP4 TPAD28 TP4 TPAD28
H_A#8
H_A#9
H_A#10
H_A#11
H_A#12
H_A#13
H_A#14
H_A#15
H_A#16
H_ADSTB#0
H_REQ#0
H_REQ#1
H_REQ#2
H_REQ#3
H_REQ#4
H_A#17
H_A#18
H_A#19
H_A#20
H_A#21
H_A#22
H_A#23
H_A#24
H_A#25
H_A#26
H_A#27
H_A#28
H_A#29
H_A#30
H_A#31
H_A#32
H_A#33
H_A#34
H_A#35
H_ADSTB#1
H_A20M#
H_FERR#
H_IGNNE#
H_SMI#
CPU_RSVD01
CPU_RSVD02
CPU_RSVD03
CPU_RSVD04
CPU_RSVD05
CPU_RSVD06
CPU_RSVD07
CPU_RSVD08
CPU_RSVD09
CPU_RSVD10
CPU_RSVD11
U62A
U62A
J4
A3#
L5
A4#
L4
A5#
K5
A6#
M3
A7#
N2
A8#
J1
A9#
N3
A10#
P5
A11#
P2
A12#
L2
A13#
P4
A14#
P1
A15#
R1
A16#
M1
ADSTB0#
K3
REQ0#
H2
REQ1#
K2
REQ2#
J3
REQ3#
L1
REQ4#
Y2
A17#
U5
A18#
R3
A19#
W6
A20#
U4
A21#
Y5
A22#
U1
A23#
R4
A24#
T5
A25#
T3
A26#
W2
A27#
W5
A28#
Y4
A29#
U2
A30#
V4
A31#
W3
A32#
AA4
A33#
AB2
A34#
AA3
A35#
V1
ADSTB1#
A6
A20M#
A5
FERR#
C4
IGNNE#
D5
STPCLK#
C6
LINT0
B4
LINT1
A3
SMI#
M4
RSVD#M4
N5
RSVD#N5
T2
RSVD#T2
V3
RSVD#V3
B2
RSVD#B2
C3
RSVD#C3
D2
RSVD#D2
D22
RSVD#D22
D3
RSVD#D3
F6
RSVD#F6
B1
KEY_NC
BGA479-SKT6-GPU3
BGA479-SKT6-GPU3
1 OF 4
1 OF 4
ADDR GROUP 0
ADDR GROUP 0
ADDR GROUP 1
ADDR GROUP 1
XDP/ITP SIGNALS CONTROL
XDP/ITP SIGNALS CONTROL
THERMAL
THERMAL
PROCHOT#
ICH
ICH
THERMTRIP#
HCLK
HCLK
RESERVED
RESERVED
ADS#
BNR#
BPRI#
DEFER#
DRDY#
DBSY#
BR0#
IERR#
INIT#
LOCK#
RESET#
RS0#
RS1#
RS2#
TRDY#
HIT#
HITM#
BPM0#
BPM1#
BPM2#
BPM3#
PRDY#
PREQ#
TCK
TDO
TMS
TRST#
DBR#
THRMDA
THRMDC
BCLK0
BCLK1
TDI
H1
E2
G5
H5
F21
E1
F1
D20
B3
H4
C1
F3
F4
G3
G2
G6
E4
AD4
AD3
AD1
AC4
AC2
AC1
AC5
AA6
AB3
AB5
AB6
XDP_DBRESET#
C20
D21
A24
B25
H_THERMTRIP#
C7
CLK_CPU_BCLK
A22
CLK_CPU_BCLK#
A21
H_ADS#
H_BNR#
H_BPRI#
H_DEFER#
H_DRDY#
H_DBSY#
H_BR0#
H_IERR#
H_INIT#
H_LOCK#
H_RESET#
H_RS#0
H_RS#1
H_RS#2
H_TRDY#
H_HIT#
H_HITM#
XDP_BPM#0
XDP_BPM#1
XDP_BPM#2
XDP_BPM#3
XDP_BPM#4
XDP_BPM#5
XDP_TCK
XDP_TDI
XDP_TDO
XDP_TMS
XDP_TRST#
H_THERMDA
H_THERMDC
H_ADS# 7
H_BNR# 7
H_BPRI# 7
H_DEFER# 7
H_DRDY# 7
H_DBSY# 7
H_BR0# 7
H_INIT# 19
H_LOCK# 7
H_RESET# 7
H_RS#0 7
H_RS#1 7
H_RS#2 7
H_TRDY# 7
H_HIT# 7
H_HITM# 7
XDP_DBRESET# 20
1 2
R164 68R3J-GP R164 68R3J-GP
H_THERMTRIP# 7,19
CLK_CPU_BCLK 3
CLK_CPU_BCLK# 3
layout note:Zo =55
ohm , 0.5" MAX for
GTLREF
1D05V_S0
1 2
R156
R156
56R2J-4-GP
56R2J-4-GP
1D05V_S0
CPU_PROCHOT# 35
1D05V_S0
H_THERMDA, H_THERMDC routing together,
Trace width / Spacing = 10 / 10 mil
H_PWRGOOD_R 5 CLK_CPU_XDP 3
1 2
C120
C120
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
H_THERMDA 22
H_THERMDC 22
layout note : Change R237 to 649 ohm if using XTP to ITP adapter
XDP_BPM#5
XDP_BPM#4
XDP_BPM#3
XDP_BPM#2
XDP_BPM#1
XDP_BPM#0
XDP_HOOK1
XDP_TCK
0630 Connector Vendor :SmaTec
Part Number : QSH-030-01-F-D-TR
original value:BGA479-SKT6-GPU1
B B
CN2
1 2
3 4
5 6
7 8
9 10
11 12
13 14
15 16
17 18
19 20
21 22
23 24
25 26
27 28
29 30
31 32
33 34
35 36
37 38
39 40
41 42
43 44
45 46
47 48
49 50
51 52
53 54
55 56
57 58
59 60
STC-CONN60A-GP-U1
STC-CONN60A-GP-U1
XDP_DBRESET#
XDP_TDI
XDP_TMS
XDP_TDO
XDP_BPM#5
XDP_HOOK1
NP1
61
62
H_RESET#_R
XDP_DBRESET#_R
63
64
NP2
R59
R59
1 2
1KR2J-1-GP
1KR2J-1-GP
1 2
R61 54D9R2F-L1-GP R61 54D9R2F-L1-GP
1 2
R60 54D9R2F-L1-GP R60 54D9R2F-L1-GP
1 2
R63 54D9R2F-L1-GP R63 54D9R2F-L1-GP
1 2
R89 54D9R2F-L1-GP R89 54D9R2F-L1-GP
1 2
R75 54D9R2F-L1-GP
R75 54D9R2F-L1-GP
DY
DY
1218
1D05V_S0
R57 1KR2F-3-GPDYR57 1KR2F-3-GPDY
1 2
DY
DY
1 2
R55 200R2F-L-GP
R55 200R2F-L-GP
XDP_TDO
XDP_TRST#
XDP_TDI
XDP_TMS
XDP_PRE
1 2
H_RESET#
XDP_DBRESET#
R64 0R0402-PAD R64 0R0402-PAD
(Place R1431 with in 200ps (~1") to CPU
3D3V_S0
1D05V_S0
CLK_CPU_XDP# 3
CPU_PROCHOT#
1D05V_S0
1 2
R165
R165
56R2J-4-GP
56R2J-4-GP
DY
DY
B
C
E
MMBT3904WT1G-GP
MMBT3904WT1G-GP
XDP_TRST#
XDP_TCK
DY
DY
Q10
Q10
OCP# 20
1 2
R58 51R2F-2-GP R58 51R2F-2-GP
1 2
R74 54D9R2F-L1-GP R74 54D9R2F-L1-GP
<Core Design>
<Core Design>
<Core Design>
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet of
Date: Sheet of
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Meron(1/3)-AGTL+/XDP
Meron(1/3)-AGTL+/XDP
Meron(1/3)-AGTL+/XDP
Pamirs-Discrete
Pamirs-Discrete
Pamirs-Discrete
4
4
4
A
SC
SC
SC
of
47 Tuesday, December 19, 2006
47 Tuesday, December 19, 2006
47 Tuesday, December 19, 2006
5
4
3
2
1
H_D#[0..63] 7
H_D#0
H_D#1
H_D#2
H_D#3
H_D#4
TP22 TPAD28 TP22 TPAD28
TP20 TPAD28 TP20 TPAD28
TP3 TPAD28 TP3 TPAD28
TP21 TPAD28 TP21 TPAD28
H_D#5
H_D#6
H_D#7
H_D#8
H_D#9
H_D#10
H_D#11
H_D#12
H_D#13
H_D#14
H_D#15
H_DSTBN#0
H_DSTBP#0
H_DINV#0
H_D#16
H_D#17
H_D#18
H_D#19
H_D#20
H_D#21
H_D#22
H_D#23
H_D#24
H_D#25
H_D#26
H_D#27
H_D#28
H_D#29
H_D#30
H_D#31
H_DSTBN#1
H_DSTBP#1
H_DINV#1
TEST1
TEST2
TEST3
TEST4
TEST5
TEST6
CPU_BSEL0
CPU_BSEL1
CPU_BSEL2
AD26
D D
H_DSTBN#0 7
H_DSTBP#0 7
H_DINV#0 7
C C
H_DSTBN#1 7
H_DSTBP#1 7
H_DINV#1 7
V_CPU_GTLREF
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
C296
C296
1 2
DY
DY
CPU_BSEL0 3
CPU_BSEL1 3
CPU_BSEL2 3
PLACE C173 close to the TEST4 PIN,
make sure TEST3,TEST4,TEST5 trace
routing is reference to GND and
away other noisy signals
B B
CPU_BSEL CPU_BSEL2 CPU_BSEL1 CPU_BSEL0
166
200
0
00
1
U62B
U62B
E22
D0#
F24
D1#
E26
D2#
G22
D3#
F23
D4#
G25
D5#
E25
D6#
E23
D7#
K24
D8#
G24
D9#
J24
D10#
J23
D11#
H22
D12#
F26
D13#
K22
D14#
H23
D15#
J26
DSTBN0#
H26
DSTBP0#
H25
DINV0#
N22
D16#
K25
D17#
P26
D18#
R23
D19#
L23
D20#
M24
D21#
L22
D22#
M23
D23#
P25
D24#
P23
D25#
P22
D26#
T24
D27#
R24
D28#
L25
D29#
T25
D30#
N25
D31#
L26
DSTBN1#
M26
DSTBP1#
N24
DINV1#
GTLREF
C23
TEST1
D25
TEST2
C24
TEST3
AF26
TEST4
AF1
TEST5
A26
TEST6
B22
BSEL0
B23
BSEL1
C21
BSEL2
BGA479-SKT6-GPU3
BGA479-SKT6-GPU3
1 1
2 OF 4
2 OF 4
DATA GRP0 DATA GRP1
DATA GRP0 DATA GRP1
DATA GRP2 DATA GRP3
DATA GRP2 DATA GRP3
DSTBN2#
DSTBP2#
DSTBN3#
DSTBP3#
MISC
MISC
DPRSTP#
PWRGOOD
D32#
D33#
D34#
D35#
D36#
D37#
D38#
D39#
D40#
D41#
D42#
D43#
D44#
D45#
D46#
D47#
DINV2#
D48#
D49#
D50#
D51#
D52#
D53#
D54#
D55#
D56#
D57#
D58#
D59#
D60#
D61#
D62#
D63#
DINV3#
COMP0
COMP1
COMP2
COMP3
DPSLP#
DPWR#
SLP#
PSI#
Y22
AB24
V24
V26
V23
T22
U25
U23
Y25
W22
Y23
W24
W25
AA23
AA24
AB25
Y26
AA26
U22
AE24
AD24
AA21
AB22
AB21
AC26
AD20
AE22
AF23
AC25
AE21
AD21
AC22
AD23
AF22
AC23
AE25
AF24
AC20
R26
U26
AA1
Y1
E5
B5
D24
D6
D7
AE6
H_D#32
H_D#33
H_D#34
H_D#35
H_D#36
H_D#37
H_D#38
H_D#39
H_D#40
H_D#41
H_D#42
H_D#43
H_D#44
H_D#45
H_D#46
H_D#47
H_DSTBN#2
H_DSTBP#2
H_DINV#2
H_D#48
H_D#49
H_D#50
H_D#51
H_D#52
H_D#53
H_D#54
H_D#55
H_D#56
H_D#57
H_D#58
H_D#59
H_D#60
H_D#61
H_D#62
H_D#63
H_DSTBN#3
H_DSTBP#3
H_DINV#3
COMP0
COMP1
R171 27D4R2F-L1-GP R171 27D4R2F-L1-GP TP19 TPAD28 TP19 TPAD28
COMP2
R172 54D9R2F-L1-GP R172 54D9R2F-L1-GP
COMP3
R132 27D4R2F-L1-GP R132 27D4R2F-L1-GP
R131 54D9R2F-L1-GP R131 54D9R2F-L1-GP
H_DPRSTP#
H_DPSLP#
H_DPWR#
H_PWRGOOD H_PWRGOOD
H_PWRGOOD H_PWRGOOD
H_CPUSLP#
PSI#
R145
R145
1 2
1KR2J-1-GP
1KR2J-1-GP
H_DSTBN#2 7
H_DSTBP#2 7
H_DINV#2 7
H_DSTBN#3 7
H_DSTBP#3 7
H_DINV#3 7
1 2
1 2
1 2
1 2
H_DPRSTP# 7,19
H_DPSLP# 19
H_DPWR# 7
H_PWRGOOD 19
H_CPUSLP# 7
PSI# 35
H_PWRGOOD_R 4
Resistor Placed
within 0.5" of CPU
pin. Trace should
be at least 25 mils
away from any other
toggling signal .
COMP[0,2] trace
width is 18 mils.
COMP[1,3] trace
width is 4 mils .
VCC_CORE_S0 VCC_CORE_S0
U62C
U62C
A7
VCC
A9
VCC
A10
VCC
A12
VCC
A13
VCC
A15
VCC
A17
VCC
A18
VCC
A20
VCC
B7
VCC
B9
VCC
B10
VCC
B12
VCC
B14
VCC
B15
VCC
B17
VCC
B18
VCC
B20
VCC
C9
VCC
C10
VCC
C12
VCC
C13
VCC
C15
VCC
C17
VCC
C18
VCC
D9
VCC
D10
VCC
D12
VCC
D14
VCC
D15
VCC
D17
VCC
D18
VCC
E7
VCC
E9
VCC
E10
VCC
E12
VCC
E13
VCC
E15
VCC
E17
VCC
E18
VCC
E20
VCC
F7
VCC
F9
VCC
F10
VCC
F12
VCC
F14
VCC
F15
VCC
F17
VCC
F18
VCC
F20
VCC
AA7
VCC
AA9
VCC
AA10
VCC
AA12
VCC
AA13
VCC
AA15
VCC
AA17
VCC
AA18
VCC
AA20
VCC
AB9
VCC
AC10
VCC
AB10
VCC
AB12
VCC
AB14
VCC
AB15
VCC
AB17
VCC
AB18
VCC
BGA479-SKT6-GPU3
BGA479-SKT6-GPU3
3 OF 4
3 OF 4
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCCP
VCCP
VCCP
VCCP
VCCP
VCCP
VCCP
VCCP
VCCP
VCCP
VCCP
VCCP
VCCP
VCCP
VCCP
VCCP
VCCA
VCCA
VID0
VID1
VID2
VID3
VID4
VID5
VID6
VCCSENSE
VSSSENSE
AB20
AB7
AC7
AC9
AC12
AC13
AC15
AC17
AC18
AD7
AD9
AD10
AD12
AD14
AD15
AD17
AD18
AE9
AE10
AE12
AE13
AE15
AE17
AE18
AE20
AF9
AF10
AF12
AF14
AF15
AF17
AF18
AF20
G21
V6
J6
K6
M6
J21
K21
M21
N21
N6
R21
R6
T21
T6
V21
W21
B26
C26
AD6
AF5
AE5
AF4
AE3
AF3
AE2
AF7
AE7
R155
R155
1 2
R146
R146
1 2
CPU_VID0
CPU_VID1
CPU_VID2
CPU_VID3
CPU_VID4
CPU_VID5
CPU_VID6
VCC_SENSE
VSS_SENSE
VCC_SENSE
VSS_SENSE
R142 100R2F-L1-GP-U R142 100R2F-L1-GP-U
Close to CPU pin
within 500mils
0R2J-2-GP
0R2J-2-GP
0R2J-2-GP
0R2J-2-GP
CPU_VID[0..6] 35
VCC_SENSE 35
VSS_SENSE 35
1 2
R143 100R2F-L1-GP-U R143 100R2F-L1-GP-U
1 2
1D05V_S0
TC7
TC7
SE330U2VDM-6-GP
SE330U2VDM-6-GP
1 2
DY
DY
1D5V_S0
C298
C298
1 2
1 2
C303
C303
SC10U10V5ZY-1GP
SC10U10V5ZY-1GP
SCD01U16V2KX-3GP
SCD01U16V2KX-3GP
Length match within
25 mils . The trace
width/space/other is
20/7/25 .
VCC_CORE_S0
layout note:
place C3 near
PIN B26
1D05V_S0
Close to CPU
pin AD26
Z0=55 ohm
with in
500mils .
R422
R422
1KR2F-3-GP
1KR2F-3-GP
1 2
V_CPU_GTLREF
1 2
R423
R423
2KR2F-3-GP
2KR2F-3-GP
C602
C602
1 2
<Core Design>
<Core Design>
<Core Design>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Meron(2/3)-AGTL+/PWR
Meron(2/3)-AGTL+/PWR
SCD01U16V2KX-3GP
SCD01U16V2KX-3GP
Meron(2/3)-AGTL+/PWR
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
A3
A3
A3
Date: Sheet
Date: Sheet
Date: Sheet
Pamirs-Discrete
Pamirs-Discrete
Pamirs-Discrete
5
5
5
of
of
of
A
SC
SC
SC
47 Tuesday, December 19, 2006
47 Tuesday, December 19, 2006
47 Tuesday, December 19, 2006
5
4 OF 4
4 OF 4
U62D
U62D
A4
VSS
D D
C C
B B
A8
VSS
A11
VSS
A14
VSS
A16
VSS
A19
VSS
A23
VSS
AF2
VSS
B6
VSS
B8
VSS
B11
VSS
B13
VSS
B16
VSS
B19
VSS
B21
VSS
B24
VSS
C5
VSS
C8
VSS
C11
VSS
C14
VSS
C16
VSS
C19
VSS
C2
VSS
C22
VSS
C25
VSS
D1
VSS
D4
VSS
D8
VSS
D11
VSS
D13
VSS
D16
VSS
D19
VSS
D23
VSS
D26
VSS
E3
VSS
E6
VSS
E8
VSS
E11
VSS
E14
VSS
E16
VSS
E19
VSS
E21
VSS
E24
VSS
F5
VSS
F8
VSS
F11
VSS
F13
VSS
F16
VSS
F19
VSS
F2
VSS
F22
VSS
F25
VSS
G4
VSS
G1
VSS
G23
VSS
G26
VSS
H3
VSS
H6
VSS
H21
VSS
H24
VSS
J2
VSS
J5
VSS
J22
VSS
J25
VSS
K1
VSS
K4
VSS
K23
VSS
K26
VSS
L3
VSS
L6
VSS
L21
VSS
L24
VSS
M2
VSS
M5
VSS
M22
VSS
M25
VSS
N1
VSS
N4
VSS
N23
VSS
N26
VSS
P3
VSS
BGA479-SKT6-GPU3
BGA479-SKT6-GPU3
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
P6
P21
P24
R2
R5
R22
R25
T1
T4
T23
T26
U3
U6
U21
U24
V2
V5
V22
V25
W1
W4
W23
W26
Y3
Y6
Y21
Y24
AA2
AA5
AA8
AA11
AA14
AA16
AA19
AA22
AA25
AB1
AB4
AB8
AB11
AB13
AB16
AB19
AB23
AB26
AC3
AC6
AC8
AC11
AC14
AC16
AC19
AC21
AC24
AD2
AD5
AD8
AD11
AD13
AD16
AD19
AD22
AD25
AE1
AE4
AE8
AE11
AE14
AE16
AE19
AE23
AE26
A2
AF6
AF8
AF11
AF13
AF16
AF19
AF21
A25
AF25
4
Place these capacitors on L1
(North side ,Secondary Layer)
Place these capacitors on L1
(North side ,Secondary Layer)
1D05V_S0
C249
C246
C246
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
1 2
C249
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
1 2
VCC_CORE_S0
VCC_CORE_S0
C247
C247
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
1 2
3
C271
C271
C263
C263
C252
C252
1 2
SC10U10V5KX-2GP
SC10U10V5KX-2GP
C281
C281
1 2
SC10U10V5KX-2GP
SC10U10V5KX-2GP
1 2
1 2
SC10U10V5KX-2GP
SC10U10V5KX-2GP
C275
C275
DY
DY
1 2
1 2
SC10U10V5KX-2GP
SC10U10V5KX-2GP
C267
C267
C274
C274
C277
C277
C284
C269
C269
C284
1 2
DY
DY
SC10U10V5KX-2GP
SC10U10V5KX-2GP
SC10U10V5KX-2GP
SC10U10V5KX-2GP
C278
C278
1 2
SC10U10V5KX-2GP
SC10U10V5KX-2GP
SC10U10V5KX-2GP
SC10U10V5KX-2GP
1 2
1 2
DY
DY
SC10U10V5KX-2GP
SC10U10V5KX-2GP
SC10U10V5KX-2GP
SC10U10V5KX-2GP
C287
C287
1 2
1 2
SC10U10V5KX-2GP
SC10U10V5KX-2GP
SC10U10V5KX-2GP
SC10U10V5KX-2GP
2
C288
C288
C286
1 2
C286
1 2
SC10U10V5KX-2GP
SC10U10V5KX-2GP
SC10U10V5KX-2GP
SC10U10V5KX-2GP
C259
C259
1 2
SC10U10V5KX-2GP
SC10U10V5KX-2GP
1
Mid Frequencd
Decoupling
Place these
C293
C293
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
1 2
C292
C292
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
1 2
C291
C291
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
1 2
inside socket
cavity on L1
(North side
Secondary)
<Core Design>
<Core Design>
<Core Design>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Meron(3/3)-GND&Bypass
Meron(3/3)-GND&Bypass
Meron(3/3)-GND&Bypass
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
A3
A3
A3
Date: Sheet
Date: Sheet
Date: Sheet
Pamirs-Discrete
Pamirs-Discrete
Pamirs-Discrete
6
6
6
of
of
of
A
SC
SC
SC
47 Monday, December 18, 2006
47 Monday, December 18, 2006
47 Monday, December 18, 2006
1 OF 10
1 OF 10
U23A
1 2
E2
G2
G7
M6
H7
H3
G4
F3
N8
H2
M10
N12
N9
H5
P13
K9
M2
W10
Y8
V4
M3
J1
N5
N3
W6
W9
N2
Y7
Y9
P4
W3
N1
AD12
AE3
AD9
AC9
AC7
AC14
AD11
AC11
AB2
AD7
AB1
Y3
AC6
AE2
AC5
AG3
AJ9
AH8
AJ14
AE9
AE11
AH12
AJ5
AH5
AJ6
AE7
AJ7
AJ2
AE5
AJ3
AH2
AH13
B3
C2
W1
W2
B6
E5
B9
A9
CRESTLINE-GP-U
CRESTLINE-GP-U
H_RCOMP
R168
R168
24D9R2F-L-GP
24D9R2F-L-GP
U23A
H_D#0
H_D#1
H_D#2
H_D#3
H_D#4
H_D#5
H_D#6
H_D#7
H_D#8
H_D#9
H_D#10
H_D#11
H_D#12
H_D#13
H_D#14
H_D#15
H_D#16
H_D#17
H_D#18
H_D#19
H_D#20
H_D#21
H_D#22
H_D#23
H_D#24
H_D#25
H_D#26
H_D#27
H_D#28
H_D#29
H_D#30
H_D#31
H_D#32
H_D#33
H_D#34
H_D#35
H_D#36
H_D#37
H_D#38
H_D#39
H_D#40
H_D#41
H_D#42
H_D#43
H_D#44
H_D#45
H_D#46
H_D#47
H_D#48
H_D#49
H_D#50
H_D#51
H_D#52
H_D#53
H_D#54
H_D#55
H_D#56
H_D#57
H_D#58
H_D#59
H_D#60
H_D#61
H_D#62
H_D#63
H_SWING
H_RCOMP
H_SCOMP
H_SCOMP#
H_CPURST#
H_CPUSLP#
H_AVREF
H_DVREF
H_ADSTB#0
H_ADSTB#1
HOST
HOST
H_DEFER#
HPLL_CLK#
H_DSTBN#0
H_DSTBN#1
H_DSTBN#2
H_DSTBN#3
H_DSTBP#0
H_DSTBP#1
H_DSTBP#2
H_DSTBP#3
R163
R163
H_A#3
H_A#4
H_A#5
H_A#6
H_A#7
H_A#8
H_A#9
H_A#10
H_A#11
H_A#12
H_A#13
H_A#14
H_A#15
H_A#16
H_A#17
H_A#18
H_A#19
H_A#20
H_A#21
H_A#22
H_A#23
H_A#24
H_A#25
H_A#26
H_A#27
H_A#28
H_A#29
H_A#30
H_A#31
H_A#32
H_A#33
H_A#34
H_A#35
H_ADS#
H_BNR#
H_BPRI#
H_BREQ#
H_DBSY#
HPLL_CLK
H_DPWR#
H_DRDY#
H_HIT#
H_HITM#
H_LOCK#
H_TRDY#
H_DINV#0
H_DINV#1
H_DINV#2
H_DINV#3
H_REQ#0
H_REQ#1
H_REQ#2
H_REQ#3
H_REQ#4
H_RS#0
H_RS#1
H_RS#2
1D05V_S0
1 2
1 2
100R2F-L1-GP-U
100R2F-L1-GP-U
R162
R162
221R2F-2-GP
221R2F-2-GP
H_A#3
J13
H_A#4
B11
H_A#5
C11
H_A#6
M11
H_A#7
C15
H_A#8
F16
H_A#9
L13
H_A#10
G17
H_A#11
C14
H_A#12
K16
H_A#13
B13
H_A#14
L16
H_A#15
J17
H_A#16
B14
H_A#17
K19
H_A#18
P15
H_A#19
R17
H_A#20
B16
H_A#21
H20
H_A#22
L19
H_A#23
D17
H_A#24
M17
H_A#25
N16
H_A#26
J19
H_A#27
B18
H_A#28
E19
H_A#29
B17
H_A#30
B15
H_A#31
E17
H_A#32
C18
H_A#33
A19
H_A#34
B19
H_A#35
N19
H_ADS#
G12
H_ADSTB#0
H17
H_ADSTB#1
G20
H_BNR#
C8
H_BPRI#
E8
H_BR0#
F12
H_DEFER#
D6
H_DBSY#
C10
CLK_MCH_BCLK
AM5
CLK_MCH_BCLK#
AM7
H_DPWR#
H8
H_DRDY#
K7
H_HIT#
E4
H_HITM#
C6
H_LOCK#
G10
H_TRDY#
B7
H_DINV#0
K5
H_DINV#1
L2
H_DINV#2
AD13
H_DINV#3
AE13
H_DSTBN#0
M7
H_DSTBN#1
K3
H_DSTBN#2
AD2
H_DSTBN#3
AH11
H_DSTBP#0
L7
H_DSTBP#1
K2
H_DSTBP#2
AC2
H_DSTBP#3
AJ10
H_REQ#0
M14
H_REQ#1
E13
H_REQ#2
A11
H_REQ#3
H13
H_REQ#4
B12
H_RS#0
E12
H_RS#1
D7
H_RS#2
D8
H_SWNG H_VREF
1 2
C295
C295
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
Layout Note :
Place C153 near
pin B3 of NB
4
H_A#[3..35] 4 H_D#[0..63] 5
H_ADS# 4
H_ADSTB#0 4
H_ADSTB#1 4
H_BNR# 4
H_BPRI# 4
H_BR0# 4
H_DEFER# 4
H_DBSY# 4
CLK_MCH_BCLK 3
CLK_MCH_BCLK# 3
H_DPWR# 5
H_DRDY# 4
H_HIT# 4
H_HITM# 4
H_LOCK# 4
H_TRDY# 4
H_DINV#0 5
H_DINV#1 5
H_DINV#2 5
H_DINV#3 5
H_DSTBN#0 5
H_DSTBN#1 5
H_DSTBN#2 5
H_DSTBN#3 5
H_DSTBP#0 5
H_DSTBP#1 5
H_DSTBP#2 5
H_DSTBP#3 5
H_REQ#0 4
H_REQ#1 4
H_REQ#2 4
H_REQ#3 4
H_REQ#4 4
H_RS#0 4
H_RS#1 4
H_RS#2 4
PM_PWROK 20,22
VGATE_PWRGD 20,35
1D8V_S3
1 2
1 2
1 2
C257
C253
C253
SM_RCOMP_VOH
SM_RCOMP_VOL
C270
C270
PM_EXTTS#0
PM_EXTTS#1
CLKREQ#_B
CFG[17:3] have internal pull up
CFG[19:18] have internal pull down
C257
SC2D2U10V3ZY-1GP
SC2D2U10V3ZY-1GP
1 2
SC2D2U10V3ZY-1GP
SC2D2U10V3ZY-1GP
R407 10KR2J-3-GP R407 10KR2J-3-GP
R400 10KR2J-3-GP R400 10KR2J-3-GP
R399 10KR2J-3-GP R399 10KR2J-3-GP
1 2
1 2
1 2
1 2
C266
C266
SCD01U25V2KX-3GP
SCD01U25V2KX-3GP
SCD01U25V2KX-3GP
SCD01U25V2KX-3GP
DDR_A_MA14 13
DDR_B_MA14 14
1 2
1 2
MCH_CLKSEL0 3
MCH_CLKSEL1 3
MCH_CLKSEL2 3
From Astro demo schematic
PM_BMBUSY# 20
H_DPRSTP# 5,19
PM_EXTTS#0 13
PM_EXTTS#1 14
H_THERMTRIP# 4,19
R112 0R2J-2-GP
R112 0R2J-2-GP
1 2
DY
DY
1 2
R114 0R2J-2-GP R114 0R2J-2-GP
DPRSLPVR 20,35
PM_POK_R
SA 0928
1 2
R597 2K2R2J-2-GP R597 2K2R2J-2-GP
1 2
R598 2K2R2J-2-GP R598 2K2R2J-2-GP
ICH_SDVO_DATA
3
R147
R147
1KR2F-3-GP
1KR2F-3-GP
R148
R148
3K01R2F-3-GP
3K01R2F-3-GP
R149
R149
1KR2F-3-GP
1KR2F-3-GP
3D3V_S0
TP49TP49
TP54TP54
TP51TP51
TP55TP55
TP56TP56
TP48TP48
TP52TP52
TP50TP50
TP57TP57
TP53TP53
TP47TP47
TP46TP46
TP45TP45
CFG9
DDR_A_MA14
DDR_B_MA14
MCH_CLKSEL0
MCH_CLKSEL1
MCH_CLKSEL2
CFG5
CFG6
CFG7
CFG8
CFG9
CFG10
CFG11
CFG12
CFG13
CFG16
CFG18
CFG19
CFG20
PM_BMBUSY#
H_DPRSTP#
PM_EXTTS#0
PM_EXTTS#1
PM_POK_R
PLT_RST_R#
H_THERMTRIP#
DPRSLPVR
P36
P37
R35
N35
AR12
AR13
AM12
AN13
J12
AR37
AM36
AL36
AM37
D20
H10
B51
BJ20
BK22
BF19
BH20
BK18
BJ18
BF23
BG23
BC23
BD24
BJ29
BE24
BH39
AW20
BK20
C48
D47
B44
C44
A35
B37
B36
B34
C34
P27
N27
N24
C21
C23
F23
N23
G23
J20
C20
R24
L23
J23
E23
E20
K23
M20
M24
L32
N33
L35
G41
L39
L36
J36
AW49
AV20
N20
G36
BJ51
BK51
BK50
BL50
BL49
BL3
BL2
BK1
BJ1
E1
A5
C51
B50
A50
A49
BK2
PLT_RST_R#
2 OF 10
2 OF 10
U23B
U23B
RSVD#P36
RSVD#P37
RSVD#R35
RSVD#N35
RSVD#AR12
RSVD#AR13
RSVD#AM12
RSVD#AN13
RSVD#J12
RSVD#AR37
RSVD#AM36
RSVD#AL36
RSVD#AM37
RSVD#D20
RSVD#H10
RSVD#B51
RSVD#BJ20
RSVD#BK22
RSVD#BF19
RSVD#BH20
RSVD#BK18
RSVD#BJ18
RSVD#BF23
RSVD#BG23
RSVD#BC23
RSVD#BD24
RSVD#BJ29
RSVD#BE24
RSVD#BH39
RSVD#AW20
RSVD#BK20
RSVD#C48
RSVD#D47
RSVD#B44
RSVD#C44
RSVD#A35
RSVD#B37
RSVD#B36
RSVD#B34
RSVD#C34
CFG0
CFG1
CFG2
CFG3
CFG4
CFG5
CFG6
CFG7
CFG8
CFG9
CFG10
CFG11
CFG12
CFG13
CFG14
CFG15
CFG16
CFG17
CFG18
CFG19
CFG20
PM_BM_BUSY#
PM_DPRSTP#
PM_EXT_TS#0
PM_EXT_TS#1
PWROK
RSTIN#
THERMTRIP#
DPRSLPVR
NC#BJ51
NC#BK51
NC#BK50
NC#BL50
NC#BL49
NC#BL3
NC#BL2
NC#BK1
NC#BJ1
NC#E1
NC#A5
NC#C51
NC#B50
NC#A50
NC#A49
NC#BK2
CRESTLINE-GP-U
CRESTLINE-GP-U
1 2
RSVD
RSVD
CFG PM NC
CFG PM NC
R414
R414
100R2J-2-GP
100R2J-2-GP
2
SM_CK0
SM_CK1
SM_CK3
SM_CK4
SM_CK#0
SM_CK#1
SM_CK#3
SM_CK#4
SM_CKE0
SM_CKE1
SM_CKE3
SM_CKE4
SM_CS#0
SM_CS#1
SM_CS#2
SM_CS#3
DDR MUXING
DDR MUXING
SM_ODT0
SM_ODT1
SM_ODT2
SM_ODT3
SM_RCOMP_VOH
SM_RCOMP_VOL
SM_RCOMP
SM_RCOMP#
SM_VREF#AR49
SM_VREF#AW4
DPLL_REF_CLK
DPLL_REF_CLK#
DPLL_REF_SSCLK
DPLL_REF_SSCLK#
PEG_CLK
PEG_CLK#
CLK
CLK
DMI_RXN0
DMI_RXN1
DMI_RXN2
DMI_RXN3
DMI_RXP0
DMI_RXP1
DMI_RXP2
DMI
DMI
DMI_RXP3
DMI_TXN0
DMI_TXN1
DMI_TXN2
DMI_TXN3
DMI_TXP0
DMI_TXP1
DMI_TXP2
DMI_TXP3
GFX_VID0
GFX_VID1
GFX_VID2
GFX_VID3
GFX_VR_EN
CL_CLK
CL_DATA
CL_PWROK
CL_RST#
CL_VREF
SDVO_CTRL_CLK
SDVO_CTRL_DATA
CLKREQ#
ICH_SYNC#
TEST1
TEST2
MISC ME GRAPHICS VID
MISC ME GRAPHICS VID
PLT_RST1# 18,20,26,28,31,33,34,41
M_CLK_DDR0
AV29
M_CLK_DDR1
BB23
M_CLK_DDR2
BA25
M_CLK_DDR3
AV23
M_CLK_DDR#0
AW30
M_CLK_DDR#1
BA23
M_CLK_DDR#2
AW25
M_CLK_DDR#3
AW23
DDR_CKE0_DIMMA
BE29
DDR_CKE1_DIMMA
AY32
DDR_CKE2_DIMMB
BD39
DDR_CKE3_DIMMB
BG37
DDR_CS0_DIMMA#
BG20
DDR_CS1_DIMMA#
BK16
DDR_CS2_DIMMB#
BG16
DDR_CS3_DIMMB#
BE13
M_ODT0
BH18
M_ODT1
BJ15
M_ODT2
BJ14
M_ODT3
BE16
SM_RCOMP_VOH
BK31
SM_RCOMP_VOL
BL31
SM_RCOMP
BL15
SM_RCOMP#
BK14
AR49
AW4
B42
C42
H48
H47
CLK_MCH_3GPLL
K44
CLK_MCH_3GPLL#
K45
AN47
AJ38
AN42
AN46
AM47
AJ39
AN41
AN45
AJ46
AJ41
AM40
AM44
AJ47
AJ42
AM39
AM43
DFGT_VID0
E35
DFGT_VID1
A39
DFGT_VID2
C38
DFGT_VID3
B39
DFGT_VR_EN
E36
AM49
AK50
CLPWROK_MCH
AT43
AN49
CL_VREF
AM50
H35
K36
G39
MCH_ICH_SYNC#
G40
TEST1_GMCH
A37
TEST2_GMCH
R32
1
FOR Calero: 80.6 ohm
Crestline: 20 ohm
M_CLK_DDR0 13
M_CLK_DDR1 13
M_CLK_DDR2 14
M_CLK_DDR3 14
M_CLK_DDR#0 13
M_CLK_DDR#1 13
M_CLK_DDR#2 14
M_CLK_DDR#3 14
DDR_CKE0_DIMMA 13
DDR_CKE1_DIMMA 13
DDR_CKE2_DIMMB 14
DDR_CKE3_DIMMB 14
DDR_CS0_DIMMA# 13
DDR_CS1_DIMMA# 13
DDR_CS2_DIMMB# 14
DDR_CS3_DIMMB# 14
M_ODT0 13
M_ODT1 13
M_ODT2 14
M_ODT3 14
1D8V_S3
1 2
R154 20R2F-GP R154 20R2F-GP
1 2
R413 20R2F-GP R413 20R2F-GP
DDR_VREF_S3
DMI_TXN0
DMI_TXN1
DMI_TXN2
DMI_TXN3
DMI_TXP0
DMI_TXP1
DMI_TXP2
DMI_TXP3
DMI_RXN0
DMI_RXN1
DMI_RXN2
DMI_RXN3
DMI_RXP0
DMI_RXP1
DMI_RXP2
DMI_RXP3
ICH_SDVO_CLK
ICH_SDVO_DATA
1 2
R406
R406
20KR2J-L2-GP
20KR2J-L2-GP
<Core Design>
<Core Design>
<Core Design>
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
Date: Sheet
DDR_VREF_S3
CLK_MCH_3GPLL 3
CLK_MCH_3GPLL# 3
DMI_TXN0 20
DMI_TXN1 20
DMI_TXN2 20
DMI_TXN3 20
DMI_TXP0 20
DMI_TXP1 20
DMI_TXP2 20
DMI_TXP3 20
DMI_RXN0 20
DMI_RXN1 20
DMI_RXN2 20
DMI_RXN3 20
DMI_RXP0 20
DMI_RXP1 20
DMI_RXP2 20
DMI_RXP3 20
ICH_SDVO_DATA
TP44TP44
TP11TP11
TP15TP15
TP12TP12
TP14TP14
1 2
R410 0R2J-2-GP R410 0R2J-2-GP
TP43TP43
TP42TP42
CLKREQ#_B 3
MCH_ICH_SYNC# 20
1 2
R144
R144
CRESTLINE(1/6)-AGTL+/DMI/DDR2
CRESTLINE(1/6)-AGTL+/DMI/DDR2
CRESTLINE(1/6)-AGTL+/DMI/DDR2
ICH_SDVO_CLK
CL_CLK0 20
CL_DATA0 20
VGATE_PWRGD 20,35
CL_RST# 20
0R2J-2-GP
0R2J-2-GP
Pamirs-Discrete
Pamirs-Discrete
Pamirs-Discrete
2D5V_S0
1 2
R401
R401
2K2R2J-2-GP
2K2R2J-2-GP
DY
DY
1D25V_S0
R115
R115
1KR2F-3-GP
1KR2F-3-GP
1 2
1 2
1 2
R116
R116
392R2F-GP
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
392R2F-GP
7
7
7
C193
C193
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
1 2
R402
R402
2K2R2J-2-GP
2K2R2J-2-GP
DY
DY
of
of
of
SA
SA
SA
47 Monday, December 11, 2006
47 Monday, December 11, 2006
47 Monday, December 11, 2006
5
H_D#0
H_D#1
H_D#2
H_D#3
H_D#4
H_D#5
H_D#6
H_D#7
H_D#8
H_D#9
H_D#10
H_D#11
H_D#12
H_D#13
H_D#14
D D
C C
1D05V_S0
R179
R179
R178
R178
1 2
1 2
54D9R2F-L1-GP
54D9R2F-L1-GP
54D9R2F-L1-GP
54D9R2F-L1-GP
H_RESET# 4
H_CPUSLP# 5
H_VREF
H_D#15
H_D#16
H_D#17
H_D#18
H_D#19
H_D#20
H_D#21
H_D#22
H_D#23
H_D#24
H_D#25
H_D#26
H_D#27
H_D#28
H_D#29
H_D#30
H_D#31
H_D#32
H_D#33
H_D#34
H_D#35
H_D#36
H_D#37
H_D#38
H_D#39
H_D#40
H_D#41
H_D#42
H_D#43
H_D#44
H_D#45
H_D#46
H_D#47
H_D#48
H_D#49
H_D#50
H_D#51
H_D#52
H_D#53
H_D#54
H_D#55
H_D#56
H_D#57
H_D#58
H_D#59
H_D#60
H_D#61
H_D#62
H_D#63
H_SWNG
H_RCOMP
H_SCOMP
H_SCOMP#
H_RESET#
H_CPUSLP#
B B
layout note :
Route H_SCOMP and H_SCOMP# with trace width, spacing and impedance (55 ohm) same as FSB data traces
Layout Note :
H_RCOMP / H_VREF / H_SWNG
trace width and spacing is 10/20
1D05V_S0
1 2
R158
R158
1KR2F-3-GP
1KR2F-3-GP
1 2
R157
R157
2KR2F-3-GP
2KR2F-3-GP
Layout Note :
Place C151 within 100 mils of NB
1 2
C290
C290
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
A
5
4
3
2
1
DDR_A_D[0..63] 13
DDR_A_BS[0..2] 13
SA_BS0
SA_BS1
SA_BS2
SA_CAS#
SA_DM0
SA_DM1
SA_DM2
SA_DM3
SA_DM4
SA_DM5
SA_DM6
SA_DM7
SA_DQS0
SA_DQS1
SA_DQS2
SA_DQS3
SA_DQS4
SA_DQS5
SA_DQS6
SA_DQS7
SA_DQS#0
SA_DQS#1
SA_DQS#2
SA_DQS#3
SA_DQS#4
SA_DQS#5
SA_DQS#6
SA_DQS#7
SA_MA0
SA_MA1
SA_MA2
SA_MA3
SA_MA4
SA_MA5
SA_MA6
SA_MA7
SA_MA8
SA_MA9
SA_MA10
SA_MA11
SA_MA12
SA_MA13
SA_RAS#
SA_WE#
DDR_A_DM[0..7] 13
DDR_A_DQS[0..7] 13
DDR_A_DQS#[0..7] 13
DDR_A_MA[0..13] 13
DDR_A_BS0
BB19
DDR_A_BS1
BK19
DDR_A_BS2
BF29
DDR_A_CAS#
BL17
DDR_A_DM0
AT45
DDR_A_DM1
BD44
DDR_A_DM2
BD42
DDR_A_DM3
AW38
DDR_A_DM4
AW13
DDR_A_DM5
BG8
DDR_A_DM6
AY5
DDR_A_DM7
AN6
DDR_A_DQS0
AT46
DDR_A_DQS1
BE48
DDR_A_DQS2
BB43
DDR_A_DQS3
BC37
DDR_A_DQS4
BB16
DDR_A_DQS5
BH6
DDR_A_DQS6
BB2
DDR_A_DQS7
AP3
DDR_A_DQS#0
AT47
DDR_A_DQS#1
BD47
DDR_A_DQS#2
BC41
DDR_A_DQS#3
BA37
DDR_A_DQS#4
BA16
DDR_A_DQS#5
BH7
DDR_A_DQS#6
BC1
DDR_A_DQS#7
AP2
DDR_A_MA0
BJ19
DDR_A_MA1
BD20
DDR_A_MA2
BK27
DDR_A_MA3
BH28
DDR_A_MA4
BL24
DDR_A_MA5
BK28
DDR_A_MA6
BJ27
DDR_A_MA7
BJ25
DDR_A_MA8
BL28
DDR_A_MA9
BA28
DDR_A_MA10
BC19
DDR_A_MA11
BE28
DDR_A_MA12
BG30
DDR_A_MA13
BJ16
DDR_A_RAS#
BE18
SA_RCVEN#
AY20
DDR_A_WE#
BA19
5 OF 10
5 OF 10
U23E
U23E
DDR_B_D0
DDR_B_D1
DDR_B_D2
DDR_B_D3
DDR_A_CAS# 13 DDR_B_CAS# 14
DDR_A_RAS# 13
TP58 TP58
DDR_A_WE# 13
DDR_B_D4
DDR_B_D5
DDR_B_D6
DDR_B_D7
DDR_B_D8
DDR_B_D9
DDR_B_D10
DDR_B_D11
DDR_B_D12
DDR_B_D13
DDR_B_D14
DDR_B_D15
DDR_B_D16
DDR_B_D17
DDR_B_D18
DDR_B_D19
DDR_B_D20
DDR_B_D21
DDR_B_D22
DDR_B_D23
DDR_B_D24
DDR_B_D25
DDR_B_D26
DDR_B_D27
DDR_B_D28
DDR_B_D29
DDR_B_D30
DDR_B_D31
DDR_B_D32
DDR_B_D33
DDR_B_D34
DDR_B_D35
DDR_B_D36
DDR_B_D37
DDR_B_D38
DDR_B_D39
DDR_B_D40
DDR_B_D41
DDR_B_D42
DDR_B_D43
DDR_B_D44
DDR_B_D45
DDR_B_D46
DDR_B_D47
DDR_B_D48
DDR_B_D49
DDR_B_D50
DDR_B_D51
DDR_B_D52
DDR_B_D53
DDR_B_D54
DDR_B_D55
DDR_B_D56
DDR_B_D57
DDR_B_D58
DDR_B_D59
DDR_B_D60
DDR_B_D61
DDR_B_D62
DDR_B_D63
AP49
AR51
AW50
AW51
AN51
AN50
AV50
AV49
BA50
BB50
BA49
BE50
BA51
AY49
BF50
BF49
BJ50
BJ44
BJ43
BL43
BK47
BK49
BK43
BK42
BJ41
BL41
BJ37
BJ36
BK41
BJ40
BL35
BK37
BK13
BE11
BK11
BC11
BC13
BE12
BC12
BG12
BJ10
BK10
BH5
BG1
BC2
BD3
AR1
AU2
BL9
BK5
BL5
BK9
BJ8
BJ6
BF4
BK3
BE4
BJ2
BA3
BB3
AT3
AY2
AY3
AT2
SB_DQ0
SB_DQ1
SB_DQ2
SB_DQ3
SB_DQ4
SB_DQ5
SB_DQ6
SB_DQ7
SB_DQ8
SB_DQ9
SB_DQ10
SB_DQ11
SB_DQ12
SB_DQ13
SB_DQ14
SB_DQ15
SB_DQ16
SB_DQ17
SB_DQ18
SB_DQ19
SB_DQ20
SB_DQ21
SB_DQ22
SB_DQ23
SB_DQ24
SB_DQ25
SB_DQ26
SB_DQ27
SB_DQ28
SB_DQ29
SB_DQ30
SB_DQ31
SB_DQ32
SB_DQ33
SB_DQ34
SB_DQ35
SB_DQ36
SB_DQ37
SB_DQ38
SB_DQ39
SB_DQ40
SB_DQ41
SB_DQ42
SB_DQ43
SB_DQ44
SB_DQ45
SB_DQ46
SB_DQ47
SB_DQ48
SB_DQ49
SB_DQ50
SB_DQ51
SB_DQ52
SB_DQ53
SB_DQ54
SB_DQ55
SB_DQ56
SB_DQ57
SB_DQ58
SB_DQ59
SB_DQ60
SB_DQ61
SB_DQ62
SB_DQ63
DDR SYSTEM MEMORY B
DDR SYSTEM MEMORY B
D D
4 OF 10
4 OF 10
U23D
U23D
DDR_A_D0
DDR_A_D1
DDR_A_D2
DDR_A_D3
DDR_A_D4
DDR_A_D5
DDR_A_D6
DDR_A_D7
DDR_A_D8
DDR_A_D9
DDR_A_D10
DDR_A_D11
DDR_A_D12
DDR_A_D13
DDR_A_D14
DDR_A_D15
DDR_A_D16
DDR_A_D17
C C
B B
DDR_A_D18
DDR_A_D19
DDR_A_D20
DDR_A_D21
DDR_A_D22
DDR_A_D23
DDR_A_D24
DDR_A_D25
DDR_A_D26
DDR_A_D27
DDR_A_D28
DDR_A_D29
DDR_A_D30
DDR_A_D31
DDR_A_D32
DDR_A_D33
DDR_A_D34
DDR_A_D35
DDR_A_D36
DDR_A_D37
DDR_A_D38
DDR_A_D39
DDR_A_D40
DDR_A_D41
DDR_A_D42
DDR_A_D43
DDR_A_D44
DDR_A_D45
DDR_A_D46
DDR_A_D47
DDR_A_D48
DDR_A_D49
DDR_A_D50
DDR_A_D51
DDR_A_D52
DDR_A_D53
DDR_A_D54
DDR_A_D55
DDR_A_D56
DDR_A_D57
DDR_A_D58
DDR_A_D59
DDR_A_D60
DDR_A_D61
DDR_A_D62
DDR_A_D63
AR43
AW44
BA45
AY46
AR41
AR45
AT42
AW47
BB45
BF48
BG47
BJ45
BB47
BG50
BH49
BE45
AW43
BE44
BG42
BE40
BF44
BH45
BG40
BF40
AR40
AW40
AT39
AW36
AW41
AY41
AV38
AT38
AV13
AT13
AW11
AV11
AU15
AT11
BA13
BA11
BE10
BD10
BD8
AY9
BG10
AW9
BD7
BB9
BB5
AY7
AT5
AT7
AY6
BB7
AR5
AR8
AR9
AN3
AM8
AN10
AT9
AN9
AM9
AN11
SA_DQ0
SA_DQ1
SA_DQ2
SA_DQ3
SA_DQ4
SA_DQ5
SA_DQ6
SA_DQ7
SA_DQ8
SA_DQ9
SA_DQ10
SA_DQ11
SA_DQ12
SA_DQ13
SA_DQ14
SA_DQ15
SA_DQ16
SA_DQ17
SA_DQ18
SA_DQ19
SA_DQ20
SA_DQ21
SA_DQ22
SA_DQ23
SA_DQ24
SA_DQ25
SA_DQ26
SA_DQ27
SA_DQ28
SA_DQ29
SA_DQ30
SA_DQ31
SA_DQ32
SA_DQ33
SA_DQ34
SA_DQ35
SA_DQ36
SA_DQ37
SA_DQ38
SA_DQ39
SA_DQ40
SA_DQ41
SA_DQ42
SA_DQ43
SA_DQ44
SA_DQ45
SA_DQ46
SA_DQ47
SA_DQ48
SA_DQ49
SA_DQ50
SA_DQ51
SA_DQ52
SA_DQ53
SA_DQ54
SA_DQ55
SA_DQ56
SA_DQ57
SA_DQ58
SA_DQ59
SA_DQ60
SA_DQ61
SA_DQ62
SA_DQ63
DDR SYSTEM MEMORRY A
DDR SYSTEM MEMORRY A
SA_RCVEN#
SB_BS0
SB_BS1
SB_BS2
SB_CAS#
SB_DM0
SB_DM1
SB_DM2
SB_DM3
SB_DM4
SB_DM5
SB_DM6
SB_DM7
SB_DQS0
SB_DQS1
SB_DQS2
SB_DQS3
SB_DQS4
SB_DQS5
SB_DQS6
SB_DQS7
SB_DQS#0
SB_DQS#1
SB_DQS#2
SB_DQS#3
SB_DQS#4
SB_DQS#5
SB_DQS#6
SB_DQS#7
SB_MA0
SB_MA1
SB_MA2
SB_MA3
SB_MA4
SB_MA5
SB_MA6
SB_MA7
SB_MA8
SB_MA9
SB_MA10
SB_MA11
SB_MA12
SB_MA13
SB_RAS#
SB_RCVEN#
SB_WE#
DDR_B_D[0..63] 14
DDR_B_BS[0..2] 14
DDR_B_DM[0..7] 14
DDR_B_DQS[0..7] 14
DDR_B_DQS#[0..7] 14
DDR_B_MA[0..13] 14
DDR_B_BS0
AY17
DDR_B_BS1
BG18
DDR_B_BS2
BG36
DDR_B_CAS#
BE17
DDR_B_DM0
AR50
DDR_B_DM1
BD49
DDR_B_DM2
BK45
DDR_B_DM3
BL39
DDR_B_DM4
BH12
DDR_B_DM5
BJ7
DDR_B_DM6
BF3
DDR_B_DM7
AW2
DDR_B_DQS0
AT50
DDR_B_DQS1
BD50
DDR_B_DQS2
BK46
DDR_B_DQS3
BK39
DDR_B_DQS4
BJ12
DDR_B_DQS5
BL7
DDR_B_DQS6
BE2
DDR_B_DQS7
AV2
DDR_B_DQS#0
AU50
DDR_B_DQS#1
BC50
DDR_B_DQS#2
BL45
DDR_B_DQS#3
BK38
DDR_B_DQS#4
BK12
DDR_B_DQS#5
BK7
DDR_B_DQS#6
BF2
DDR_B_DQS#7
AV3
DDR_B_MA0
BC18
DDR_B_MA1
BG28
DDR_B_MA2
BG25
DDR_B_MA3
AW17
DDR_B_MA4
BF25
DDR_B_MA5
BE25
DDR_B_MA6
BA29
DDR_B_MA7
BC28
DDR_B_MA8
AY28
DDR_B_MA9
BD37
DDR_B_MA10
BG17
DDR_B_MA11
BE37
DDR_B_MA12
BA39
DDR_B_MA13
BG13
DDR_B_RAS#
AV16
SB_RCVEN#
AY18
DDR_B_WE#
BC17
DDR_B_RAS# 14
TP59 TP59
DDR_B_WE# 14
CRESTLINE-GP-U
CRESTLINE-GP-U
CRESTLINE-GP-U
CRESTLINE-GP-U
<Core Design>
<Core Design>
<Core Design>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
CRESTLINE(2/6)-DDR2 A/B CH
CRESTLINE(2/6)-DDR2 A/B CH
CRESTLINE(2/6)-DDR2 A/B CH
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
A3
A3
A3
Date: Sheet
Date: Sheet
Date: Sheet
Pamirs-Discrete
Pamirs-Discrete
Pamirs-Discrete
8
8
8
of
of
of
A
SA
SA
SA
47 Wednesday, October 18, 2006
47 Wednesday, October 18, 2006
47 Wednesday, October 18, 2006
5
3 OF 10
3 OF 10
U23C
U23C
J40
L_BKLT_CTRL
H39
L_BKLT_EN
E39
L_CTRL_CLK
E40
L_CTRL_DATA
C37
L_DDC_CLK
D35
L_DDC_DATA
K40
L_VDD_EN
D D
C C
B B
L41
LVDS_IBG
L43
LVDS_VBG
N41
LVDS_VREFH
N40
LVDS_VREFL
D46
LVDSA_CLK#
C45
LVDSA_CLK
D44
LVDSB_CLK#
E42
LVDSB_CLK
G51
LVDSA_DATA#0
E51
LVDSA_DATA#1
F49
LVDSA_DATA#2
G50
LVDSA_DATA0
E50
LVDSA_DATA1
F48
LVDSA_DATA2
G44
LVDSB_DATA#0
B47
LVDSB_DATA#1
B45
LVDSB_DATA#2
E44
LVDSB_DATA0
A47
LVDSB_DATA1
A45
LVDSB_DATA2
E27
TVA_DAC
G27
TVB_DAC
K27
TVC_DAC
F27
TVA_RTN
J27
TVB_RTN
L27
TVC_RTN
M35
TV_DCONSEL0
P33
TV_DCONSEL1
H32
CRT_BLUE
G32
CRT_BLUE#
K29
CRT_GREEN
J29
CRT_GREEN#
F29
CRT_RED
E29
CRT_RED#
K33
CRT_DDC_CLK
G35
CRT_DDC_DATA
E33
CRT_VSYNC
C32
CRT_TVO_IREF
F33
CRT_HSYNC
CRESTLINE-GP-U
CRESTLINE-GP-U
PEG_COMPI
PEG_COMPO
LVDS
LVDS
PEG_RX#10
PEG_RX#11
PEG_RX#12
PEG_RX#13
PEG_RX#14
PEG_RX#15
TV VGA
TV VGA
PEG_TX#10
PCI_EXPRESS GRAPHICS
PCI_EXPRESS GRAPHICS
PEG_TX#11
PEG_TX#12
PEG_TX#13
PEG_TX#14
PEG_TX#15
PEG_RX#0
PEG_RX#1
PEG_RX#2
PEG_RX#3
PEG_RX#4
PEG_RX#5
PEG_RX#6
PEG_RX#7
PEG_RX#8
PEG_RX#9
PEG_RX0
PEG_RX1
PEG_RX2
PEG_RX3
PEG_RX4
PEG_RX5
PEG_RX6
PEG_RX7
PEG_RX8
PEG_RX9
PEG_RX10
PEG_RX11
PEG_RX12
PEG_RX13
PEG_RX14
PEG_RX15
PEG_TX#0
PEG_TX#1
PEG_TX#2
PEG_TX#3
PEG_TX#4
PEG_TX#5
PEG_TX#6
PEG_TX#7
PEG_TX#8
PEG_TX#9
PEG_TX0
PEG_TX1
PEG_TX2
PEG_TX3
PEG_TX4
PEG_TX5
PEG_TX6
PEG_TX7
PEG_TX8
PEG_TX9
PEG_TX10
PEG_TX11
PEG_TX12
PEG_TX13
PEG_TX14
PEG_TX15
4
1D05V_S0
N43
M43
J51
L51
N47
T45
T50
U40
Y44
Y40
AB51
W49
AD44
AD40
AG46
AH49
AG45
AG41
J50
L50
M47
U44
T49
T41
W45
W41
AB50
Y48
AC45
AC41
AH47
AG49
AH45
AG42
N45
U39
U47
N51
R50
T42
Y43
W46
W38
AD39
AC46
AC49
AC42
AH39
AE49
AH44
M45
T38
T46
N50
R51
U43
W42
Y47
Y39
AC38
AD47
AC50
AD43
AG39
AE50
AH43
1 2
R398 24D9R2F-L-GP R398 24D9R2F-L-GP
PEGCOMP
PEG_RXP15 41
PEG_RXP14 41
PEG_RXP13 41
PEG_RXP12 41
PEG_RXP11 41
PEG_RXP10 41
PEG_RXP9 41
PEG_RXP8 41
PEG_RXP7 41
PEG_RXP6 41
PEG_RXP5 41
PEG_RXP4 41
PEG_RXP3 41
PEG_RXP2 41
PEG_RXP1 41
PEG_RXP0 41
PEG_RXN15 41
PEG_RXN14 41
PEG_RXN13 41
PEG_RXN12 41
PEG_RXN11 41
PEG_RXN10 41
PEG_RXN9 41
PEG_RXN8 41
PEG_RXN7 41
PEG_RXN6 41
PEG_RXN5 41
PEG_RXN4 41
PEG_RXN3 41
PEG_RXN2 41
PEG_RXN1 41
TXN0
TXN1
TXN2
TXN3
TXN4
TXN5
TXN6
TXN7
TXN8
TXN9
TXN10
TXN11
TXN12
TXN13
TXN14
TXN15
TXP0
TXP1
TXP2
TXP3
TXP4
TXP5
TXP6
TXP7
TXP8
TXP9
TXP10
TXP11
TXP12
TXP13
TXP14
TXP15
PEG_RXN0 41
1 2
C489 SCD1U10V2KX-5GP C489 SCD1U10V2KX-5GP
1 2
C506 SCD1U10V2KX-5GP C506 SCD1U10V2KX-5GP
1 2
C480 SCD1U10V2KX-5GP C480 SCD1U10V2KX-5GP
1 2
C195 SCD1U10V2KX-5GP C195 SCD1U10V2KX-5GP
1 2
C196 SCD1U10V2KX-5GP C196 SCD1U10V2KX-5GP
1 2
C502 SCD1U10V2KX-5GP C502 SCD1U10V2KX-5GP
1 2
C499 SCD1U10V2KX-5GP C499 SCD1U10V2KX-5GP
1 2
C487 SCD1U10V2KX-5GP C487 SCD1U10V2KX-5GP
1 2
C512 SCD1U10V2KX-5GP C512 SCD1U10V2KX-5GP
1 2
C491 SCD1U10V2KX-5GP C491 SCD1U10V2KX-5GP
1 2
C494 SCD1U10V2KX-5GP C494 SCD1U10V2KX-5GP
1 2
C189 SCD1U10V2KX-5GP C189 SCD1U10V2KX-5GP
1 2
C486 SCD1U10V2KX-5GP C486 SCD1U10V2KX-5GP
1 2
C482 SCD1U10V2KX-5GP C482 SCD1U10V2KX-5GP
1 2
C191 SCD1U10V2KX-5GP C191 SCD1U10V2KX-5GP
1 2
C483 SCD1U10V2KX-5GP C483 SCD1U10V2KX-5GP
1 2
C490 SCD1U10V2KX-5GP C490 SCD1U10V2KX-5GP
1 2
C507 SCD1U10V2KX-5GP C507 SCD1U10V2KX-5GP
1 2
C479 SCD1U10V2KX-5GP C479 SCD1U10V2KX-5GP
1 2
C194 SCD1U10V2KX-5GP C194 SCD1U10V2KX-5GP
1 2
C197 SCD1U10V2KX-5GP C197 SCD1U10V2KX-5GP
1 2
C501 SCD1U10V2KX-5GP C501 SCD1U10V2KX-5GP
1 2
C500 SCD1U10V2KX-5GP C500 SCD1U10V2KX-5GP
1 2
C488 SCD1U10V2KX-5GP C488 SCD1U10V2KX-5GP
1 2
C515 SCD1U10V2KX-5GP C515 SCD1U10V2KX-5GP
1 2
C492 SCD1U10V2KX-5GP C492 SCD1U10V2KX-5GP
1 2
C495 SCD1U10V2KX-5GP C495 SCD1U10V2KX-5GP
1 2
C190 SCD1U10V2KX-5GP C190 SCD1U10V2KX-5GP
1 2
C485 SCD1U10V2KX-5GP C485 SCD1U10V2KX-5GP
1 2
C481 SCD1U10V2KX-5GP C481 SCD1U10V2KX-5GP
1 2
C192 SCD1U10V2KX-5GP C192 SCD1U10V2KX-5GP
1 2
C484 SCD1U10V2KX-5GP C484 SCD1U10V2KX-5GP
PEGCOMP trace
width and spacing
is 20/25 mils.
PEG_TXP15 41
PEG_TXP14 41
PEG_TXP13 41
PEG_TXP12 41
PEG_TXP11 41
PEG_TXP10 41
PEG_TXP9 41
PEG_TXP8 41
PEG_TXP7 41
PEG_TXP6 41
PEG_TXP5 41
PEG_TXP4 41
PEG_TXP3 41
PEG_TXP2 41
PEG_TXP1 41
PEG_TXP0 41
PEG_TXN15 41
PEG_TXN14 41
PEG_TXN13 41
PEG_TXN12 41
PEG_TXN11 41
PEG_TXN10 41
PEG_TXN9 41
PEG_TXN8 41
PEG_TXN7 41
PEG_TXN6 41
PEG_TXN5 41
PEG_TXN4 41
PEG_TXN3 41
PEG_TXN2 41
PEG_TXN1 41
PEG_TXN0 41
3
2
1
Strap Pin Table
010 = FSB 800MHz
CFG[2:0] FSB Freq select
CFG5 (DMI select)
CFG6 Reserved
CFG7 (CPU Strap)
CFG8 (Low power PCIE)
(PCIE Graphics Lane Reversal)
CFG9
CFG[11:10] Reserved
CFG[13:12] (XOR/ALLZ)
CFG[15:14] Reserved
CFG16 (FSB Dynamic ODT)
CFG[18:17] Reversed
SDVO_CTRLDATA 0 = No SDVO Device Present *
CFG19(DMI Lane Reversal)
CFG20(PCIE/SDVO consurrent)
011 = FSB 667MHz
Others = Reserved
0 = DMI x 2
1 = DMI x 4 *
0 = Reserved
1 = Mobile CPU *
0 = Normal mode
1 = Low Power mode *
0 = Reverse Lane
1 = Normal Operation *
00 = Reserved
01 = XOR Mode Enabled
10 = All Z Mode Enabled
11 = Normal Operation (Default)*
0 = Disable
1 = Enable *
1 = SDVO Device Present
0 = Normal Operation *
(Lane number in Order)
1 = Reverse lane
0 = Only PCIE or SDVO is operational *
1 = PCIE/SDVO are operating simu.
<Core Design>
<Core Design>
<Core Design>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
CRESTLINE(3/6)-VGA/LVDS/TV
CRESTLINE(3/6)-VGA/LVDS/TV
CRESTLINE(3/6)-VGA/LVDS/TV
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
A3
A3
A3
Monday, December 18, 2006
Date: Sheet
Monday, December 18, 2006
Date: Sheet
Monday, December 18, 2006
Date: Sheet
Pamirs-Discrete
Pamirs-Discrete
Pamirs-Discrete
94 7
94 7
94 7
of
of
of
SA
SA
SA
A
5
4
3
2
1
1D25V_S0_AXF
1D05V_S0
8 OF 10
8 OF 10
U23H
U23H
U13
VTT
VTT
VCC_AXD
VCC_AXD
VCC_AXD
VCC_AXD
VCC_AXD
VCC_AXD
VCC_AXD_NCTF
VCC_AXF
VCC_AXF
AXF
AXF
VCC_AXF
VCC_DMI
VCC_SM_CK
VCC_SM_CK
VCC_SM_CK
VCC_SM_CK
SM CK
SM CK
VCC_TX_LVDS
VCC_HV
HV
HV
VCC_HV
VCC_PEG
VCC_PEG
VCC_PEG
PEG
PEG
VCC_PEG
VCC_PEG
VCC_RXR_DMI
VCC_RXR_DMI
VTTLF
VTTLF
VTTLF
VTTLF
VTTLF
VTT
VTT
VTT
VTT
VTT
VTT
VTT
VTT
VTT
VTT
VTT
VTT
VTT
VTT
VTT
VTT
VTT
VTT
VTT
VTT
VTT
VTT
U12
U11
U9
U8
U7
U5
U3
U2
U1
T13
T11
T10
T9
T7
T6
T5
T3
T2
R3
R2
R1
AT23
AU28
AU24
AT29
AT25
AT30
AR29
B23
B21
A21
AJ50
BK24
BK23
BJ24
BJ23
A43
C40
B40
AD51
W50
W51
V49
V50
AH50
AH51
A7
F2
AH1
20mil
A33
B33
A30
B32
B49
H49
AL2
AM2
A41
B41
K50
K49
U51
AW18
AV19
AU19
AU18
AU17
AT22
AT21
AT19
AT18
AT17
AR17
AR16
BC29
BB29
C25
B25
C27
B27
B28
A28
M32
N28
AN2
U48
H42
J32
L29
J41
VCC_SYNC
VCCA_CRT_DAC
VCCA_CRT_DAC
VCCA_DAC_BG
VSSA_DAC_BG
VCCA_DPLLA
VCCA_DPLLB
VCCA_HPLL
VCCA_MPLL
VCCA_LVDS
VSSA_LVDS
VCCA_PEG_BG
VSSA_PEG_BG
VCCA_PEG_PLL
VCCA_SM
VCCA_SM
VCCA_SM
VCCA_SM
VCCA_SM
VCCA_SM
VCCA_SM
VCCA_SM
VCCA_SM
VCCA_SM
VCCA_SM_NCTF
VCCA_SM_NCTF
VCCA_SM_CK
VCCA_SM_CK
VCCA_TVA_DAC
VCCA_TVA_DAC
VCCA_TVB_DAC
VCCA_TVB_DAC
VCCA_TVC_DAC
VCCA_TVC_DAC
VCCD_CRT
VCCD_TVDAC
VCCD_QDAC
VCCD_HPLL
VCCD_PEG_PLL
VCCD_LVDS
VCCD_LVDS
CRESTLINE-GP-U
CRESTLINE-GP-U
POWER
POWER
A LVDS PLL CRT
A LVDS PLL CRT
AXD
AXD
A PEG
A PEG
TV A CK A SM
TV A CK A SM
DMI
DMI
LVDS TV/CRT
LVDS TV/CRT
D D
1D25V_S0_HPLL
1D25V_S0_MPLL
1D8V_S0_TXLVDS
3D3V_S0
C C
1D25V_S0
R173
R173
1 2
0R3-0-U-GP
0R3-0-U-GP
1 2
DY
DY
1 2
TC9
TC9
ST100U4VBM-U
ST100U4VBM-U
R177
R177
0R5J-5-GP
0R5J-5-GP
1D25V_S0_SM_CK
DY
DY
1 2
1 2
C528
C528
C533
C533
R107
R107
1 2
0R3-0-U-GP
0R3-0-U-GP
1 2
C579
C579
DY
DY
1 2
C535
C535
3D3V_S0_PEG_BG
1 2
C202
C202
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1D25V_S0_PEGPLL
1 2
C580
C580
SC4D7U25V5KX-GP
SC4D7U25V5KX-GP
ST22U6D3VBM-1GP
ST22U6D3VBM-1GP
1 2
C538
C538
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
C517
C517
1D25V_S0_A_SM
1 2
1 2
C560
C560
SCD22U16V3ZY-GP
SCD22U16V3ZY-GP
SC1KP50V2KX-1GP
SC1KP50V2KX-1GP
C555
C555
SC1U10V3KX-3GP
SC1U10V3KX-3GP
B B
SC1U10V3KX-3GP
SC1U10V3KX-3GP
SC1U10V3KX-3GP
SC1U10V3KX-3GP
SCD22U16V3ZY-GP
SCD22U16V3ZY-GP
1D5V_S0_TVDAC
1D25V_S0_HPLL
1D25V_S0_PEGPLL
ST220U2VBM-3GP
ST220U2VBM-3GP
DY
DY
1D25V_S0_AXD
VTTLF1
VTTLF2
VTTLF3
1 2
1 2
C299
C299
1 2
C525
C525
1 2
TC17
TC17
1 2
C520
C520
SCD47U16V3ZY-3GP
SCD47U16V3ZY-3GP
C549
C549
1 2
SC1U10V3KX-3GP
SC1U10V3KX-3GP
1D25V_S0_AXF
1D25V_S0_DMI
1D8V_S3_SM_CK
1D05V_S0_PEG
20mil
C301
C301
1 2
SCD47U16V3ZY-3GP
SCD47U16V3ZY-3GP
SCD47U16V3ZY-3GP
SCD47U16V3ZY-3GP
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
C521
C521
C565
C565
1 2
1 2
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
R175
R175
1 2
C546
C546
SC10U10V5KX-2GP
SC10U10V5KX-2GP
3D3V_S0_HV
1 2
C300
C300
1 2
SCD47U16V3ZY-3GP
SCD47U16V3ZY-3GP
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
0R5J-5-GP
0R5J-5-GP
C522
C522
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1D25V_S0
1D25V_S0_DMI
1D25V_S0_PEGPLL
C185
C185
SC10U10V5KX-2GP
SC10U10V5KX-2GP
1D05V_S0_PEG
1 2
1D05V_S0
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
TC15
TC15
C198
C198
1 2
1 2
ST220U2VBM-3GP
ST220U2VBM-3GP
1 2
1 2
R105
R105
0R3-0-U-GP
0R3-0-U-GP
L17
L17
1 2
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
C203
C203
1 2
BLM18PG121SN-1GP
BLM18PG121SN-1GP
C176
C176
1 2
TC3
TC3
ST220U2VBM-3GP
ST220U2VBM-3GP
D15
D15
2 1
SSM5818SLPT-GP
SSM5818SLPT-GP
3D3V_S0
1D25V_S0
1D25V_S0
R91
R91
1 2
0R5J-5-GP
0R5J-5-GP
R87
R87
SC10U10V5KX-2GP
SC10U10V5KX-2GP
1 2
DY
DY
0R5J-5-GP
0R5J-5-GP
1D05V_S0_D
R128
R128
10R2J-2-GP
10R2J-2-GP
SC10U10V5KX-2GP
SC10U10V5KX-2GP
1D05V_S0
1D25V_S0
SC10U10V5KX-2GP
SC10U10V5KX-2GP
R403
R403
1 2
1 2
1D8V_S3_SM_CK
DY
DY
1 2
C542
C542
SCD22U16V3ZY-GP
SCD22U16V3ZY-GP
1D5V_S0_TVDAC
SCD022U16V2KX-3GP
SCD022U16V2KX-3GP
1D25V_S0_HPLL
C575
C575
1D25V_S0_MPLL
C302
C302
1 2
0R2J-2-GP
0R2J-2-GP
1 2
C547
C547
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
C540
C540
SCD22U16V3ZY-GP
SCD22U16V3ZY-GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
C536
C536
1 2
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
SC10U10V5KX-2GP
SC10U10V5KX-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
3D3V_S0_HV
1 2
R412
R412
1 2
0R3-0-U-GP
0R3-0-U-GP
C548
C548
SC1U16V3ZY-GP
SC1U16V3ZY-GP
R117
R117
1 2
C550
C550
1 2
0R5J-5-GP
0R5J-5-GP
R176
R176
1 2
0R5J-5-GP
C537
C537
1 2
C573
C573
1 2
C297
C297
1 2
C518
C518
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
0R5J-5-GP
L46
L46
1 2
BLM18AG121SN-1GP
BLM18AG121SN-1GP
L20
L20
1 2
BLM18AG121SN-1GP
BLM18AG121SN-1GP
1D25V_S0
1D8V_S3
1D5V_S0
1D25V_S0
1D25V_S0
<Core Design>
<Core Design>
<Core Design>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
CRESTLINE(4/6)-PWR
CRESTLINE(4/6)-PWR
CRESTLINE(4/6)-PWR
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
A3
A3
A3
Date: Sheet
Date: Sheet
Date: Sheet
Pamirs-Discrete
Pamirs-Discrete
Pamirs-Discrete
10
10
10
of
of
of
A
SA
SA
SA
47 Thursday, December 14, 2006
47 Thursday, December 14, 2006
47 Thursday, December 14, 2006
5
7 OF 10
7 OF 10
U23G
1D05V_S0
D D
C574
C574
C544 SCD22U10V2KX-1GP C544 SCD22U10V2KX-1GP
1 2
TC8
TC8
C534 SCD22U10V2KX-1GP C534 SCD22U10V2KX-1GP
1 2
1 2
ST220U2VBM-3GP
ST220U2VBM-3GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
C543 SCD1U16V2ZY-2GP C543 SCD1U16V2ZY-2GP
1 2
1 2
C C
1D05V_S0
1 2
1 2
C563
C563
C566
C566
SC10U10V5KX-2GP
SC10U10V5KX-2GP
SC10U10V5KX-2GP
SC10U10V5KX-2GP
B B
C531 SCD1U16V2ZY-2GP C531 SCD1U16V2ZY-2GP
C529 SCD1U16V2ZY-2GP C529 SCD1U16V2ZY-2GP
C532 SCD1U16V2ZY-2GP C532 SCD1U16V2ZY-2GP
C527
C527
C552
C552
1 2
1 2
SCD22U10V2KX-1GP
SCD22U10V2KX-1GP
SCD22U10V2KX-1GP
SCD22U10V2KX-1GP
1 2
1 2
1 2
AB33
AB36
AB37
AC33
AC35
AC36
AD35
AD36
AF33
AF36
AH33
AH35
AH36
AH37
AJ33
AJ35
AK33
AK35
AK36
AK37
AD33
AJ36
AM35
AL33
AL35
AA33
AA35
AA36
AP35
AP36
AR35
AR36
AL24
AL26
AL28
AM26
AM28
AM29
AM31
AM32
AM33
AP29
AP31
AP32
AP33
AL29
AL31
AL32
AR31
AR32
AR33
Y32
Y33
Y35
Y36
Y37
T30
T34
T35
U29
U31
U32
U33
U35
U36
V32
V33
V36
V37
U23G
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_AXM_NCTF
VCC_AXM_NCTF
VCC_AXM_NCTF
VCC_AXM_NCTF
VCC_AXM_NCTF
VCC_AXM_NCTF
VCC_AXM_NCTF
VCC_AXM_NCTF
VCC_AXM_NCTF
VCC_AXM_NCTF
VCC_AXM_NCTF
VCC_AXM_NCTF
VCC_AXM_NCTF
VCC_AXM_NCTF
VCC_AXM_NCTF
VCC_AXM_NCTF
VCC_AXM_NCTF
VCC_AXM_NCTF
VCC_AXM_NCTF
CRESTLINE-GP-U
CRESTLINE-GP-U
VSS_NCTF
VSS_NCTF
VSS_NCTF
VSS_NCTF
VSS_NCTF
VSS_NCTF
VSS_NCTF
VSS_NCTF
VSS_NCTF
VSS_NCTF
VSS_NCTF
VSS_NCTF
VSS_NCTF
VSS_NCTF
VSS_NCTF
VSS NCTF
VSS NCTF
VSS_NCTF
VSS_NCTF
VSS_NCTF
VSS_NCTF
VSS_NCTF
VSS_NCTF
VCC NCTF
VCC NCTF
POWER
POWER
VSS SCB VSS AXM
VSS SCB VSS AXM
VSS AXM NCTF
VSS AXM NCTF
1D05V_S0 3D3V_S0
VSS_SCB
VSS_SCB
VSS_SCB
VSS_SCB
VSS_SCB
VSS_SCB
VCC_AXM
VCC_AXM
VCC_AXM
VCC_AXM
VCC_AXM
VCC_AXM
VCC_AXM
CH751H-40PT-1GP
CH751H-40PT-1GP
T27
T37
U24
U28
V31
V35
AA19
AB17
AB35
AD19
AD37
AF17
AF35
AK17
AM17
AM24
AP26
AP28
AR15
AR19
AR28
A3
B2
C1
BL1
BL51
A51
AT33
AT31
AK29
AK24
AK23
AJ26
AJ23
4
MCHGND1
MCHGND2
R166 0R2J-2-GP
R166 0R2J-2-GP
MCHGND3
R167 0R2J-2-GP
R167 0R2J-2-GP
MCHGND4
R169 0R2J-2-GP
R169 0R2J-2-GP
MCHGND5
R170 0R2J-2-GP
R170 0R2J-2-GP
MCHGND6
R113 0R2J-2-GP
R113 0R2J-2-GP
R120 0R2J-2-GP
R120 0R2J-2-GP
1D05V_S0
D33
D33
K A
1 2
DY
DY
1 2
DY
DY
1 2
DY
DY
1 2
DY
DY
1 2
DY
DY
1 2
DY
DY
R408
R408
10R2J-2-GP
10R2J-2-GP
3
1D05V_S0
AT35
AT34
AH28
AC32
AC31
AK32
AJ31
AJ28
AH32
AH31
AH29
AF32
R409
R409
VCC_GMCH1
1 2
0R3-0-U-GP
0R3-0-U-GP
1D8V_S3
C530
C530
C261
C261
1 2
1 2
C558 SC1U10V3KX-3GP C558 SC1U10V3KX-3GP
ST220U2VBM-3GP
ST220U2VBM-3GP
TC20
TC20
1 2
ST220U2VBM-3GP
ST220U2VBM-3GP
SC10U10V5KX-2GP
SC10U10V5KX-2GP
TC4
TC4
DY
DY
1 2
1 2
1 2
1 2
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
1D05V_S0
SC10U10V5KX-2GP
SC10U10V5KX-2GP
C551
C551
1 2
1 2
C557
C557
C524 SCD01U16V2KX-3GP C524 SCD01U16V2KX-3GP
C556 SCD1U16V2ZY-2GP C556 SCD1U16V2ZY-2GP
1 2
AU32
AU33
AU35
AV33
AW33
AW35
AY35
BA32
BA33
BA35
BB33
BC32
BC33
BC35
BD32
BD35
BE32
BE33
BE35
BF33
BF34
BG32
BG33
BG35
BH32
BH34
BH35
BJ32
BJ33
BJ34
BK32
BK33
BK34
BK35
BL33
AU30
AA20
AA23
AA26
AA28
AB21
AB24
AB29
AC20
AC21
AC23
AC24
AC26
AC28
AC29
AD20
AD23
AD24
AD28
AF21
AF26
AA31
AH20
AH21
AH23
AH24
AH26
AD31
AJ20
AN14
U23F
U23F
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
R30
VCC
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
VCC_SM
R20
VCC_AXG
T14
VCC_AXG
W13
VCC_AXG
W14
VCC_AXG
Y12
VCC_AXG
VCC_AXG
VCC_AXG
VCC_AXG
VCC_AXG
VCC_AXG
VCC_AXG
VCC_AXG
VCC_AXG
VCC_AXG
VCC_AXG
VCC_AXG
VCC_AXG
VCC_AXG
VCC_AXG
VCC_AXG
VCC_AXG
VCC_AXG
VCC_AXG
VCC_AXG
VCC_AXG
VCC_AXG
VCC_AXG
VCC_AXG
VCC_AXG
VCC_AXG
VCC_AXG
VCC_AXG
VCC_AXG
VCC_AXG
CRESTLINE-GP-U
CRESTLINE-GP-U
2
LIB C
6 OF 10
6 OF 10
VCC CORE
VCC CORE
POWER
POWER
VCC SM
VCC SM
VCC GFX
VCC GFX
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC GFX NCTF
VCC GFX NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_SM_LF
VCC_SM_LF
VCC_SM_LF
VCC_SM_LF
VCC_SM_LF
VCC_SM_LF
VCC_SM_LF
VCC SM LF
VCC SM LF
T17
T18
T19
T21
T22
T23
T25
U15
U16
U17
U19
U20
U21
U23
U26
V16
V17
V19
V20
V21
V23
V24
Y15
Y16
Y17
Y19
Y20
Y21
Y23
Y24
Y26
Y28
Y29
AA16
AA17
AB16
AB19
AC16
AC17
AC19
AD15
AD16
AD17
AF16
AF19
AH15
AH16
AH17
AH19
AJ16
AJ17
AJ19
AK16
AK19
AL16
AL17
AL19
AL20
AL21
AL23
AM15
AM16
AM19
AM20
AM21
AM23
AP15
AP16
AP17
AP19
AP20
AP21
AP23
AP24
AR20
AR21
AR23
AR24
AR26
V26
V28
V29
Y31
AW45
BC39
BE39
BD17
BD4
AW8
AT6
1D05V_S0
VCCSM_LF1
VCCSM_LF2
VCCSM_LF3
VCCSM_LF4
VCCSM_LF5
VCCSM_LF6
VCCSM_LF7
1
C553
C553
C539 SCD1U16V2ZY-2GP C539 SCD1U16V2ZY-2GP
1 2
C545
C545
1 2
1 2
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
SCD22U10V2KX-1 GP
SCD22U10V2KX-1GP
C186 SC1U10V3KX-3 GP C186 SC1U10V3KX-3GP
C188 SCD47U16V3ZY-3GP C188 SCD47U16V3ZY-3GP
C559 SCD22U10V2KX-1 GP C559 SCD22U10V2KX-1GP
1 2
1 2
C187 SC1U10V3KX-3GP C187 SC1U10V3KX-3GP
1 2
C567 SCD1U16V2ZY-2GP C567 SCD1U16V2ZY-2GP1 2C568 SCD1U16V2ZY-2GP C568 SCD1U16V2ZY-2GP
C576 SCD22U10V2KX-1GP C576 SCD22U10V2KX-1GP
1 2
1 2
1 2
<Core Design>
<Core Design>
<Core Design>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
CRESTLINE(5/6)-PWR/GND
CRESTLINE(5/6)-PWR/GND
CRESTLINE(5/6)-PWR/GND
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
Date: Sheet
Taipei Hsien 221, Taiwan, R.O.C.
Pamirs-Discrete
Pamirs-Discrete
Pamirs-Discrete
11
11
11
of
of
of
A
SA
SA
SA
47 Monday, December 18, 2006
47 Monday, December 18, 2006
47 Monday, December 18, 2006
5
U23I
U23I
A13
VSS
A15
VSS
A17
VSS
A24
VSS
D D
C C
B B
AA21
AA24
AA29
AB20
AB23
AB26
AB28
AB31
AC10
AC13
AC3
AC39
AC43
AC47
AD1
AD21
AD26
AD29
AD3
AD41
AD45
AD49
AD5
AD50
AD8
AE10
AE14
AE6
AF20
AF23
AF24
AF31
AG2
AG38
AG43
AG47
AG50
AH3
AH40
AH41
AH7
AH9
AJ11
AJ13
AJ21
AJ24
AJ29
AJ32
AJ43
AJ45
AJ49
AK20
AK21
AK26
AK28
AK31
AK51
AM11
AM13
AM3
AM4
AM41
AM45
AN1
AN38
AN39
AN43
AN5
AN7
AP4
AP48
AP50
AR11
AR2
AR39
AR44
AR47
AR7
AT10
AT14
AT41
AT49
AU1
AU23
AU29
AU3
AU36
AU49
AU51
AV39
AV48
AW1
AW12
AW16
AL1
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
CRESTLINE-GP-U
CRESTLINE-GP-U
9 OF 10
9 OF 10
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
4
AW24
AW29
AW32
AW5
AW7
AY10
AY24
AY37
AY42
AY43
AY45
AY47
AY50
B10
B20
B24
B29
B30
B35
B38
B43
B46
B5
B8
BA1
BA17
BA18
BA2
BA24
BB12
BB25
BB40
BB44
BB49
BB8
BC16
BC24
BC25
BC36
BC40
BC51
BD13
BD2
BD28
BD45
BD48
BD5
BE1
BE19
BE23
BE30
BE42
BE51
BE8
BF12
BF16
BF36
BG19
BG2
BG24
BG29
BG39
BG48
BG5
BG51
BH17
BH30
BH44
BH46
BH8
BJ11
BJ13
BJ38
BJ4
BJ42
BJ46
BK15
BK17
BK25
BK29
BK36
BK40
BK44
BK6
BK8
BL11
BL13
BL19
BL22
BL37
BL47
C12
C16
C19
C28
C29
C33
C36
C41
3
10 OF 10
10 OF 10
U23J
U23J
C46
VSS
C50
VSS
C7
VSS
D13
VSS
D24
VSS
D3
VSS
D32
VSS
D39
VSS
D45
VSS
D49
VSS
E10
VSS
E16
VSS
E24
VSS
E28
VSS
E32
VSS
E47
VSS
F19
VSS
F36
VSS
F4
VSS
F40
VSS
F50
VSS
G1
VSS
G13
VSS
G16
VSS
G19
VSS
G24
VSS
G28
VSS
G29
VSS
G33
VSS
G42
VSS
G45
VSS
G48
VSS
G8
VSS
H24
VSS
H28
VSS
H4
VSS
H45
VSS
J11
VSS
J16
VSS
J2
VSS
J24
VSS
J28
VSS
J33
VSS
J35
VSS
J39
VSS
K12
VSS
K47
VSS
K8
VSS
L1
VSS
L17
VSS
L20
VSS
L24
VSS
L28
VSS
L3
VSS
L33
VSS
L49
VSS
M28
VSS
M42
VSS
M46
VSS
M49
VSS
M5
VSS
M50
VSS
M9
VSS
N11
VSS
N14
VSS
N17
VSS
N29
VSS
N32
VSS
N36
VSS
N39
VSS
N44
VSS
N49
VSS
N7
VSS
P19
VSS
P2
VSS
P23
VSS
P3
VSS
P50
VSS
R49
VSS
T39
VSS
T43
VSS
T47
VSS
U41
VSS
U45
VSS
U50
VSS
V2
VSS
V3
VSS
CRESTLINE-GP-U
CRESTLINE-GP-U
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
W11
W39
W43
W47
W5
W7
Y13
Y2
Y41
Y45
Y49
Y5
Y50
Y11
P29
T29
T31
T33
R28
AA32
AB32
AD32
AF28
AF29
AT27
AV25
H50
2
<Core Design>
<Core Design>
<Core Design>
Title
Title
Title
CRESTLINE(6/6)-PWR/GND
CRESTLINE(6/6)-PWR/GND
CRESTLINE(6/6)-PWR/GND
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
A3
A3
A3
Date: Sheet of
Date: Sheet
Date: Sheet
Pamirs-Discrete
Pamirs-Discrete
Pamirs-Discrete
1
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
of
of
47 Wednesday, October 18, 2006
47 Wednesday, October 18, 2006
12
12
12
47 Wednesday, October 18, 2006
SA
SA
SA
A
5
4
3
2
1
DDR_A_DQS#[0..7] 8
DDR_A_D[0..63] 8
DDR_A_DM[0..7] 8
DDR_A_DQS[0..7] 8
DDR_A_MA[0..13] 8
D D
C C
B B
A A
Layout Note:
Place near DM1
1D8V_S3
DY
DY
DY
C213
C213
C238
C238
1 2
SC2D2U16V5ZY-2GP
SC2D2U16V5ZY-2GP
Layout Note:
Place one cap close to every 2 pullup
resistors terminated to +0.9VS
DDR_VREF_S0
DY
DY
C503
C503
1 2
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
DDR_A_MA8
DDR_A_MA5
DDR_A_MA3
DDR_A_MA1
DDR_A_RAS#
DDR_CS0_DIMMA#
DDR_A_MA10
DDR_A_BS0
DDR_A_WE#
DDR_CS1_DIMMA#
M_ODT1
DDR_A_CAS#
DDR_CKE1_DIMMA DDR_A_MA14
1 2
SC2D2U16V5ZY-2GP
SC2D2U16V5ZY-2GP
C498
C498
1 2
1 2
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
RN13 SRN56J-4-GP RN13 SRN56J-4-GP
1
2 3
RN17 SRN56J-4-G P RN17 SRN56J-4-G P
1
2 3
RN58 SRN56J-4-G P RN58 SRN56J-4-G P
1
2 3
RN20 SRN56J-4-G P RN20 SRN56J-4-G P
1
2 3
RN23 SRN56J-4-G P RN23 SRN56J-4-G P
1
2 3
RN26 SRN56J-4-GP RN26 SRN56J-4-GP
1
2 3
RN53 SRN56J-4-GP RN53 SRN56J-4-GP
1
2 3
5
DY
DY
C511
C511
1 2
C251
C251
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
SC2D2U16V5ZY-2GP
SC2D2U16V5ZY-2GP
C509
C509
4
4
4
4
4
4
4
DY
C262
C262
1 2
SC2D2U16V5ZY-2GP
SC2D2U16V5ZY-2GP
DY
DY
C516
C516
1 2
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
DDR_VREF_S0
RN8 SRN56J-4-GP RN8 SRN56J-4-GP
4
4
4
4
4
4
4
1 2
1 2
RN55 SRN56J-4-GP RN55 SRN56J-4-GP
RN11 SRN56J-4-GP RN11 SRN56J-4-GP
RN56 SRN56J-4-GP RN56 SRN56J-4-GP
RN57 SRN56J-4-GP RN57 SRN56J-4-GP
RN59 SRN56J-4-GP RN59 SRN56J-4-GP
RN54 SRN56J-4-GP RN54 SRN56J-4-GP
C272
C272
C514
C514
SC2D2U16V5ZY-2GP
SC2D2U16V5ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
DDR_A_BS[0..2] 8
DY
DY
C217
C217
1 2
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
C523
C523
1 2
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
DDR_A_BS2
1
DDR_CKE0_DIMMA
2 3
DDR_A_MA7
1
DDR_A_MA6
2 3
DDR_A_MA12
1
DDR_A_MA9
2 3
DDR_A_MA4
1
DDR_A_MA2
2 3
DDR_A_MA0
1
DDR_A_BS1
2 3
M_ODT0
1
DDR_A_MA13
2 3
1
DDR_A_MA11
2 3
DY
DY
C519
C519
1 2
C242
C242
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
C204
C204
1 2
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
C231
C231
1 2
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
C241
C241
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
4
C224
C224
1 2
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
C216
C216
1 2
1 2
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
TC5
TC5
1 2
ST220U2VBM-3GP
ST220U2VBM-3GP
C227
C227
C255
C255
1 2
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
Layout Note:
Place these resistors
closely DM1,all
trace length Max=1.5"
DDR_VREF_S3
DDR_A_MA14 7
M_ODT0 7
M_ODT1 7
DDR_VREF_S3
C76
C76
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
DDR_A_MA0
DDR_A_MA1
DDR_A_MA2
DDR_A_MA3
DDR_A_MA4
DDR_A_MA5
DDR_A_MA6
DDR_A_MA7
DDR_A_MA8
DDR_A_MA9
DDR_A_MA10
DDR_A_MA11
DDR_A_MA12
DDR_A_MA13
DDR_A_MA14
DDR_A_BS2 DDR_A_DM0
DDR_A_BS0
DDR_A_BS1
DDR_A_D0
DDR_A_D1
DDR_A_D2
DDR_A_D3
DDR_A_D4
DDR_A_D5
DDR_A_D6
DDR_A_D7
DDR_A_D8
DDR_A_D9
DDR_A_D10
DDR_A_D11
DDR_A_D12
DDR_A_D13
DDR_A_D14
DDR_A_D15
DDR_A_D16
DDR_A_D17
DDR_A_D18
DDR_A_D19
DDR_A_D20
DDR_A_D21
DDR_A_D22
DDR_A_D23
DDR_A_D24
DDR_A_D25
DDR_A_D26
DDR_A_D27
DDR_A_D28
DDR_A_D29
DDR_A_D30
DDR_A_D31
DDR_A_D32
DDR_A_D33
DDR_A_D34
DDR_A_D35
DDR_A_D36
DDR_A_D37
DDR_A_D38
DDR_A_D39
DDR_A_D40
DDR_A_D41
DDR_A_D42
DDR_A_D43
DDR_A_D44
DDR_A_D45
DDR_A_D46
DDR_A_D47
DDR_A_D48
DDR_A_D49
DDR_A_D50
DDR_A_D51
DDR_A_D52
DDR_A_D53
DDR_A_D54
DDR_A_D55
DDR_A_D56
DDR_A_D57
DDR_A_D58
DDR_A_D59
DDR_A_D60
DDR_A_D61
DDR_A_D62
DDR_A_D63
DDR_A_DQS#0
DDR_A_DQS#1
DDR_A_DQS#2
DDR_A_DQS#3
DDR_A_DQS#4
DDR_A_DQS#5
DDR_A_DQS#6
DDR_A_DQS#7
DDR_A_DQS0
DDR_A_DQS1
DDR_A_DQS2
DDR_A_DQS3
DDR_A_DQS4
DDR_A_DQS5
DDR_A_DQS6
DDR_A_DQS7
M_ODT0
M_ODT1
SC2D2U16V5ZY-2GP
SC2D2U16V5ZY-2GP
1 2
1 2
C82
C82
3
MH1
102
101
100
99
98
97
94
92
93
91
105
90
89
116
86
84
85
107
106
5
7
17
19
4
6
14
16
23
25
35
37
20
22
36
38
43
45
55
57
44
46
56
58
61
63
73
75
62
64
74
76
123
125
135
137
124
126
134
136
141
143
151
153
140
142
152
154
157
159
173
175
158
160
174
176
179
181
189
191
180
182
192
194
11
29
49
68
129
146
167
186
13
31
51
70
131
148
169
188
114
119
1
2
202
DM2
DM2
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
A10/AP
A11
A12
A13
A14
A15
A16/BA2
BA0
BA1
DQ0
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
DQ8
DQ9
DQ10
DQ11
DQ12
DQ13
DQ14
DQ15
DQ16
DQ17
DQ18
DQ19
DQ20
DQ21
DQ22
DQ23
DQ24
DQ25
DQ26
DQ27
DQ28
DQ29
DQ30
DQ31
DQ32
DQ33
DQ34
DQ35
DQ36
DQ37
DQ38
DQ39
DQ40
DQ41
DQ42
DQ43
DQ44
DQ45
DQ46
DQ47
DQ48
DQ49
DQ50
DQ51
DQ52
DQ53
DQ54
DQ55
DQ56
DQ57
DQ58
DQ59
DQ60
DQ61
DQ62
DQ63
DQS0#
DQS1#
DQS2#
DQS3#
DQS4#
DQS5#
DQS6#
DQS7#
DQS0
DQS1
DQS2
DQS3
DQS4
DQS5
DQS6
DQS7
OTD0
OTD1
VREF
VSS
GND
MH1
DDR2-200P-20-GP-U
DDR2-200P-20-GP-U
RAS#
WE#
CAS#
CS0#
CS1#
CKE0
CKE1
CK0#
CK1#
VDDSPD
NC#50
NC#69
NC#83
NC#120
NC#163/TEST
GND
108
109
113
110
115
79
80
30
CK0
32
164
CK1
166
10
DM0
26
DM1
52
DM2
67
DM3
130
DM4
147
DM5
170
DM6
185
DM7
195
SDA
197
SCL
199
R416 10KR2J-3-GP R416 10KR2J-3-GP
198
SA0
R417 10KR2J-3-GP R417 10KR2J-3-GP
200
SA1
50
69
83
120
163
81
VDD
82
VDD
87
VDD
88
VDD
95
VDD
96
VDD
103
VDD
104
VDD
111
VDD
112
VDD
117
VDD
118
VDD
3
VSS
8
VSS
9
VSS
12
VSS
15
VSS
18
VSS
21
VSS
24
VSS
27
VSS
28
VSS
33
VSS
34
VSS
39
VSS
40
VSS
41
VSS
42
VSS
47
VSS
48
VSS
53
VSS
54
VSS
59
VSS
60
VSS
65
VSS
66
VSS
71
VSS
72
VSS
77
VSS
78
VSS
121
VSS
122
VSS
127
VSS
128
VSS
132
VSS
133
VSS
138
VSS
139
VSS
144
VSS
145
VSS
149
VSS
150
VSS
155
VSS
156
VSS
161
VSS
162
VSS
165
VSS
168
VSS
171
VSS
172
VSS
177
VSS
178
VSS
183
VSS
184
VSS
187
VSS
190
VSS
193
VSS
196
VSS
201
MH2
MH2
2
DDR_A_RAS#
DDR_A_WE#
DDR_A_CAS#
DDR_CS0_DIMMA#
DDR_CS1_DIMMA#
DDR_CKE0_DIMMA
DDR_CKE1_DIMMA
M_CLK_DDR0
M_CLK_DDR#0
M_CLK_DDR1
M_CLK_DDR#1
DDR_A_DM1
DDR_A_DM2
DDR_A_DM3
DDR_A_DM4
DDR_A_DM5
DDR_A_DM6
DDR_A_DM7
ICH_SMBDATA
ICH_SMBCLK
1 2
1 2
1D8V_S3
<Core Design>
<Core Design>
<Core Design>
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
Date: Sheet
DDR_A_RAS# 8
DDR_A_WE# 8
DDR_A_CAS# 8
DDR_CS0_DIMMA# 7
DDR_CS1_DIMMA# 7
DDR_CKE0_DIMMA 7
DDR_CKE1_DIMMA 7
M_CLK_DDR0 7
M_CLK_DDR#0 7
M_CLK_DDR1 7
M_CLK_DDR#1 7
ICH_SMBDATA 3,14,20
ICH_SMBCLK 3,14,20
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
1 2
C569
PM_EXTTS#0 7
DDRII-SODIMM SLOT1
DDRII-SODIMM SLOT1
DDRII-SODIMM SLOT1
C569
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Pamirs-Discrete SA
Pamirs-Discrete SA
Pamirs-Discrete SA
1
3D3V_S0
C571
C571
SC2D2U6D3V3KX-GP
SC2D2U6D3V3KX-GP
of
of
of
13 47 Wednesday, October 18, 2006
13 47 Wednesday, October 18, 2006
13 47 Wednesday, October 18, 2006
5
DDR_B_DQS#[0..7] 8
DDR_B_D[0..63] 8
DDR_B_DM[0..7] 8
DDR_B_DQS[0..7] 8
C497
C497
1 2
SC2D2U16V5ZY-2GP
SC2D2U16V5ZY-2GP
C234
C234
1 2
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
DDR_VREF_S0
DDR_B_MA[0..13] 8
1 2
1 2
RN10
RN10
4
RN7
RN7
4
RN14
RN14
4
RN12
RN12
4
RN16
RN16
4
RN25
RN25
4
RN6
RN6
4
SRN56J-4-GP
SRN56J-4-GP
C232
C232
C265
C265
DDR_B_BS[0..2] 8
SC2D2U16V5ZY-2GP
SC2D2U16V5ZY-2GP
1 2
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
C513
C513
1 2
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
C226
C226
1 2
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
DDR_B_MA12
1
DDR_B_MA9
2 3
SRN56J-4-GP
SRN56J-4-GP
DDR_CKE3_DIMMB
1
DDR_B_MA11
2 3
SRN56J-4-GP
SRN56J-4-GP
DDR_B_MA5 DDR_B_MA0
1
DDR_B_MA8
2 3
SRN56J-4-GP
SRN56J-4-GP
DDR_B_MA7
1
DDR_B_MA6
2 3
SRN56J-4-GP
SRN56J-4-GP
DDR_B_MA4
1
DDR_B_MA2
2 3
SRN56J-4-GP
SRN56J-4-GP
M_ODT2
1
DDR_B_MA13
2 3
SRN56J-4-GP
SRN56J-4-GP
DDR_B_BS2 DDR_B_MA14
1
DDR_CKE2_DIMMB
2 3
C235
C235
1 2
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
D D
C C
B B
A A
Layout Note:
Place near DM2
1D8V_S3
DY
DY
C508
C508
C244
1 2
C256
C256
1 2
5
1 2
SC2D2U16V5ZY-2GP
SC2D2U16V5ZY-2GP
C184
C184
1 2
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1
2 3
1
2 3
1
2 3
1
2 3
1
2 3
1
2 3
1
2 3
C244
SC2D2U16V5ZY-2GP
SC2D2U16V5ZY-2GP
DY
DY
C207
C207
1 2
4
4
4
4
4
4
4
C541
C541
1 2
SC2D2U16V5ZY-2GP
SC2D2U16V5ZY-2GP
Layout Note:
Place one cap close to every 2 pullup
resistors terminated to +0.9VS
DDR_VREF_S0
DY
DY
C245
C245
1 2
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
RN18 SRN56J-4-GP RN18 SRN56J-4-GP
DDR_B_MA3
DDR_B_MA1
RN21 SRN56J-4-GP RN21 SRN56J-4-GP
DDR_B_MA10
DDR_B_BS0
RN19 SRN56J-4-GP RN19 SRN56J-4-GP
DDR_B_BS1
RN22 SRN56J-4-GP RN22 SRN56J-4-GP
DDR_CS2_DIMMB#
DDR_B_RAS#
RN24 SRN56J-4-GP RN24 SRN56J-4-GP
DDR_B_WE#
DDR_B_CAS#
RN27 SRN56J-4-GP RN27 SRN56J-4-GP
DDR_CS3_DIMMB#
M_ODT3
RN9 SRN56J-4-GP RN9 SRN56J-4-GP
DY
DY
C170
C170
4
DY
DY
C221
C221
C264
C264
1 2
C243
C243
1 2
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
DY
C237
C237
C215
C215
1 2
1 2
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
4
DY
C183
C183
C225
C225
1 2
1 2
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
Layout Note:
Place these resistors
closely DM2,all
trace length Max=1.5"
DDR_VREF_S3
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
DDR_B_MA14 7
M_ODT2 7
M_ODT3 7
DDR_VREF_S3
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
3
DM1
DDR_B_MA0
DDR_B_MA1
DDR_B_MA2
DDR_B_MA3
DDR_B_MA4
DDR_B_MA5
DDR_B_MA6
DDR_B_MA7
DDR_B_MA8
DDR_B_MA9
DDR_B_MA10
DDR_B_MA11
DDR_B_MA12
DDR_B_MA13
DDR_B_MA14
DDR_B_BS2
DDR_B_BS0
DDR_B_BS1
DDR_B_D0
DDR_B_D1
DDR_B_D2
DDR_B_D3
DDR_B_D4
DDR_B_D5
DDR_B_D6
DDR_B_D7
DDR_B_D8
DDR_B_D9
DDR_B_D10
DDR_B_D11
DDR_B_D12
DDR_B_D13
DDR_B_D14
DDR_B_D15
DDR_B_D16
DDR_B_D17
DDR_B_D18
DDR_B_D19
DDR_B_D20
DDR_B_D21
DDR_B_D22
DDR_B_D23
DDR_B_D24
DDR_B_D25
DDR_B_D26
DDR_B_D27
DDR_B_D28
DDR_B_D29
DDR_B_D30
DDR_B_D31
DDR_B_D32
DDR_B_D33
DDR_B_D34
DDR_B_D35
DDR_B_D36
DDR_B_D37
DDR_B_D38
DDR_B_D39
DDR_B_D40
DDR_B_D41
DDR_B_D42
DDR_B_D43
DDR_B_D44
DDR_B_D45
DDR_B_D46
DDR_B_D47
DDR_B_D48
DDR_B_D49
DDR_B_D50
DDR_B_D51
DDR_B_D52
DDR_B_D53
DDR_B_D54
DDR_B_D55
DDR_B_D56
DDR_B_D57
DDR_B_D58
DDR_B_D59
DDR_B_D60
DDR_B_D61
DDR_B_D62
DDR_B_D63
DDR_B_DQS#0
DDR_B_DQS#1
DDR_B_DQS#2
DDR_B_DQS#3
DDR_B_DQS#4
DDR_B_DQS#5
DDR_B_DQS#6
DDR_B_DQS#7
DDR_B_DQS0
DDR_B_DQS1
DDR_B_DQS2
DDR_B_DQS3
DDR_B_DQS4
DDR_B_DQS5
DDR_B_DQS6
DDR_B_DQS7
M_ODT2
M_ODT3
SC2D2U16V5ZY-2GP
SC2D2U16V5ZY-2GP
1 2
1 2
C77
C71
C71
3
C77
102
101
100
99
98
97
94
92
93
91
105
90
89
116
86
84
85
107
106
5
7
17
19
4
6
14
16
23
25
35
37
20
22
36
38
43
45
55
57
44
46
56
58
61
63
73
75
62
64
74
76
123
125
135
137
124
126
134
136
141
143
151
153
140
142
152
154
157
159
173
175
158
160
174
176
179
181
189
191
180
182
192
194
11
29
49
68
129
146
167
186
13
31
51
70
131
148
169
188
114
119
1
2
202
MH1
DM1
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
A10/AP
A11
A12
A13
A14
A15
A16/BA2
BA0
BA1
DQ0
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
DQ8
DQ9
DQ10
DQ11
DQ12
DQ13
DQ14
DQ15
DQ16
DQ17
DQ18
DQ19
DQ20
DQ21
DQ22
DQ23
DQ24
DQ25
DQ26
DQ27
DQ28
DQ29
DQ30
DQ31
DQ32
DQ33
DQ34
DQ35
DQ36
DQ37
DQ38
DQ39
DQ40
DQ41
DQ42
DQ43
DQ44
DQ45
DQ46
DQ47
DQ48
DQ49
DQ50
DQ51
DQ52
DQ53
DQ54
DQ55
DQ56
DQ57
DQ58
DQ59
DQ60
DQ61
DQ62
DQ63
DQS0#
DQS1#
DQS2#
DQS3#
DQS4#
DQS5#
DQS6#
DQS7#
DQS0
DQS1
DQS2
DQS3
DQS4
DQS5
DQS6
DQS7
OTD0
OTD1
VREF
VSS
GND
MH1
DDR2-200P-21-GP-U
DDR2-200P-21-GP-U
2
RAS#
WE#
CAS#
CS0#
CS1#
CKE0
CKE1
CK0
CK0#
CK1
CK1#
DM0
DM1
DM2
DM3
DM4
DM5
DM6
DM7
SDA
SCL
VDDSPD
SA0
SA1
NC#50
NC#69
NC#83
NC#120
NC#163/TEST
VDD
VDD
VDD
VDD
VDD
VDD
VDD
VDD
VDD
VDD
VDD
VDD
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
GND
MH2
2
DDR_B_RAS#
108
DDR_B_WE#
109
DDR_B_CAS#
113
DDR_CS2_DIMMB#
110
DDR_CS3_DIMMB#
115
DDR_CKE2_DIMMB
79
DDR_CKE3_DIMMB
80
M_CLK_DDR2
30
M_CLK_DDR#2
32
M_CLK_DDR3
164
M_CLK_DDR#3
166
DDR_B_DM0
10
DDR_B_DM1
26
DDR_B_DM2
52
DDR_B_DM3
67
DDR_B_DM4
130
DDR_B_DM5
147
DDR_B_DM6
170
DDR_B_DM7
185
ICH_SMBDATA
195
ICH_SMBCLK
197
199
R420 10KR2J-3-GP R420 10KR2J-3-GP
198
1 2
R421 10KR2J-3-GP R421 10KR2J-3-GP
200
1 2
50
69
83
120
163
1D8V_S3
81
82
87
88
95
96
103
104
111
112
117
118
3
8
9
12
15
18
21
24
27
28
33
34
39
40
41
42
47
48
53
54
59
60
65
66
71
72
77
78
121
122
127
128
132
133
138
139
144
145
149
150
155
156
161
162
165
168
171
172
177
178
183
184
187
190
193
196
201
MH2
1
DDR_B_RAS# 8
DDR_B_WE# 8
DDR_B_CAS# 8
DDR_CS2_DIMMB# 7
DDR_CS3_DIMMB# 7
DDR_CKE2_DIMMB 7
DDR_CKE3_DIMMB 7
M_CLK_DDR2 7
M_CLK_DDR#2 7
M_CLK_DDR3 7
M_CLK_DDR#3 7
ICH_SMBDATA 3,13,20
ICH_SMBCLK 3,13,20
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
3D3V_S0
PM_EXTTS#1 7
<Core Design>
<Core Design>
<Core Design>
Title
Title
Title
DDRII-SODIMM SLOT2
DDRII-SODIMM SLOT2
DDRII-SODIMM SLOT2
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
Date: Sheet
1 2
C578
C578
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Pamirs-Discrete SA
Pamirs-Discrete SA
Pamirs-Discrete SA
C577
C577
1 2
SC2D2U6D3V3KX-GP
SC2D2U6D3V3KX-GP
14 47 Wednesday, October 18, 2006
14 47 Wednesday, October 18, 2006
14 47 Wednesday, October 18, 2006
1
3D3V_S0
of
of
of
A
CRT I/F & CONNECTOR
Layout Note:
Place these resistors
close to the CRT-out
connector
4 4
VGA_RED 42
VGA_GREEN 42
VGA_BLUE 42
R23
R23
1 2
R20
R20
150R2F-1-GP
150R2F-1-GP
Layout Note:
* Must be a ground return path between this ground and the ground on
the VGA connector.
Pi-filter & 150 Ohm pull-down resistors should be as close as to CRT
3 3
CONN. RGB will hit 75 Ohm first, pi-filter, then CRT CONN.
Hsync & Vsync level shift
GMCH_HSYNC 17,42
150R2F-1-GP
150R2F-1-GP
A
GMCH_VSYNC 17,42
R1
R1
R3
R3
150R2F-1-GP
150R2F-1-GP
R2
R2
150R2F-1-GP
150R2F-1-GP
1 2
1 2
1 2
1 2
SC10P50V2JN-4GP
SC10P50V2JN-4GP
2 2
TV OUT CONN
1 1
Place this 2 resistors
close to the TV-out
connector
connector
VGA_TV_CRMA 42
VGA_TV_COMP 42
VGA_TV_LUMA 42
1 2
1 2
R19
R19
150R2F-1-GP
150R2F-1-GP
150R2F-1-GP
150R2F-1-GP
L32
L32
1 2
C432
C432
BLM18BB470SN1-GP
BLM18BB470SN1-GP
L33
L33
1 2
1 2
C434
C434
BLM18BB470SN1-GP
BLM18BB470SN1-GP
SC10P50V2JN-4GP
SC10P50V2JN-4GP
L34
L34
1 2
1 2
C438
C438
BLM18BB470SN1-GP
BLM18BB470SN1-GP
SC10P50V2JN-4GP
SC10P50V2JN-4GP
1 2
C35
C35
SC10P50V2JN-4GP
SC10P50V2JN-4GP
1 2
C431
C431
SC10P50V2JN-4GP
SC10P50V2JN-4GP
1 2
C433
C433
SC10P50V2JN-4GP
SC10P50V2JN-4GP
1 2
C437
C437
SC10P50V2JN-4GP
SC10P50V2JN-4GP
C29
C29
B
L8
L8
1 2
BLM18BB470SN1-GP
BLM18BB470SN1-GP
L2
L2
1 2
BLM18BB470SN1-GP
BLM18BB470SN1-GP
L1
L1
1 2
1 2
SC10P50V2JN-4GP
SC10P50V2JN-4GP
1 2
C22
C22
SC10P50V2JN-4GP
SC10P50V2JN-4GP
B
BLM18BB470SN1-GP
BLM18BB470SN1-GP
DDC_DATA_CON
DDC_CLK_CON
14
4
5 6
U6B TSAHCT125PW-GP U6B TSAHCT125PW-GP
7
TV_CRMA 17
TV_COMP 17
TV_LUMA 17
5V_S0
14
1
2 3
U6A TSAHCT125PW-GP U6A TSAHCT125PW-GP
7
TV_LUMA
TV_CRMA
TV_COMP
1 2
C32
C32
SC10P50V2JN-4GP
SC10P50V2JN-4GP
D11
D11
3
BAV99W-1-GP
BAV99W-1-GP
D12
D12
3
BAV99W-1-GP
BAV99W-1-GP
1 2
C464
C464
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
HSYNC_5
VSYNC_5
4
6
7
5
2
DY
DY
1
PR_INSERT 17
TV1
TV1
LUMA
CRMA
COMP
NC#5
MINDIN7-16-GP-U
MINDIN7-16-GP-U
2
1
C26
C26
DY
DY
SC10P50V2JN-4GP
SC10P50V2JN-4GP
C
1 2
5V_CRT1_S0
RN4
RN4
1
2 3
SRN33J-5-GP- U
SRN33J-5-GP-U
NC#2
GND
GND
GND
GND
C
CRT_R
CRT_G
CRT_B
1 2
C21
C21
SC10P50V2JN-4GP
SC10P50V2JN-4GP
5V_CRT1_S0
GMCH_HSYNC
CRT_R
GMCH_VSYNC
4
2
1
3
8
9
PACDN009MR-GP-U
PACDN009MR-GP-U
JVGA_HS JVGA_HS
JVGA_VS JVGA_VS
1 2
C13
C13
CRT_R 17
CRT_G 17
CRT_B 17
DY
DY
U3
U3
5 4
6
7
8
VGA_TV_COMP
VGA_TV_LUMA
VGA_TV_CRMA
SCD01U16V2KX-3GP
SCD01U16V2KX-3GP
CRT_R
CRT_G
CRT_B
CRT_G
3
2
CRT_B
1
VGA_DDCDATA 42
DDC_CLK_CON 17
D1
D1
2
3
1
BAV99W-1-GP
BAV99W-1-GP
DY
DY
D3
D3
3
BAV99W-1-GP
BAV99W-1-GP
DY
DY
D2
D2
3
BAV99W-1-GP
BAV99W-1-GP
DY
DY
D
F1
F1
1 2
FUSE-1D1A6V-8GP
FUSE-1D1A6V-8GP
CRT1
CRT1
17
6
1
11
7
2
12
8
3
9
4
10
5
20.20424.015
20.20424.015
SC33P50V2JN-3GP
SC33P50V2JN-3GP
DDC_CLK_CON
3D3V_S0
1 2
C1
C1
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
DY
DY
3D3V_S0
2
1 2
C3
3D3V_S0
1 2
C3
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
DY
DY
C2
C2
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
DY
DY
D
1
2
1
JVGA_HS
13
JVGA_VS
14
15
16
1 2
C15
C15
DY
DY
3D3V_S0
U1
U1
5
6
2N7002DW-1-GP
2N7002DW-1-GP
<Core Design>
<Core Design>
<Core Design>
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
A3
A3
A3
Date: Sheet of
Date: Sheet of
Date: Sheet
CRT/TV Connector
CRT/TV Connector
CRT/TV Connector
DDC_DATA_CON
DDC_CLK_CON
1 2
C20
C20
SC33P50V2JN-3GP
SC33P50V2JN-3GP
SC22P50V2JN-4GP
SC22P50V2JN-4GP
DY
DY
DDC_DATA_CON
3 4
2
1
Pamirs-Discrete SA
Pamirs-Discrete SA
Pamirs-Discrete SA
E
5V_S0 5V_CRT_S0
CH751H-40PT-1GP
CH751H-40PT-1GP
D4
D4
5V_CRT1_S0
K A
1
2 3
RN1
RN1
SRN2K2J-1-GP
SRN2K2J-1-GP
4
12
1 2
C9
C9
C11
C11
S C22P50V2JN-4GP
SC22P50V2JN-4GP
3D3V_S0
4
RN2
RN2
SRN2K2J-1-GP
SRN2K2J-1-GP
1
2 3
DDC_DATA_CON 17
VGA_DDCCLK 42
5V @ ext. CRT side
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
of
15 47 Friday, November 24, 2006
15 47 Friday, November 24, 2006
15 47 Friday, November 24, 2006
E