• CMOS low power operation: 100/85/70 mA at min. cycle time.
• Single 3.3V ± 0.3V power supply
• All inputs and outputs are TTL compatible
• Byte control
• Fully static operation
• Industrial Temperature Option: -40° to 85°C
• Package line up
J: 400mil, 44 pin SOJ package
TP: 400mil, 44 pin TSOP Type II package
U: 6 mm x 8 mm Fine Pitch Ball Grid Array package
Description
The GS71116 is a high speed CMOS static RAM organized as
65,536-words by 16-bits. Static design eliminates the need for external clocks or timing strobes. Operating on a single 3.3V power supply
and all inputs and outputs are TTL compatible. The GS71116 is available in a 6x8 mm Fine Pitch BGA package as well as in 400 mil SOJ
and 400 mil TSOP Type-II packages.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
GS71116TP/J/U
Truth Table
CEOEWELBUBDQ1 to DQ8DQ9 to DQ16VDD Current
HXXXXNot SelectedNot SelectedISB1, ISB2
LLReadRead
LLH
LXL
LHHXXHigh ZHigh Z
LXXHHHigh ZHigh Z
Note: X: “H” or “L”
LHReadHigh Z
HLHigh ZRead
LLWriteWrite
LHWriteNot Write, High Z
HLNot Write, High ZWrite
Absolute Maximum Ratings
ParameterSymbolRatingUnit
Supply VoltageVDD-0.5 to +4.6V
Input VoltageVIN
Output VoltageVOUT
-0.5 to VDD+0.5
(≤ 4.6V max.)
-0.5 to VDD+0.5
(≤ 4.6V max.)
IDD
V
V
Allowable power dissipationPD0.7W
Storage temperatureTSTG-55 to 150
Note:
Permanent device damage may occur if Absolute Maximum Ratings are exceeded. Functional operation shall be restricted to Recommended
Operating Conditions. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.