•decodes 8 and 10 bit serial digital signals for data
rates to 370Mb/s
• pin and function compatible with GS9000S, GS9000
and GS9000B
• 325mW power dissipation at 270MHz clock rates
• incorporates an automatic standards selection
function with the GS9005A Receiver or GS9015A
Reclocker
• operates from single +5 or -5 volt supply
• enables an adjustment-free Deserializer system
when used with GS9010A and GS9005A or
GS9015A
• 28 pin PLCC packaging
APPLICATIONS
•4ƒ
, 4:2:2 and 360Mb/s serial digital interfaces
SC
•Automatic standards select controller for serial routing
and distribution applications using GS9005A Receiver or
GS9015A Reclocker
DEVICE DESCRIPTION
The GS9000C is a CMOS integrated circuit specifically
designed to deserialize SMPTE 259M serial digital signals
at data rates to 370Mb/s.
The device incorporates a descrambler, serial to parallel
convertor, sync processing unit, sync warning unit and
automatic standards select circuitry.
Differential pseudo-ECL inputs for both serial clock and
data are internally level shifted to CMOS levels. Digital
outputs such as parallel data, parallel clock, HSYNC,
Sync Warning and Standard Select are all TTL compatible.
The GS9000C is designed to directly interface with the
GS9005A Reclocking Receiver to form a complete
SMPTE-serial-in to CMOS level parallel-out deserializer.
The GS9000C may also be used with the GS9010A and
the GS9005A to form an adjustment-free receiving system
which automatically adapts to all serial digital data rates.
The GS9015A can replace the GS9005A in GS9000C
applications where cable equalization is not required.
The GS9000C is packaged in a 28 pin PLCC and operates
from a single 5 volt, ±5% power supply.
1HSYNCOutputHorizontal Sync Output. CMOS (TTL compatible) output that toggles for each TRS detected.
2V
SS
Power Supply. Most negative power supply connection.
3SWFOutputSync Error Warning Flag. CMOS (TTL compatible) active high output that indicates the
preselected HSYNC Error Rate (HER). The HER is set with an RC time constant on the
SWC input.
PD4
PD3
PD2
PD1
4V
SS
Power Supply. Most negative power supply connection.
5,6SDI/SDIInputsDifferential, pseudo-ECL serial data inputs. ECL voltage levels with offset of 3.0V to 4.0V
for operation up to 370MHz.
See AC Electrical Characteristics Table for details.
7,8SCI/SCIInputsDifferential, pseudo-ECL serial clock inputs. ECL voltage levels with offset of 3.0V to 4.0V
for operation up to 370MHz.
See AC Electrical Characteristics Table for details
.
9,10 SS1/SS0OutputStandard Select Outputs. CMOS (TTL compatible) outputs used with the GS9005A Receiver in
order to perform an automatic standards select function. These outputs are generated by a 2
bit internal binary counter which stops cycling when there is no CARRIER present at the
GS9005A Receiver input or when a valid TRS is detected by the GS9000C.
11SSCInputStandards Select Control. Analog input used to set a time constant for the standards select hunt
period. An external RC sets the time constant. When a GS9005A Receiver is used, the open
collector CARRIER DETECT output also connects to this pin in order to enable or disable the
internal 2 bit binary counter which controls the hunting process.
12V
13V
DD
DD
Power Supply. Most positive power supply connection.
Power Supply. Most positive power supply connection.
14SCE InputSync Correction Enable. Active high CMOS input which enables sync correction by not resetting
the GS9000C’s internal parallel timing on the first sync error. If the next incoming sync is in error,
internal parallel timing will be reset. This is to guard against spurious HSYNC errors. When SCE
is low, a valid sync will always reset the GS9000C’s parallel timing generator.
3
522 - 49 - 01
Loading...
+ 5 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.