FREI MAX 1243 BCPA Datasheet

19-1156; Rev 3; 1/12
MAX1242/MAX1243
+2.7V to +5.25V, Low-Power, 10-Bit
Serial ADCs in SO-8
For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim’s website at www.maximintegrated.com.
The MAX1242/MAX1243 are low-power, 10-bit analog­to-digital converters (ADCs) available in 8-pin pack­ages. They operate with a single +2.7V to +5.25V supply and feature a 7.5µs successive-approximation ADC, a fast track/hold (1.5µs), an on-chip clock, and a high-speed, 3-wire serial interface.
Power consumption is only 3mW (V
DD
= 3V) at the 73ksps maximum sampling speed. A 2µA shutdown mode reduces power at slower throughput rates.
The MAX1242 has an internal 2.5V reference, while the MAX1243 requires an external reference. The MAX1243 accepts signals from 0V to V
REF
, and the reference input range includes the positive supply rail. An exter­nal clock accesses data from the 3-wire interface, which connects directly to standard microcontroller I/O ports. The interface is compatible with SPI, QSPI™, and MICROWIRE®.
Excellent AC characteristics and very low power com­bined with ease of use and small package size make these converters ideal for remote-sensor and data­acquisition applications, or for other circuits with demanding power consumption and space require­ments. The MAX1242/MAX1243 are available in 8-pin PDIP and SO packages.
Applications
Portable Data Logging Process Control Monitoring
Test Equipment Temperature Measurement
Isolated Data Acquisition
________________________________Features
o +2.7V to +5.25V Single-Supply Operation
o 10-Bit Resolution
o Internal 2.5V Reference (MAX1242)
o Small Footprint: 8-Pin DIP and SO Packages
o Low Power: 3.7mW (73ksps, MAX1242)
3mW (73ksps, MAX1243) 66µW (1ksps, MAX1243) 5µW (Power-Down Mode)
o Internal Track/Hold
o SPI/QSPI™/MICROWIRE
®
3-Wire Serial Interface
o Pin-Compatible 12-Bit Upgrades: MAX1240/MAX1241
QSPI is a trademark of Motorola, Inc. MICROWIRE is a registered trademark of National Semiconductor Corp.
Ordering Information continued at end of data sheet.
Note:
Order the MAX1242A in place of the MAX1242C. Order the MAX1242B in place of the MAX1242D. +Denotes a lead(Pb)-free/RoHS-compliant package.
________________Functional Diagram
Pin Configuration
_________________Ordering Information
TOP VIEW
+
V
AIN
SHDN
REF
DD
1
2
MAX1242 MAX1243
3
4
PDIP/SO
SCLK
8
CS
7
DOUT
6
5
GND
PART
MAX1242ACPA+ 0°C to +70°C 8 PDIP
MAX1242BCPA+ 0°C to +70°C 8 PDIP ±1
MAX1242ACSA+ 0°C to +70°C 8 SO ±1/
MAX1242BCSA+ 0°C to +70°C 8 SO ±1
MAX1242AEPA+ - 40°C to + 85°C 8 PDIP ±1/
TEMP
RANGE
PIN-
PACKAGE
INL
(LSB)
1
±
/
2
2
2
V
DD
10-BIT
GND
1
SAR
5
INT
CLOCK
OUTPUT
SHIFT
REGISTER
MAX1242 MAX1243
6
DOUT
SCLK
SHDN
AIN
REF
7
CS
8
3
2
4
CONTROL
LOGIC
T/H
2.5V
REFERENCE
MAX1242 ONLY
MAX1242/MAX1243 +2.7V to +5.25V, Low-Power, 10-Bit
Serial ADCs in SO-8
2
Maxim Integrated
Gain Temperature Coefficient
ELECTRICAL CHARACTERISTICS
(VDD= +2.7V to +5.25V; 73ksps; f
S
CLK
= 2.1MHz (50% duty cycle); MAX1242—4.7µF capacitor at REF pin, MAX1243—external
reference; V
REF
= 2.5V applied to REF pin; TA= T
MIN
to T
MAX
; unless otherwise noted.)
V
DD
to GND .............................................................-0.3V to +6V
AIN to GND................................................-0.3V to (V
DD
+ 0.3V)
REF to GND ...............................................-0.3V to (V
DD
+ 0.3V)
Digital Inputs to GND...............................................-0.3V to +6V
DOUT to GND............................................-0.3V to (V
DD
+ 0.3V)
DOUT Current..................................................................±25mA
Continuous Power Dissipation (T
A
= +70°C)
PDIP (derate 9.09mW/°C above +70°C).....................727mW
SO (derate 5.88mW/°C above +70°C)........................471mW
Operating Temperature Ranges
MAX1242/MAX1243_C_A ..................................0°C to +70°C
MAX1242/MAX1243_E_ A ..............................-40°C to +85°C
Storage Temperature Range............................-60°C to +150°C
Lead Temperature (soldering, 10s)................................+300°C
Soldering Temperature (reflow)......................................+260°C
ABSOLUTE MAXIMUM RATINGS
Stresses beyond those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
ANALOG INPUT
CONVERSION RATE
DYNAMIC SPECIFICATIONS (10kHz sine-wave input, 0V to 2.5Vp-p, 73ksps, f
SCLK
= 2.1MHz)
DC ACCURACY (Note 1)
MAX124_B ±2
Input Voltage Range 0V
REF
V
Input Capacitance
Aperture Jitter <50 ps
16 pF
MAX124_A
MAX124_B
MAX124_A
Aperture Delay t
AP
30 nsFigure 9
Track/Hold Acquisition Time t
ACQ
1.5 µs
Throughput Rate 73 kspsf
SCLK
= 2.1MHz
Conversion Time
PARAMETER SYMBOL MIN TYP MAX UNITS
±1
Offset Error
LSB
Differential Nonlinearity DNL ±1 LSB
±1.0
±2
Gain Error (Note 3)
±1
Resolution 10 Bits
Relative Accuracy (Note 2)
±0.5
LSB
t
CONV
5.5 7.5 µs
Small-Signal Bandwidth
Signal-to-Noise Plus Distortion Ratio
SINAD 66 dB
2.25 MHz
Full-Power Bandwidth
Total Harmonic Distortion THD -70 dB
1.0
-3dB rolloff
MHz
CONDITIONS
Spurious-Free Dynamic Range
ppm/°C
No missing codes over temperature
MAX124_B
±0.25
SFDR 70
Up to the 5th harmonic
dB
MAX124_A
LSB
DC ACCURACY (Note1)
CONVERSION RATE
ANALOG INPUT
DYNAMIC SPECIFICATIONS (10kHz sine-wave input, 0V to 2.5V
P-P
, 73ksps, f
SCLK
=2.1MHz)
MAX1242/MAX1243
+2.7V to +5.25V, Low-Power, 10-Bit
Serial ADCs in SO-8
3
Maxim Integrated
ELECTRICAL CHARACTERISTICS (continued)
(VDD= +2.7V to +5.25V; 73ksps; f
S
CLK
= 2.1MHz (50% duty cycle); MAX1242—4.7µF capacitor at REF pin, MAX1243—external
reference; V
REF
= 2.5V applied to REF pin; TA= T
MIN
to T
MAX
; unless otherwise noted.)
Capacitive Bypass at REF 4.7 µF
Load Regulation (Note 5) 0.35 mV0mA to 0.2mA output load
REF Temperature Coefficient ±30 ppm/°CMAX1242
REF Short-Circuit Current 30 mA
REF Output Voltage 2.470 2.500 2.530 VTA= +25°C (Note 4)
Power-Supply Rejection (Note 7) PSR VDD= V
DD
(min)
to V
DD
(max)
, full-scale input
1.00 VDD+ 50mV
Supply Current I
DD
3.0
0.8
VDD> 3.6V
I
SINK
= 16mA
Output Voltage High
SCLK, CS Input High Voltage
V
IH
2.0 V
SCLK, CS Input Low Voltage
Capacitive Bypass at REF 0.1 µF
V
IL
0.8
VDD≤ 3.6V
V
V
OH
VDD- 0.5 V
Three-State Leakage Current I
L
±0.01 ±10
I
SOURCE
= 0.5mA
µA
CS = V
DD
Three-State Output Capacitance C
OUT
15 pF
CS = V
DD
(Note 6)
Output Voltage Low V
OL
0.4 V
PARAMETER SYMBOL MIN TYP MAX UNITS
I
SINK
= 5mA
SHDN Input Mid Voltage
V
SM
1.1 VDD- 1.1 V
SHDN Voltage, Open
V
FLT
VDD/ 2 V
SHDN Max Allowed Leakage, Mid Input
±100
SHDN = open
nA
SHDN = open
SCLK, CS Input Capacitance
Input Voltage Range V
C
IN
15 pF
SHDN Input High Voltage
V
SH
VDD- 0.4
(Note 6)
V
SHDN Input Low Voltage
V
SL
0.4 V
Input Resistance
SHDN Input Current
±4.0
18 25 kΩ
REF Input Current in Shutdown
µAV
SHDN
= 0V or V
DD
SCLK, CS Input Hysteresis
V
HYST
±0.01 10 µAV
SHDN
= 0V
CONDITIONS
Input Current
0.2 V
SCLK, CS Input Leakage
I
IN
±0.01 ±1
100 150 µA
µAVIN= 0V or V
DD
Operating mode (MAX1242)
VDD= 5.25V
Operating mode (MAX1243)
VDD= 5.25V
VDD= 3.6V
Power-down
VDD= 5.25V
VDD= 3.6V
Supply Voltage V
DD
V
VDD= 3.6V
1.9 10
3.5 15
±0.3
1.6 2.5
0.9 1.5
1.8 3.0
1.4 2.0
2.7 5.25
mA
µA
mV
Operating mode (MAX1242)
EXTERNAL REFERENCE (V
REF
= 2.5V)
INTERNAL REFERENCE (MAX1242 only)
DIGITAL INPUTS: SCLK,
CCSS,SSHHDDNN
DIGITAL OUTPUT: DOUT
POWER REQUIREMENTS
MAX1242/MAX1243 +2.7V to +5.25V, Low-Power, 10-Bit
Serial ADCs in SO-8
4
Maxim Integrated
TIMING CHARACTERISTICS
(VDD= +2.7V to +5.25V, circuit of Figure 9, TA= T
MIN
to T
MAX
, unless otherwise noted.)
Note 1: Tested at V
DD
= +2.7V.
Note 2: Relative accuracy is the deviation of the analog value at any code from its theoretical value after the full-scale range and
offset have been calibrated.
Note 3: Offset nulled. Note 4: Sample tested to 0.1% AQL. Note 5: External load should not change during conversion for specified accuracy. Note 6: Guaranteed by design. Not subject to production testing. Note 7: Measured as [V
FS(VDD
(min)
) - VFS(V
DD
(max)
)].
Note 8: To guarantee acquisition time, t
ACQ
is the maximum time the device takes to acquire the signal, and is also the minimum
time needed for the signal to be acquired.
Figure 1. Load Circuits for DOUT Enable Time
Figure 2. Load Circuits for DOUT Disable Time
MAX124_ _C/E
Figure 1, C
LOAD
= 50pF
Figure 1, C
LOAD
= 50pF
CS = VDD(Note 8)
Figure 2, C
LOAD
= 50pF
CONDITIONS
ns240t
DV
CS Fall to Output Enable
ns
20 200
t
DO
µs1.5t
ACQ
Acquisition Time
SCLK Fall to Output Data Valid
ns240t
CS
CS Pulse Width
ns0t
STR
DOUT Rise to SCLK Rise (Note 6)
ns50t
CS0
SCLK Low to CS Fall Setup Time
ns240t
TR
CS Rise to Output Disable
MHz0 2.1f
SCLK
SCLK Clock Frequency
ns200t
CH
SCLK Pulse Width High
ns200t
CL
SCLK Pulse Width Low
UNITSMIN TYP MAX
SYMBOLPARAMETER
+2.7V
DOUT DOUT
6kΩ
DGND
a) High-Z to VOH and VOL to V
OH
DOUT
6kΩ
DGND
to High-Z
OH
C
= 50pF C
LOAD
DOUT
and VOH to V
OL
b) High-Z to V
C
= 50pF C
LOAD
b) VOLto High-Za) V
+2.7V
6kΩ
= 50pF
LOAD
DGND
OL
6kΩ
= 50pF
LOAD
DGND
MAX1242/MAX1243
+2.7V to +5.25V, Low-Power, 10-Bit
Serial ADCs in SO-8
5
Maxim Integrated
2.00
0.50
2.25 2.75
SUPPLY CURRENT
vs. SUPPLY VOLTAGE
1.75
1.25
1.50
1.00
0.75
SUPPLY VOLTAGE (V)
SUPPLY CURRENT (mA)
3.75 5.253.25 4.25 4.75
MAX1242/43-01
RL = CODE = 1010101000
MAX1243
MAX1242
C
LOAD
= 20pF
C
LOAD
= 50pF
C
LOAD
= 50pF
C
LOAD
= 20pF
4.0
3.5
0
2.25 2.75
SHUTDOWN SUPPLY CURRENT
vs. SUPPLY VOLTAGE
3.0
2.5
1.5
2.0
1.0
0.5
SUPPLY VOLTAGE (V)
SHUTDOWN SUPPLY CURRENT (μA)
3.75 5.253.25 4.25 4.75
MAX1242/43-02
MAX1242/MAX1243
2.5015
2.4985
2.25
INTERNAL REFERENCE VOLTAGE
vs. SUPPLY VOLTAGE
2.5000
2.5010
2.5005
2.4995
2.4990
SUPPLY VOLTAGE (V)
INTERNAL REFERENCE VOLTAGE (V)
3.752.75 3.25
MAX1242/43-03
MAX1242
0.8
0.9
1.0
1.1
1.2
1.3
-60 -20 20 60 100 140
SUPPLY CURRENT vs. TEMPERATURE
TEMPERATURE (°C)
SUPPLY CURRENT (mA)
MAX1242/43-04
MAX1243
MAX1242
R
LOAD
=
CODE = 1010101000
0
0.10
0.05
0.20
0.15
0.25
0.30
2.25 3.25 3.752.75 4.25 4.75 5.25
INTEGRAL NONLINEARITY
vs. SUPPLY VOLTAGE
MAX1242/43-07
SUPPLY VOLTAGE (V)
INL (LSB)
MAX1242
MAX1243
0
0.10
0.05
0.20
0.15
0.25
0.30
2.25 3.25 3.752.75 4.25 4.75 5.25
INTEGRAL NONLINEARITY
vs. SUPPLY VOLTAGE
MAX1242/43-07
SUPPLY VOLTAGE (V)
INL (LSB)
MAX1242
MAX1243
2.494
2.495
2.496
2.497
2.498
2.499
2.500
2.501
-60 -20-40 2006040 100 12080 140
INTERNAL REFERENCE VOLTAGE
vs. TEMPERATURE
TEMPERATURE (°C)
INTERNAL REFERENCE VOLTAGE (V)
MAX1242/43-06
VDD = 2.7V
VDD = 5V
VDD = 3.6V
MAX1242
0
0.15
0.10
0.05
0.20
0.25
0.30
-60 200-40 -20 40 60 80 100 120 140
INTEGRAL NONLINEARITY
vs. TEMPERATURE
MAX1242/43-08
TEMPERATURE (°C)
INL (LSB)
VDD = 2.7V
MAX1242
MAX1243
0.15
INTEGRAL NONLINEARITY
vs. CODE
-0.15
0
-0.05
-0.10
0.10
0.05
MAX1242/43-09
INL (LSB)
CODE
256 512 768
10240
__________________________________________Typical Operating Characteristics
(VDD= +3.0V, V
REF
= 2.5V, f
SCLK
= 2.1MHz, C
LOAD
= 20pF, TA= +25°C, unless otherwise noted.)
MAX1242/MAX1243 +2.7V to +5.25V, Low-Power, 10-Bit
Serial ADCs in SO-8
6
Maxim Integrated
_______________Detailed Description
Converter Operation
The MAX1242/MAX1243 use an input track/hold (T/H) and successive-approximation register (SAR) circuitry to convert an analog input signal to a digital 10-bit out­put. Figure 3 shows the MAX1242/MAX1243 in their simplest configuration. The MAX1242/MAX1243 convert input signals in the 0V to V
REF
range in 9µs, including T/H acquisition time. The MAX1242’s internal reference is trimmed to 2.5V, while the MAX1243 requires an external reference. Both devices accept external refer­ence voltages from 1.0V to VDD. The serial interface requires only three digital lines (SCLK,
CS,
and DOUT) and provides an easy interface to microprocessors (μPs).
The MAX1242/MAX1243 have two modes: normal and shutdown. Pulling
SHDN
low shuts the device down and reduces supply current below 10µA (VDD≤ 3.6V), while pulling
SHDN
high or leaving it open puts the devices
into operational mode. A conversion is initiated by pulling CS low. The conversion result is available at DOUT in unipolar serial format. The serial-data stream consists of a high bit, signaling the end of conversion (EOC), followed by the data bits (MSB first).
Analog Input
Figure 4 illustrates the sampling architecture of the ana­log-to-digital converter’s (ADC’s) comparator. The full­scale input voltage is set by the voltage at REF.
Track/Hold
In track mode, the analog signal is acquired and stored in the internal hold capacitor. In hold mode, the T/H switch opens and maintains a constant input to the ADC’s SAR section.
During acquisition, the analog input AIN charges capacitor C
HOLD
. Bringing CSlow ends the acquisition interval. At this instant, the T/H switches the input side of C
HOLD
to GND. The retained charge on C
HOLD
repre­sents a sample of the input, unbalancing node ZERO at the comparator’s input.
In hold mode, the capacitive digital-to-analog converter (DAC) adjusts during the remainder of the conversion cycle to restore node ZERO to 0V within the limits of 10­bit resolution. This action is equivalent to transferring a charge from C
HOLD
to the binary-weighted capacitive DAC, which in turn forms a digital representation of the analog input signal. At the conversion’s end, the input side of C
HOLD
switches back to AIN, and C
HOLD
charges to the input signal again.
The time required for the T/H to acquire an input signal is a function of how quickly its input capacitance is charged. If the input signal’s source impedance is high, the acquisition time lengthens, and more time must be allowed between conversions. The acquisition time, t
ACQ
, is the maximum time the device takes to acquire the signal and the minimum time needed for the signal to be acquired. Acquisition time is calculated by:
t
ACQ
= 7(RS+ RIN) x 16pF
______________________________________________________________Pin Description
6 DOUT
Serial-Data Output. Data changes state at SCLK’s falling edge. High impedance when CS is high.
8 SCLK
3
SHDN
Three-Level Shutdown Input. Pulling SHDN low shuts the MAX1242/MAX1243 down to 15µA (max) supply current. Both MAX1242 and MAX1243 are fully operational with either SHDN high or open. For the MAX1242, pulling SHDN high enables the internal reference, and letting SHDN open disables the internal reference and allows for the use of an external reference.
4 REF
Reference Voltage for Analog-to-Digital Conversion. Internal 2.5V reference output for MAX1242; bypass with a 4.7µF capacitor. External reference voltage input for MAX1243, or for MAX1242 with the internal reference disabled. Bypass REF with a minimum of 0.1µF when using an external reference.
7
CS
Active-Low Chip Select. Initiates conversions on the falling edge. When CS is high, DOUT is high impedance.
5 GND Analog and Digital Ground
2 AIN Sampling Analog Input, 0V to V
REF
range
NAME FUNCTION
1 V
DD
Positive Supply Voltage: +2.7V to +5.25V
PIN
Serial-Clock Input. SCLK clocks data out at rates up to 2.1MHz.
MAX1242/MAX1243
+2.7V to +5.25V, Low-Power, 10-Bit
Serial ADCs in SO-8
7
Maxim Integrated
+2.7V to +5.25V
Figure 3. Operational Diagram
Figure 4. Equivalent Input Circuit
where RIN= 9kΩ, RS= the input signal’s source imped­ance, and t
ACQ
is never less than 1.5µs. Source imped­ances below 4kΩ do not significantly affect the ADC’s AC performance.
Higher source impedances can be used if a 0.01µF capacitor is connected to the analog input. Note that the input capacitor forms an RC filter with the input source impedance, limiting the ADC’s input signal bandwidth.
Input Bandwidth
The ADC’s input tracking circuitry has a 2.25MHz small-signal bandwidth, so it is possible to digitize high-speed transient events and measure periodic sig­nals with bandwidths exceeding the ADC’s sampling rate by using undersampling techniques. To avoid aliasing of unwanted high-frequency signals into the frequency band of interest, anti-alias filtering is recom­mended.
Analog Input Protection
Internal protection diodes, which clamp the analog input to VDDand GND, allow the input to swing from GND - 0.3V to VDD+ 0.3V without damage. However, for accurate conversions near full scale, the input must not exceed VDDby more than 50mV, or be lower than GND by 50mV.
If the analog input exceeds 50mV beyond the supplies, limit the input current to 2mA.
Internal Reference (MAX1242)
The MAX1242 has an on-chip voltage reference trimmed to 2.5V. The internal reference output is con­nected to REF and also drives the internal capacitive DAC. The output can be used as a reference voltage source for other components and can source up to 400µA. Bypass REF with a 4.7µF capacitor. Larger capacitors increase wake-up time when exiting shut­down (see
Using SHDN to Reduce Supply Current
).
The internal reference is enabled by pulling the SHDN pin high. Letting SHDN open disables the internal refer­ence, which allows the use of an external reference, as described in the
External Reference
section.
External Reference
The MAX1242/MAX1243 operate with an external refer­ence at the REF pin. To use the MAX1242 with an external reference, disable the internal reference by let­ting SHDN open. Stay within the voltage range 1.0V to V
DD
to achieve specified accuracy. The minimum input impedance is 18kΩ for DC currents. During conver­sion, the external reference must be able to deliver up to 250µA of DC load current and have an output impedance of 10Ω or less. The recommended mini­mum value for the bypass capacitor is 0.1µF. If the ref­erence has higher output impedance or is noisy, bypass it close to the REF pin with a 4.7µF capacitor.
0.1μF
4.7μF
ANALOG INPUT
0V TO V
REF
SHUTDOWN
INPUT
REFERENCE
INPUT
MAX1243
*4.7μF, MAX1242
0.1μF, MAX1243
1
V
DD
2
AIN
MAX1242 MAX1243
3
SHDN
4
REF
C*
SCLK
DOUT
GND
8
7
CS
6
5
SERIAL INTERFACE
CAPACITIVE DAC
REF
C
INPUT
C
SWITCH
HOLD
-+ 16pF
TRACK
TRACK
AIN
HOLD
GND
9kΩ
R
IN
HOLD
COMPARATOR
ZERO
AT THE SAMPLING INSTANT, THE INPUT SWITCHES FROM AIN TO GND.
MAX1242/MAX1243 +2.7V to +5.25V, Low-Power, 10-Bit
Serial ADCs in SO-8
8
Maxim Integrated
Serial Interface
Initialization after Power-Up and
Starting a Conversion
When power is first applied, and if SHDN is not pulled low, it takes the fully discharged 4.7µF reference bypass capacitor up to 20ms to provide adequate charge for specified accuracy. With an external refer­ence, the internal reset time is 10µs after the power supplies have stabilized. No conversions should be performed during these times.
To start a conversion, pull
CS
low. At
CS’s
falling edge, the T/H enters its hold mode and a conversion is initiat­ed. After an internally timed conversion period, the end of conversion is signaled by DOUT pulling high. Data can then be shifted out serially with the external clock.
Using
SSHHDDNN
to Reduce Supply Current
Power consumption can be reduced significantly by shutting down the MAX1242/MAX1243 between con­versions. Figure 6 shows a plot of average supply cur­rent vs. conversion rate. Because the MAX1243 uses an external reference voltage (assumed to be present continuously), it “wakes up” from shutdown more quick­ly, providing lower average supply currents. The wake­up time, t
WAKE
, is the time from SHDN deasserted to
the time when a conversion may be initiated (Figure 5). For the MAX1242, this time depends on the time in shutdown (Figure 7) because the external 4.7µF refer­ence bypass capacitor loses charge slowly during shutdown. The MAX1243’s wake-up time is largely dependent on the external reference’s power-up time. If the external reference is not shut down, the wake-up time is approximately 4µs.
Figure 6. Average Supply Current vs. Conversion Rate
Figure 7. Typical Reference-Buffer Power-Up Delay vs. Time in Shutdown
Figure 5. Shutdown Sequence
CS
SHDN
COMPLETE CONVERSION SEQUENCE
t
WAKE
DOUT
CONVERSION 0 CONVERSION 1
10,000
V
V
DD
REF
=
R
= ∞, C
LOAD
1000
CODE = 0101010100
100
SUPPLY CURRENT (μA)
MAX1242
= 3V
V
DD
10
1
0.1 1 10 100 1k 10k 100k
= 50pF
LOAD
MAX1242
= 5V
V
DD
CONVERSIONS/SEC
MAX1243
= 3V
V
DD
MAX1243-fig06
POWERED UPPOWERED DOWNPOWERED UP
1.0
0.8
0.6
0.4
POWER-UP DELAY (ms)
0.2
0.0
0.001 0.01 0.1 1 10 TIME IN SHUTDOWN (sec)
MAX1242/43-07
MAX1242/MAX1243
+2.7V to +5.25V, Low-Power, 10-Bit
Serial ADCs in SO-8
9
Maxim Integrated
MAX1242/MAX1243
Figure 8a. Interface Timing Sequence
Figure 8b. Interface Timing Sequence—Minimum Cycle Time
Figure 9. Detailed Serial-Interface Timing
CS
SCLK
DOUT B9 B8 B7 B6 B5 B4 B3 B2 B1 B0 S1 S0
INTERFACE IDLE
TRACK/HOLD
TRACK
STATE
CYCLE TIME
CONVERSION IN PROGRESS
HOLD
7.5μs (t
CONV
)
14 8 12 16
EOC
EOC
0μs
CLOCK OUT SERIAL DATA
TRACK
12.5 × 0.476μs = 5.95μs
TOTAL = 13.7μs
CS
SCLK
DOUT B9 B8 B7 B6 B5 B4 B3 B2 B1 B0
INTERFACE IDLE
TRACK/HOLD
TRACK
STATE
CYCLE TIME
CONVERSION IN PROGRESS
HOLD
7.5μs (t
CONV
)
14 8
EOC
EOC
0μs
CLOCK OUT SERIAL DATA
TRACK
10.5 × 0.476μs = 5μs
TOTAL = 12.74μs
SUB BITS
TRAILING
ZEROS
0μs
IDLE
0.24μs
(tCS)
IDLE
HOLD
0.24μs
(tCS)
HOLD
CS
t
CS0
SCLK
t
CONV
t
STR
(HOLD) (TRACK/ACQUIRE)
DOUT
INTERNAL
T/H
(TRACK/ACQUIRE)
t
DV
t
AP
t
CS
t
CH
t
DO
t
CL
B0 S1 S0
t
TR
MAX1242/MAX1243 +2.7V to +5.25V, Low-Power, 10-Bit
Serial ADCs in SO-8
10
Maxim Integrated
External Clock
The actual conversion does not require the external clock. This allows the conversion result to be read back at the µP’s convenience at any clock rate up to
2.1MHz. The clock duty cycle is unrestricted if each clock phase is at least 200ns. Do not run the clock while a conversion is in progress.
Timing and Control
Conversion-start and data-read operations are con­trolled by the CSand SCLK digital inputs. The timing diagrams of Figures 8 and 9 outline serial-interface operation.
A CSfalling edge initiates a conversion sequence: the T/H stage holds the input voltage, the ADC begins to convert, and DOUT changes from high impedance to logic low. SCLK must be kept low during the conver­sion. An internal register stores the data when the con­version is in progress.
EOC is signaled by DOUT going high. DOUT’s rising edge can be used as a framing signal. SCLK shifts the data out of this register any time after the conversion is complete. DOUT transitions on SCLK’s falling edge. The next falling clock edge produces the MSB of the conversion at DOUT, followed by the remaining bits. Since there are 10 data bits, two sub-bits, and one leading high bit, at least 13 falling clock edges are needed to shift out these bits. Extra clock pulses occur­ring after the conversion result has been clocked out, and prior to a rising edge of
CS
, produce trailing zeros
at DOUT and have no effect on converter operation.
For minimum cycle time, use DOUT’s rising edge as the EOC signal and then clock out the data with 10.5 clock cycles at full speed (Figure 8b). Pull
CS
high after reading the conversion’s LSB. After the specified mini­mum time, tCS, pull CSlow again to initiate the next conversion.
Output Coding and Transfer Function
The data output from the MAX1242/MAX1243 is binary. Figure 10 depicts the nominal transfer function. Code transitions occur halfway between successive-integer LSB values. If V
REF
= 2.5V, then 1LSB = 2.44mV or
2.5V / 1024.
__________Applications Information
Connection to Standard Interfaces
The MAX1242/MAX1243 serial interface is fully compat­ible with SPI, QSPI, and Microwire standard serial inter­faces (Figure 11).
Figure 11. Common Serial-Interface Connections to the MAX1242/MAX1243
Figure 10. Unipolar Transfer Function, Full Scale (FS) = V
REF
- 1LSB, Zero Scale (ZS) = GND
OUTPUT CODE
11111
11110
11101
00011
00010
00001
00000
012 FS
MISO
a) SPI
MISO
b) QSPI
c) MICROWIRE
3
I/O
SCK
SS
CS
SCK
SS
I/O
SK
SI
+3V
+3V
FULL-SCALE
TRANSITION
FS - 3/2LSBINPUT VOLTAGE (LSB)
CS
SCLK
DOUT
CS
SCLK
DOUT
CS
SCLK
DOUT
FS = V
1LSB = 1024
MAX1242 MAX1243
MAX1242 MAX1243
MAX1242 MAX1243
REF
V
- 1LSB
REF
If a serial interface is available, set the CPU’s serial interface in master mode so the CPU generates the ser­ial clock. Choose a clock frequency up to 2.1MHz.
1) Use a general-purpose I/O line on the CPU to pull
CS
low. Keep SCLK low.
2) Wait the maximum conversion time specified before
activating SCLK. Alternatively, look for a DOUT rising edge to determine the end of conversion.
3) Activate SCLK for a minimum of 11 clock cycles. The
first falling clock edge produces the MSB of the DOUT conversion. DOUT output data transitions on SCLK’s falling edge and is available in MSB-first for­mat. Observe the SCLK-to-DOUT valid timing char­acteristic. Data can be clocked into the µP on SCLK’s rising edge.
4) Pull CShigh at or after the 11th falling clock edge. If
CS
remains low, the two sub-bits and trailing zeros
are clocked out after the LSB.
5) With
CS
= high, wait the minimum specified time, tCS,
before initiating a new conversion by pulling
CS
low.
If a conversion is aborted by pulling
CS
high before the conversion’s end, wait the minimum acquisition time, t
ACQ
, before starting a new conversion.
Data can be output in two bytes or continuously, as shown in Figures 8a and 8b. The bytes contain the result of the conversion padded with one leading 1, two sub-bits, and trailing 0s if SCLK is still active with CS kept low.
SPI and Microwire
When using SPI or QSPI, set CPOL = 0 and CPHA = 0. Conversion begins with a CSfalling edge. DOUT goes low, indicating a conversion is in progress. Wait until DOUT goes high or until the maximum specified 7.5µs conversion time elapses. Two consecutive 1-byte reads are required to get the full 10+2 bits from the ADC. DOUT output data transitions on SCLK’s falling edge and is clocked into the µP on SCLK’s rising edge.
The first byte contains a leading 1, and seven bits of conversion result. The second byte contains the remain­ing three bits, two sub-bits, and three trailing zeros. See Figure 11 for connections and Figure 12 for timing.
QSPI
Set CPOL = CPHA = 0. Unlike SPI, which requires two 1-byte reads to acquire the 10 bits of data from the ADC, QSPI allows the minimum number of clock cycles neces­sary to clock in the data. The MAX1242/MAX1243 require 11 clock cycles from the µP to clock out the 10 bits of data. Additional clock cycles clock out the two sub-bits followed by trailing zeros (Figure 13). The maximum clock frequency to ensure compatibility with QSPI is 2.097MHz.
Layout and Grounding
For best performance, use printed circuit boards. Wire­wrap boards are not recommended. Board layout should ensure that digital and analog signal lines are separated from each other. Do not run analog and digi­tal (especially clock) lines parallel to one another, or digital lines underneath the ADC package.
MAX1242/MAX1243
+2.7V to +5.25V, Low-Power, 10-Bit
Serial ADCs in SO-8
11
Maxim Integrated
Figure 12. SPI/Microwire Serial-Interface Timing (CPOL = CPHA = 0)
Figure 13. QSPI Serial-Interface Timing (CPOL = CPHA = 0)
1ST BYTE READ 2ND BYTE READ
SCLK
CS
t
CONV
DOUT
EOC
SCLK
CS
DOUT
D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 S1 S0
MSB LSB
t
CONV
D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 S1 S0
MSB LSB
EOC
HIGH-Z
HIGH-Z
MAX1242/MAX1243 +2.7V to +5.25V, Low-Power, 10-Bit
Serial ADCs in SO-8
12
Maxim Integrated
Ordering Information (continued) ___________________Chip Information
Note:
Order the MAX1242A in place of the MAX1242C. Order the MAX1242B in place of the MAX1242D. +Denotes a lead(Pb)-free/RoHS-compliant package.
SUBSTRATE CONNECTED TO GND
PROCESS: BiCMOS
Package Information
For the latest package outline information and land patterns (foot­prints), go to www.maximintegrated.com/packages
. Note that a “+”, “#”, or “-” in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.
PACKAGE
TYPE
PACKAGE
CODE
OUTLINE NO.
LAND
PATTERN NO.
8 PDIP P8+2
21-0043
8 SO S8+5
21-0041
90-0096
PART
MAX1242BEPA+
MAX1242AESA+
MAX1242BESA+
MAX1243ACPA+ 0°C to +70°C 8 PDIP ±1/
MAX1243BCPA+ 0°C to +70°C 8 PDIP ±1
MAX1243ACSA+ 0°C to +70°C 8 SO ±1/
MAX1243BCSA+ 0°C to +70°C 8 SO ±1
MAX1243AEPA+
MAX1243BEPA+
MAX1243AESA+
MAX1243BESA+
TEMP
RANGE
- 40°C to + 85°C
- 40°C to + 85°C
- 40°C to + 85°C
- 40°C to + 85°C
- 40°C to + 85°C
- 40°C to + 85°C
- 40°C to + 85°C
PIN-
PACKAGE
8 PDIP
8 SO ±1/
8 SO ±1
8 PDIP ±1/
8 PDIP ±1
8 SO ±1/
8 SO ±1
INL
(LSB)
±1
2
2
2
2
2
Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.
Maxim Integrated 160 Rio Robles, San Jose, CA 95134 USA 1-408-601-1000 ________________________________
13
© 2012 Maxim Integrated Products, Inc. Maxim Integrated and the Maxim Integrated logo are trademarks of Maxim Integrated Products, Inc.
MAX1242/MAX1243
+2.7V to +5.25V, Low-Power, 10-Bit
Serial ADCs in SO-8
Revision History
REVISION
NUMBER
0 11/96 Initial release
2 6/98 Extended temperature parts available
3 1/12 Removed military grades and added stylistic changes. 1–7, 12
REVISION
DATE
DESCRIPTION
PAGES
CHANGED
Loading...