August 1993
Revised April 1999
74VHC4040 12-Stage Binary Counter
© 1999 Fairchild Semiconductor Corporation DS011641.prf www.fairchildsemi.com
74VHC4040
12-Stage Binary Counter
General Description
The VHC4040 is an advanced high-speed CMOS device
fabricated with silicon gate CMOS technology. It achieves
the high-speed operation similar to equivalent Bipolar
Schottky TTL while maintaining the CMOS low power dissipation. The VHC4040 is a 1 2-stage counter which increments on the negative edge of the input clock and all
outputs are reset to a low level by ap plying a logical high
on the reset input. An input protection circuit i nsures that
0V to 7V can be applied to the inputs wi thout r egard to the
supply voltage. This dev ice can be used to interf ace 5V to
3V systems and two supply systems such as battery
backup. Thi s ci r c ui t pr ev ent s d e vi ce d est r uc ti o n du e to m is matched supply and input voltages.
Features
■ High speed; f
MAX
= 210 MHz at VCC = 5V
■ Low power dissipation: I
CC
= 4 µA (max) at TA = 25°C
■ High noise immunity: V
NIH
=V
NIL
= 28% VCC (min)
■ Power down protection is provided on all inputs
■ Wide operating voltage range: V
CC
(opr) = 2V − 5.5V
■ Low noise: V
OLP
= 0.8V (max)
■ Pin and function compatible with 74HC4040
Ordering Code:
Surface mount pack ages are also available on Tape and Reel. Specify by appending the s uffix let te r “X” to the ordering code .
Connection Diagram Pin Descriptions
Order Number Package Number Package Description
74VHC4040M M16A 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150” Narrow
74VHC4040MTC MTC16 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
74VHC4040N N16E 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300” Wide
Pin Names Description
Q
0–Q11
Flip-Flop Outputs
CP
Negative Edged Triggered Clock
MR Master Reset