April 1994
Revised April 1999
74VHC273 Octal D-Type Flip-Flop
© 1999 Fairchild Semiconductor Corporation DS011670.prf www.fairchildsemi.com
74VHC273
Octal D-Type Flip-Flop
General Description
The VHC273 is an advan ced high speed CMOS Octal Dtype flip-flop fabricated with silicon gate CMOS technology.
It achieves the high speed operation similar to equivalent
Bipolar Schottky TTL while maintaining the CMOS low
power dissipation.
The register has a common buffered Clock (CP) which is
fully edge-triggered. The state of e ach D input, o ne setup
time before the LOW-to-HIGH clock transition, is transferred to the correspond i ng f lip -flo p’s Q outpu t. T he M ast er
Reset (MR
) input will clear all flip-flops simultaneously. All
outputs will be forced LOW independently of Clock or Data
inputs by a LOW voltage level on the MR
input.
An input protection circuit insures that 0V to 7V can be
applied to the inp uts pi n s wi t hou t reg ard t o the supply volt-
age. This device can be used to interface 5V to 3V systems
and two supply systems such as battery backup. Th is circuit prevents device destruction due to m isma tche d s upp l y
and input voltages.
Features
■ High Speed: f
MAX
= 165 MHz (typ) at VCC = 5V
■ Low power dissipation: I
CC
= 4 µA (max) at TA = 25°C
■ High noise immunity: V
NIH
= V
NIL
= 28% VCC (min)
■ Power down protection is provided on all inputs
■ Low noise: V
OLP
= 0.9V (max)
■ Pin and function compatible with 74HC273
Ordering Code:
Surface mount pack ages are also available on Tape and Reel. Specify by appending the s uffix let te r “X” to the ordering code.
Logic Symbols
IEEE/IEC
Connection Diagram
Pin Descriptions
Order Number Package Number Package Description
74VHC273M M20B 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide
74VHC273SJ M20D 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
74VHC273MTC MTC20 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
74VHC273N N20A 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide
Pin Names Description
D
0–D7
Data Inputs
MR
Master Reset
CP Clock Pulse Input
Q
0–Q7
Data Outputs