May 1995
Revised April 1999
74LCX16543 Low Voltage 16-Bit Registered Transceiver with 5V Tolerant Inputs and Outputs
© 1999 Fairchild Semiconductor Corporation DS012464.prf www.fairchildsemi.com
74LCX16543
Low Voltage 16-Bit Registered Transceiver with
5V Tolerant Inputs and Outputs
General Description
The LCX16543 contains sixteen no n-inver ting tran sceive rs
containing two sets of D-type registe rs for temporary storage of data flowing in either dir ecti o n. Each byte ha s sep arate control inputs wh ich can be shorted together for full
16-bit operation. Separate Latch Enable and Output
Enable inputs are provided for each register to permit independent input and o utput contr ol in either directio n of data
flow.
The LCX16543 is desi gned for low vol tage (2.5V or 3.3V )
V
CC
applications with capability of interfacing to a 5V signal
environment.
The LCX16543 is fabricated with an advanced CMOS tech-
nology to achieve high spee d operation while mai ntaining
CMOS low power dissipation.
Features
■ 5V tolerant inputs and outputs
■ 2.3V–3.6V V
CC
specifications provided
■ 5.2 ns t
PD
max (VCC = 3.3V), 20 µA ICC max
■ Power down high impedance inputs and outputs
■ Supports live insertion/withdrawal (Note 1)
■ ±24 mA Output Drive (V
CC
= 3.0V)
■ Implements patented noise/EMI reduction circuitry
■ Latch-up performance exceeds 500 mA
■ ESD performance:
Human Body Model > 200 0V
Machine Model > 200V
Note 1: To ensure the high-impedan c e state during power up or down, OE
should be tied to VCC through a pull-up res istor: the m inimu m value or t he
resistor is determin ed by the current-sourcin g c apability of the driver.
Ordering Code:
Devices also availab le in Tape and Reel. Specify by appending th e s uffix let t er “X” to the ordering code.
Connection Diagram Logic Symbol
Order Number Package Number Package Description
74LCX16543MEA MS56A 56-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300” Wide
74LCX16543MTD MTD56 56-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide