PBM 3960/1
3
Electrical Characteristics
Electrical characteristics over recommended operating conditions.
Ref.
Parameter Symbol fig Conditions Min Typ Max Unit
Logic Inputs
Reset logic HIGH input voltage V
IHR
3.5 V
Reset logic LOW input voltage V
ILR
0.1 V
Logic HIGH input voltage V
IH
2.0 V
Logic LOW input voltage V
IL
0.8 V
Reset input current I
IR
VSS < VIR < V
DD
-0.01 1 mA
Input current, other inputs I
I
VSS < VI < V
DD
-1 1 µA
Input capacitance 3pF
Internal Timing Characteristics
Address setup time t
as
2 Valid for A0, A1 60 ns
Data setup time t
ds
2 Valid for D0 - D7 60 ns
Chip select setup time t
cs
270ns
Address hold time t
ah
20ns
Data hold time t
dh
20ns
Chip select hold time t
ch
20ns
Write cycle length t
WR
250ns
Reset cycle lenght t
R
380ns
Reference Input
Input resistance R
Ref
69 kΩ
Logic Outputs
Logic HIGH output current I
OH
VO = 2.4 V -13 -5 mA
Logic LOW output current I
OL
VO = 0.4 V 1.7 5 mA
Write propagation delay t
p
WR
2 From positive edge of WR. 30 100 ns
outputs valid, C
load
= 120 pF
Reset propagation delay t
p
R
3 From positive edge of Reset to 60 150 ns
outputs valid, C
load
= 120 pF
DAC Outputs Reset open, V
Ref
= 2.5 V
Nominal output voltage V
DA
0V
Ref
- 1LSB V
Resolution 7 Bits
Offset error 7 0.2 0.5 LSB
Gain error 7 0.1 0.5 LSB
Endpoint nonlinearity 7 0.2 0.5 LSB
Differential nonlinearity 5, 6 0.2 0.5 LSB
Load error (V
DA
, unloaded - VDA, loaded) 0.1 0.5 LSB
R
load
= 2.5 kΩ, Code 127 to DAC
Power supply sensitivity Code 127 to DAC 0.1 0.3 LSB
4.75 V < V
DD
< 5.25 V
Conversion speed t
DAC
2 For a full-scale transition to ±0.5 LSB 3 8 µs
of final value, R
load
= 2.5 kohm, C
load
= 50 pF.