Part Number ..................................................................................................................................................2
Simplified State Diagram .............................................................................................................................20
• After power up, execute power up sequence and initialization sequence before proper device operation is achieved
(refer to the Power up sequence).
Absolute Maximum Ratings
Parameter Symbol Rating Unit Note
Voltage on any pin relative to VSS
[EDS6432AF]
[EDS6432CF] VT –0.5 to VDD + 0.5 (≤ 3.6 (max.)) V
Supply voltage relative to VSS
[EDS6432AF]
[EDS6432CF] VDD –0.5 to +3.6 V
Short circuit output current IOS 50 mA
Power dissipation PD 1.0 W
Operating ambient temperature TA 0 to +70 °C
Storage temperature Tstg –55 to +125 °C
Caution
Exposing the device to stress above those listed in Absolute Maximum Ratings could cause
permanent damage. The device is not meant to be operated under conditions outside the limits
described in the operational section of this specification. Exposure to Absolute Maximum Rating
conditions for extended periods may affect device reliability.
Recommended DC Operating Conditions (TA = 0°C to +70°C)
[EDS6432AF]
Parameter Symbol min. max. Unit Notes
Supply voltage VDD, VDDQ 3.0 3.6 V 1
VSS, VSSQ 0 0 V 2
Input high voltage VIH 2.0 VDD + 0.3 V 3
Input low voltage VIL –0.3 0.8 V 4
Notes: 1. The supply voltage with all VDDand VDDQ pins must be on the same level.
2. The supply voltage with all VSS and VSSQ pins must be on the same level.
3. VIH (max.) = VDD + 1.5V (pulse width ≤ 5ns).
4. VIL (min.) = VSS – 1.5V (pulse width ≤ 5ns).
[EDS6432CF]
Parameter Symbol min. max. Unit Notes
Supply voltage VDD, VDDQ 2.3 2.7 V 1
VSS, VSSQ 0 0 V 2
Input high voltage VIH 1.7 VDD + 0.3 V 3
Input low voltage VIL –0.3 0.7 V 4
Notes: 1. The supply voltage with all VDDand VDDQ pins must be on the same level.
2. The supply voltage with all VSS and VSSQ pins must be on the same level.
Last data out to active command
(Auto precharge, same bank)
Last data out to precharge (early precharge)
(CL = 2)
(CL = 3) lEP –2 –2 –2 –2 tCK
Column command to column command lCCD 1 1 1 1 tCK
Write command to data in latency lWCD 0 0 0 0 tCK
DQM to data in lDID 0 0 0 0 tCK
DQM to data out lDOD 2 2 2 2 tCK
CKE to CLK disable lCLE 1 1 1 1 tCK
Register set to active command lMRD 2 2 2 2 tCK
/CS to command disable lCDD 0 0 0 0 tCK
Power down exit to command input lPEC 1 1 1 1 tCK
lRCD 3 2 3 2 tCK 1
lRC 10 7 9 7 tCK 1
lRAS 7 5 6 5 tCK 1
lRP 3 2 3 2 tCK 1
lDPL 2 2 2 2 tCK 1
lRRD 2 2 2 2 tCK 1
lDAL 5 4 5 4 tCK = [lDPL + lRP]
lHZP 2 2 tCK
lAPR 1 1 1 1 tCK
lEP –1 –1 tCK
Notes: 1. lRCD to lRRD are recommended value.
2. Be valid [DESL] or [NOP] at next command of self refresh exit.
3. Except [DESL] and [NOP]
= [lRC]
3
Data Sheet E0497E20 (Ver. 2.0)
9
Block Diagram
CLK
CKE
Address
/CS
/RAS
/CAS
/WE
Clock
Generator
Mode
Register
Control Logic
Command Decoder
Row
Address
Buffer
&
Refresh
Counter
Column
Address
Buffer
&
Burst
Counter
EDS6432AFBH, EDS6432CFBH
Bank 3
Bank 2
Bank 1
Bank 0
Row Decoder
Sense Amplifier
Column Decoder &
Latch Circuit
Data Control Circuit
Latch Circuit
DQM
DQ
Input & Output
Buffer
Data Sheet E0497E20 (Ver. 2.0)
10
EDS6432AFBH, EDS6432CFBH
Pin Function
CLK (input pin)
CLK is the master clock input. Other inputs signals are referenced to the CLK rising edge.
CKE (input pins)
CKE determine validity of the next CLK (clock). If CKE is high, the next CLK rising edge is valid; otherwise it is
invalid. If the CLK rising edge is invalid, the internal clock is not issued and the Synchronous DRAM suspends
operation.
When the Synchronous DRAM is not in burst mode and CKE is negated, the device enters power down mode.
During power down mode, CKE must remain low.
/CS (input pins)
/CS low starts the command input cycle. When /CS is high, commands are ignored but operations continue.
/RAS, /CAS, and /WE (input pins)
/RAS, /CAS and /WE have the same symbols on conventional DRAM but different functions. For details, refer to the
command table.
A0 to A10 (input pins)
Row Address is determined by A0 to A10 at the CLK (clock) rising edge in the active command cycle.
Column Address is determined by A0 to A7 at the CLK rising edge in the read or write command cycle.
A10 defines the precharge mode. When A10 is high in the precharge command cycle, all banks are precharged;
when A10 is low, only the bank selected by BA0 and BA1 is precharged.
When A10 is high in read or write command cycle, the precharge starts automatically after the burst access.
BA0 and BA1 (input pin)
BA0 and BA1 are bank select signal (BS). (See Bank Select Signal Table)
[Bank Select Signal Table]
BA0 BA1
Bank 0 L L
Bank 1 H L
Bank 2 L H
Bank 3 H H
Remark: H: VIH. L: VIL.
DQM(input pins)
DQM controls I/O buffers. DQM0 controls DQ0 to DQ7, DQM1 controls DQ8 to DQ15, DQM2 controls DQ16 to
DQ23, DQM3 controls DQ24 to DQ31. In read mode, DQM controls the output buffers like a conventional /OE pin.
DQM high and DQM low turn the output buffers off and on, respectively. The DQM latency for the read is two clocks.
In write mode, DQM controls the word mask. Input data is written to the memory cell if DQM is low but not if DQM is
high. The DQM latency for the write is zero.
DQ0 to DQ31 (input/output pins)
DQ pins have the same function as I/O pins on a conventional DRAM.
VDD, VSS, VDDQ, VSSQ (Power supply)
VDD and VSS are power supply pins for internal circuits. VDDQ and VSSQ are power supply pins for the output
buffers.
Data Sheet E0497E20 (Ver. 2.0)
11
EDS6432AFBH, EDS6432CFBH
Command Operation
Command Truth Table
The SDRAM recognizes the following commands specified by the /CS, /RAS, /CAS, /WE and address pins.
CKE
A0 to
Function Symbol n – 1 n /CS /RAS /CAS /WE BA1 BA0 A10
Device deselect DESL H × H × × × × × × ×
No operation NOP H × L H H H × × × ×
Burst stop BST H × L H H L × × × ×
Read READ H × L H L H V V L V
Read with auto precharge READA H × L H L H V V H V
Write WRIT H × L H L L V V L V
Write with auto precharge WRITA H × L H L L V V H V
Bank activate ACT H × L L H H V V V V
Precharge select bank PRE H × L L H L V V L ×
Precharge all banks PALL H × L L H L × × H ×
Mode register set MRS H × L L L L L L L V
When this command is set (/CS is High), the SDRAM ignore command input at the clock. However, the internal
status is held.
No operation [NOP]
This command is not an execution command. However, the internal operations continue.
Burst stop command [BST]
This command can stop the current burst operation.
Column address strobe and read command [READ]
This command starts a read operation. In addition, the start address of burst read is determined by the column
address (see Address Pins Table in Pin Function) and the bank select address (BA0, BA1). After the read operation,
the output buffer becomes High-Z.
Read with auto-precharge [READA]
This command automatically performs a precharge operation after a burst read with a burst length of 1, 2, 4 or 8.
Column address strobe and write command [WRIT]
This command starts a write operation. When the burst write mode is selected, the column address (see Address
Pins Table in Pin Function) and the bank select address (BA0, BA1) become the burst write start address. When the
single write mode is selected, data is only written to the location specified by the column address (see Address Pins
Table in Pin Function) and the bank select address (BA0, BA1).
Write with auto-precharge [WRITA]
This command automatically performs a precharge operation after a burst write with a length of 1, 2, 4 or 8, or after a
single write operation.
A10
Data Sheet E0497E20 (Ver. 2.0)
12
EDS6432AFBH, EDS6432CFBH
Row address strobe and bank activate [ACT]
This command activates the bank that is selected by BA0, BA1 and determines the row address (A0 to A10). (See
Bank Select Signal Table)
Precharge selected bank [PRE]
This command starts precharge operation for the bank selected by BA0, BA1. (See Bank Select Signal Table)
[Bank Select Signal Table]
BA0 BA1
Bank 0 L L
Bank 1 H L
Bank 2 L H
Bank 3 H H
Remark: H: VIH. L: VIL.
Precharge all banks [PALL]
This command starts a precharge operation for all banks.
Refresh [REF/SELF]
This command starts the refresh operation. There are two types of refresh operation, the one is auto-refresh, and
the other is self-refresh. For details, refer to the CKE truth table section.
Mode register set [MRS]
The SDRAM has a mode register that defines how it operates. The mode register is specified by the address pins
(A0 to BA0 and BA1) at the mode register set cycle. For details, refer to the Mode Register Configuration. After
power on, the contents of the mode register are undefined, execute the mode register set command to set up the
mode register.
Data Sheet E0497E20 (Ver. 2.0)
13
EDS6432AFBH, EDS6432CFBH
DQM Truth Table
CKE DQM
Function Symbol n – 1 n
Data write / output enable ENB H × L L L L
Data mask / output disable MASK H × H H H H
DQ0 to DQ7 write enable/output enable ENB0 H × L × × ×
DQ8 to DQ15 write enable/output enable ENB1 H × × L × ×
DQ16 to DQ23 write enable/output enable ENB2 H × × × L ×
DQ24 to DQ31 write enable/output enable ENB3 H × × × × L
DQ0 to DQ7 write inhibit/output disable MASK0 H × H × × ×
DQ8 to DQ15 write inhibit/output disable MASK 1 H × × H × ×
DQ16 to DQ23 write inhibit/output disable MASK 2 H × × × H ×
DQ24 to DQ31 write inhibit/output disable MASK 3 H × × × × H
Remark: H: VIH. L: VIL. ×: VIH or VIL
Write: lDID is needed.
Read: lDOD is needed.
CKE Truth Table
CKE
Current state Function Symbol n – 1 n /CS /RAS /CAS /WE Address
Activating Clock suspend mode entry H L × × × × ×
Any Clock suspend mode L L × × × × ×
Clock suspend Clock suspend mode exit L H × × × × ×
Idle CBR (auto) refresh command REF H H L L L H ×
Idle Self refresh entry SELF H L L L L H ×
Self refresh Self refresh exit L H L H H H × L H H × × × ×
Idle Power down entry H L L H H H × H L H × × × ×
Power down Power down exit L H H × × × × L H L H H H ×
Remark: H: VIH. L: VIL. ×: VIH or VIL
0 1 2 3
Data Sheet E0497E20 (Ver. 2.0)
14
EDS6432AFBH, EDS6432CFBH
Function Truth Table
The following table shows the operations that are performed when each command is issued in each mode of the
SDRAM.
The following table assumes that CKE is high.
Current state /CS /RAS /CAS /WE Address Command Operation
Precharge H × × × × DESL Enter IDLE after tRP L H H H ×NOP Enter IDLE after tRP
L H H L × BST ILLEGAL
L H L H BA, CA, A10 READ/READA ILLEGAL*3
L H L L BA, CA, A10 WRIT/WRITA ILLEGAL*3
L L H H BA, RA ACT ILLEGAL*3
L L H L BA, A10 PRE, PALL NOP*5
L L L H × REF, SELF ILLEGAL
L L L L MODE MRS ILLEGAL
Idle H × × × × DESL NOP L H H H × NOP NOP
L H H L × BST ILLEGAL
L H L H BA, CA, A10 READ/READA ILLEGAL*4
L H L L BA, CA, A10 WRIT/WRITA ILLEGAL*4
L L H H BA, RA ACT Bank and row active
L L H L BA, A10 PRE, PALL NOP
L L L H × REF, SELF Refresh
L L L L MODE MRS Mode register set*8
Row active H × × × × DESL NOP
L H H H × NOP NOP
L H H L × BST ILLEGAL
L H L H BA, CA, A10 READ/READA Begin read*6
L H L L BA, CA, A10 WRIT/WRITA Begin write*6
L L H H BA, RA ACT
L L H L BA, A10 PRE, PALL Precharge*7
L L L H × REF, SELF ILLEGAL
L L L L MODE MRS ILLEGAL
Read H × × × × DESL Continue burst to end L H H H × NOP Continue burst to end L H H L × BST Burst stop
L H L H BA, CA, A10 READ/READA
L H L L BA, CA, A10 WRIT/WRITA Term burst read/start write
L L H H BA, RA ACT
L L H L BA, A10 PRE, PALL Term burst read and Precharge
L L L H × REF, SELF ILLEGAL
L L L L MODE MRS ILLEGAL
Other bank active
ILLEGAL on same bank*
Continue burst read to /CAS
latency and New read
Other bank active
ILLEGAL on same bank*
2
2
Data Sheet E0497E20 (Ver. 2.0)
15
Loading...
+ 34 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.