—Endurance: 10,000 Cycles
—Data Retention: 100 Years
DESCRIPTION
The Xicor X2816C is a 2K x 8 E2PROM, fabricated with
an advanced, high performance N-channel floating gate
MOS technology. Like all Xicor Programmable nonvolatile memories it is a 5V only device. The X2816C
features the JEDEC approved pinout for byte-wide
memories, compatible with industry standard RAMs,
ROMs and EPROMs.
The X2816C supports a 16-byte page write operation,
typically providing a 300µs/byte write cycle, enabling the
entire memory to be written in less than 640ms. The
X2816C also features DATA Polling, a system software
support scheme used to indicate the early completion of
a write cycle.
Xicor E2PROMs are designed and tested for applications requiring extended endurance. Inherent data retention is greater than 100 years.
The Address inputs select an 8-bit memory location
during a read or write operation.
Chip Enable (CE)
The Chip Enable input must be LOW to enable all
read/write operations. When CE is HIGH, power consumption is reduced.
Output Enable (OE)
The Output Enable input controls the data output buffers
and is used to initiate read operations.
FUNCTIONAL DIAGRAM
X BUFFERS
LATCHES AND
DECODER
A0–A
10
ADDRESS
INPUTS
Y BUFFERS
LATCHES AND
DECODER
PIN NAMES
SymbolDescription
A0–A
10
I/O0–I/O
7
Address Inputs
Data Input/Output
WEWrite Enable
CEChip Enable
OEOutput Enable
V
CC
V
SS
+5V
Ground
NCNo Connect
16,384-BIT
E2PROM
ARRAY
I/O BUFFERS
AND LATCHES
3852 PGM T01
CE
OE
WE
V
V
CC
SS
CONTROL
LOGIC
I/O0–I/O
DATA INPUTS/OUTPUTS
2
7
3852 FHD F01
Page 3
X2816C
DEVICE OPERATION
Read
Read operations are initiated by both OE and CE LOW
and WE HIGH. The read operation is terminated by
either CE or OE returning HIGH. This two line control
architecture eliminates bus contention in a system environment. The data bus will be in a high impedance state
when either OE or CE is HIGH.
Write
Write operations are initiated when both CE and WE are
LOW and OE is HIGH. The X2816C supports both a CE
and WE controlled write cycle. That is, the address is
latched by the falling edge of either CE or WE, whichever
occurs last. Similarly, the data is latched internally by the
rising edge of either CE or WE, whichever occurs first.
A byte write operation, once initiated, will automatically
continue to completion, typically within 5ms.
Page Write Operation
The page write feature of the X2816C allows the entire
memory to be typically written in 640ms. Page write
allows two to sixteen bytes of data to be consecutively
written to the X2816C prior to the commencement of the
internal programming cycle. Although the host system
may read data from any other device in the system to
transfer to the X2816C, the destination page address of
the X2816C should be the same on each subsequent
strobe of the WE and CE inputs. That is, A4 through A
must be the same for each transfer of data to the
X2816C during a page write cycle.
The page write mode can be entered during any write
operation. Following the initial byte write cycle, the host
can write an additional one to fifteen bytes in the same
manner as the first byte was written. Each successive
10
byte load cycle, started by the WE HIGH to LOW
transition, must begin within 20µs of the falling edge of
the preceding WE. If a subsequent WE HIGH to LOW
transition is not detected within 20µs, the internal automatic programming cycle will commence. There is no
page write window limitation. The page write window is
infinitely wide, so long as the host continues to access
the device within the byte load cycle time of 20µs.
DATA Polling
The X2816C features DATA Polling as a method to
indicate to the host system that the byte write or page
write cycle has completed. DATA Polling allows a simple
bit test operation to determine the status of the X2816C,
eliminating additional interrupt inputs or external hardware. During the internal programming cycle, any attempt to read the last byte written will produce the
complement of that data on I/O7 (i.e., write data = 0xxx
xxxx, read data = 1xxx xxxx). Once the programming
cycle is complete, I/O7 will reflect true data.
WRITE PROTECTION
There are three features that protect the nonvolatile data
from inadvertent writes.
• Noise Protection—A WE pulse which is typically
less than 10ns will not initiate a write cycle.
•VCC Sense—All functions are inhibited when VCC is
≤3V, typically.
• Write Inhibit—Holding either OE LOW, WE HIGH,
or CE HIGH during power-up and power-down, will
inhibit inadvertent writes. Write cycle timing specifications must be observed concurrently.
ENDURANCE
Xicor E2PROMs are designed and tested for applications requiring extended endurance.
3
Page 4
X2816C
SYSTEM CONSIDERATIONS
Because the X2816C is frequently used in large memory
arrays, it is provided with a two line control architecture
for both read and write operations. Proper usage can
provide the lowest possible power dissipation and eliminate the possibility of contention where multiple I/O pins
share the same bus.
To gain the most benefit, it is recommended that CE be
decoded from the address bus and be used as the
primary device selection input. Both OE and WE would
then be common among all devices in the array. For a
read operation this assures that all deselected devices
are in their standby mode and that only the selected
device(s) is outputting data on the bus.
Because the X2816C has two power modes, standby
and active, proper decoupling of the memory array is of
prime concern. Enabling CE will cause transient current
spikes. The magnitude of these spikes is dependent on
the output capacitive loading of the l/Os. Therefore, the
larger the array sharing a common bus, the larger the
transient spikes. The voltage peaks associated with the
current transients can be suppressed by the proper
selection and placement of decoupling capacitors. As a
minimum, it is recommended that a 0.1µF high frequency ceramic capacitor be used between VCC and
VSS at each device. Depending on the size of the array,
the value of the capacitor may have to be larger.
In addition, it is recommended that a 4.7µF electrolytic
bulk capacitor be placed between VCC and VSS for each
eight devices employed in the array. This bulk capacitor
is employed to overcome the voltage droop caused by
the inductive effects of the PC board traces.
4
Page 5
X2816C
ABSOLUTE MAXIMUM RATINGS*
Temperature under Bias
X2816C....................................... –10°C to +85°C
X2816CI.....................................–65°C to +135°C
Storage Temperature ....................... –65°C to +150°C
Voltage on any Pin with
Respect to VSS.................................. –1V to +7V
D.C. Output Current .............................................5mA
*COMMENT
Stresses above those listed under “Absolute Maximum
Ratings” may cause permanent damage to the device.
This is a stress rating only and the functional operation of
the device at these or any other conditions above those
indicated in the operational sections of this specification is
not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
Lead Temperature (Soldering, 10 seconds)...... 300°C
CE LOW to Active Output0000ns
OE LOW to Active Output0000ns
CE HIGH to High Z Output50606060ns
OE HIGH to High Z Output50606060ns
Output Hold from0000ns
Address Change
3852 PGM T10.1
t
RC
ADDRESS
CE
OE
V
IH
WE
DATA I/O
Notes: (4) tLZ min., tHZ, t
HIGH Z
point when CE or OE return HIGH (whichever occurs first) to the time when the outputs are no longer driven.
OLZ
, and t
t
CE
t
OE
t
OLZ
t
LZ
DATA VALID
are periodically sampled and not 100% tested. tHZ max. and t
OHZ
t
t
OH
AA
t
HZ
DATA VALID
max. are measured from the
OHZ
t
OHZ
3852 FHD F04
7
Page 8
X2816C
Write Cycle Limits
X2816C-90X2816C-12,-15,-20
SymbolParameterMin.Max.Min.Max.Units
(5)
t
WC
t
t
t
t
t
WPH
t
t
t
AS
t
AH
t
CS
t
CH
CW
OES
OEH
WP
t
DV
t
DS
t
DH
DW
BLC
Write Cycle Time1010ms
Address Setup Time55ns
Address Hold Time80100ns
Write Setup Time00ns
Write Hold Time00ns
CE Pulse Width80100ns
OE HIGH Setup Time1010ns
OE HIGH Hold Time510ns
WE Pulse Width80100ns
WE HIGH Recovery5050ns
Data Valid100100µs
Data Setup3550ns
Data Hold510ns
Delay to Next Write1010µs
Byte Load Cycle11001100µs
3852 PGM T09.1
WE Controlled Write Cycle
t
WC
ADDRESS
t
AS
t
CS
CE
OE
WE
DATA IN
DATA OUT
Notes: (5) tWC is the minimum cycle time to be allowed from the system perspective unless polling techniques are used. It is the maximum
time the device requires to automatically complete the internal write operation.
t
OES
t
DV
t
AH
t
WP
t
OEH
DATA VALID
t
DS
HIGH Z
t
t
DH
CH
3852 FHD F05
8
Page 9
X2816C
CE Controlled Write Cycle
ADDRESS
CE
t
OES
t
AS
t
AH
t
CW
t
WC
OE
WE
DATA IN
DATA OUT
Page Mode Write Cycle
(6)
OE
CE
t
WP
WE
t
CS
t
DV
t
WPH
t
BLC
t
DS
HIGH Z
t
OEH
DATA VALID
t
t
CH
DH
3852 FHD F06
ADDR. *
Notes: (6) Between successive byte writes within a page write operation, OE can be strobed LOW: e.g. this can be done with CE and WE
(7)
I/O
BYTE 0BYTE 1BYTE 2BYTE nBYTE n+1BYTE n+2
*For each successive write within the page write operation, A4–A10 should be the same or
writes to an unknown address could occur.
HIGH to fetch data from another memory device within the system for the next write; or with WE HIGH and CE LOW effectively
performing a polling operation.
(7) The timings shown above are unique to page write operations. Individual byte load operations within the page write must conform
to either the CE or WE controlled write cycle timing.
LAST BYTE
t
WC
3852 FHD F07
9
Page 10
X2816C
DATA Polling Timing Diagram
ADDRESSAn
CE
WE
OE
I/O
7
Note: (10) Polling operations are by definition read cycles and are therefore subject to read cycle timings.
(10)
AnAn
t
OEH
DIN=XD
=XD
OUT
t
WC
SYMBOL TABLE
t
OES
OUT
t
DW
=X
3852 FHD F08
WAVEFORM
INPUTS
Must be
steady
May change
from LOW
to HIGH
May change
from HIGH
to LOW
Don’t Care:
Changes
Allowed
N/A
OUTPUTS
Will be
steady
Will change
from LOW
to HIGH
Will change
from HIGH
to LOW
Changing:
State Not
Known
Center Line
is High
Impedance
10
Page 11
X2816C
Normalized Active Supply Current
vs. Ambient Temperature
1.4
1.2
CC
1.0
0.8
NORMALIZED I
0.6
–55+25+125
AMBIENT TEMPERA TURE (°C)
VCC = 5V
Normalized Access Time
vs. Ambient Temperature
1.4
VCC = 5V
Normalized Standby Supply Current
vs. Ambient Temperature
1.4
1.2
SB
1.0
0.8
NORMALIZED I
0.6
–55+25+125
AMBIENT TEMPERA TURE (°C)
3852 FHD F09.13852 FHD F10.1
VCC = 5V
1.2
AA
1.0
0.8
NORMALIZED T
0.6
–55+25+125
AMBIENT TEMPERA TURE (°C)
3852 FHD F11.1
11
Page 12
X2816C
PACKAGING INFORMATION
PIN 1 INDEX
PIN 1
24-LEAD PLASTIC DUAL IN-LINE PACKAGE TYPE P
1.265 (32.13)
1.230 (31.24)
1.100 (27.94)
REF.
0.557 (14.15)
0.530 (13.46)
0.080 (2.03)
0.065 (1.65)
SEATING
PLANE
0.150 (3.81)
0.125 (3.18)
0.110 (2.79)
0.090 (2.29)
0.065 (1.65)
0.040 (1.02)
0.625 (15.87)
0.600 (15.24)
TYP. 0.010 (0.25)
0°
15°
NOTE:
1. ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS)
2. PACKAGE DIMENSIONS EXCLUDE MOLDING FLASH
0.162 (4.11)
0.140 (3.56)
0.030 (0.76)
0.015 (0.38)
0.022 (0.56)
0.014 (0.36)
12
3926 FHD F03
Page 13
X2816C
PACKAGING INFORMATION
32-LEAD PLASTIC LEADED CHIP CARRIER PACKAGE TYPE J
0.420 (10.67)
0.495 (12.57)
0.485 (12.32)
TYP. 0.490 (12.45)
0.453 (11.51)
0.447 (11.35)
TYP. 0.450 (11.43)
0.300 (7.62)
REF.
0.050 (1.27) TYP.
0.021 (0.53)
0.013 (0.33)
TYP. 0.017 (0.43)0.045 (1.14) x 45°
0.050"
TYPICAL
0.510"
TYPICAL
0.400"
FOOTPRINT
SEATING PLANE
±0.004 LEAD
CO – PLANARITY
0.015 (0.38)
0.095 (2.41)
0.060 (1.52)
0.140 (3.56)
0.100 (2.45)
TYP. 0.136 (3.45)
0.048 (1.22)
0.042 (1.07)
0.300"
REF
0.410"
—
0.030" TYPICAL
32 PLACES
0.050"
TYPICAL
PIN 1
0.595 (15.11)
0.585 (14.86)
TYP. 0.590 (14.99)
0.553 (14.05)
0.547 (13.89)
TYP. 0.550 (13.97)
0.400
REF.
(10.16)
3° TYP.
NOTES:
1. ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS)
2. DIMENSIONS WITH NO TOLERANCE FOR REFERENCE ONLY
3926 FHD F13
13
Page 14
X2816C
PACKAGING INFORMATION
32-PAD CERAMIC LEADLESS CHIP CARRIER PACKAGE TYPE E
0.015 (0.38)
0.003 (0.08)
0.300 (7.62)
PIN 1
BSC
0.150 (3.81) BSC
0.020 (0.51) x 45° REF.
0.095 (2.41)
0.075 (1.91)
0.022 (0.56)
0.006 (0.15)
DIA.
0.200 (5.08)
BSC
0.028 (0.71)
0.022 (0.56)
(32) PLCS.
0.015 (0.38)
MIN.
0.050 (1.27) BSC
0.458 (11.63)
0.442 (11.22)
0.458 (11.63)
––
0.055 (1.39)
0.045 (1.14)
TYP. (4) PLCS.
0.040 (1.02) x 45° REF.
TYP. (3) PLCS.
0.560 (14.22)
0.540 (13.71)
0.120 (3.05)
0.060 (1.52)
0.558 (14.17)
––
0.088 (2.24)
0.050 (1.27)
0.400 (10.16)
BSC
PIN 1 INDEX CORNER
NOTE:
1. ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS)
2. TOLERANCE: ±1% NLT ±0.005 (0.127)
14
3926 FHD F14
Page 15
X2816C
PACKAGING INFORMATION
24-LEAD PLASTIC SMALL OUTLINE GULL WING PACKAGE TYPE S
PIN 1 INDEX
(4X) 7°
0.050 (1.27)
0.010 (0.25)
0.020 (0.50)
PIN 1
X 45°
0.014 (0.35)
0.020 (0.50)
0.598 (15.20)
0.610 (15.49)
0.290 (7.37)
0.299 (7.60)
0.003 (0.10)
0.012 (0.30)
0.050" TYPICAL
0.393 (10.00)
0.420 (10.65)
0.092 (2.35)
0.105 (2.65)
0° – 8°
0.009 (0.22)
0.013 (0.33)
0.015 (0.40)
0.050 (1.27)
0.420"
FOOTPRINT
0.030" TYPICAL
24 PLACES
NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS)
15
0.050"
TYPICAL
3926 FHD F24
Page 16
X2816C
ORDERING INFORMATION
X2816C X X -X
Device
Access Time
–90 = 90ns
–12 = 120ns
–15 = 150ns
–20 = 200ns
Temperature Range
Blank = Commercial = 0°C to +70°C
I = Industrial = –40°C to +85°C
Package
P = 24-Lead Plastic DIP
J = 32-Lead PLCC
E = 32-Pad LCC
S = 24-Lead Plastic SOIC
16
Loading...
+ hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.