Datasheet TDA9143 Datasheet (Philips)

Page 1
INTEGRATED CIRCUITS
DATA SH EET
TDA9143
2
I
Preliminary specification File under Integrated Circuits, IC02
1996 Jan 17
Page 2
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor
FEATURES
Multi-standard colour decoder and sync processor for PAL, NTSC and SECAM
PALplus helper blanking and EDTV-2 blanking
I2C-bus controlled
I2C-bus addresses hardware selectable
Pin compatible with TDA9141
Alignment free
Few external components
Designed for use with baseband delay lines
Integrated video filters
Adjustable luminance delay
2
Noise detector with I
Norm/no_norm detector with I2C-bus read-out
CVBS or Y/C input, with automatic detection possibility
CVBS output, provided I2C-bus address 8A is used
Vertical divider system
Two-level sandcastle signal
VA synchronization pulse (3-state)
HA synchronization pulse or clamping pulse CLP
input/output
Line-locked clock output (6.75 MHz or 6.875 MHz) or stand-alone I2C-bus output port
Stand-alone I2C-bus input/output port
Colour matrix and fast YUV switch
Comb filter enable input/output with subcarrier
frequency
Internal bypass mode of external delay line for NTSC applications
Low power standby mode with 3-state YUV outputs
Fast blanking detector with I2C-bus read-out
Blanked or unblanked sync on Y
Internal MACROVISION gating for the horizontal PLL
enabled by bus bit EMG.
C-bus read-out
out
by I2C-bus bit BSY
GENERAL DESCRIPTION
The TDA9143 is an I PAL/NTSC/SECAM decoder/sync processor with blanking facilities for PALplus and EDTV-2 signals. The TDA9143 has been designed for use with baseband chrominance delay lines, and has a combined subcarrier frequency/comb filter enable signal for communication with a PAL/NTSC comb filter.
The IC can process both CVBS input signals and Y/C input signals. The input signal is available on an output pin, in the event of a Y/C signal, it is added into a CVBS signal.
The sync processor provides a two-level sandcastle, a horizontal pulse (CLP or HA pulse, bus selectable) and a vertical (VA) pulse. When the HA pulse is selected, a line-locked clock (LLC) signal is available at the output port pin (6.75 MHz or 6.875 MHz).
A fast switch can select either the internal Y signal with the UV input signals, or YUV signals made of the RGB input signals. The RGB input signals can be clamped with either the internal or an external clamping signal.
Two pins with an input/output port and an output port of the
2
C-bus are available.
I The I2C-bus address of the TDA9143 is hardware
programmable.
TDA9143
2
C-bus controlled, alignment-free
ORDERING INFORMATION
TYPE
NUMBER
TDA9143 SDIP32 plastic shrink dual in-line package; 32 leads (400 mil) SOT232-1
1996 Jan 17 2
NAME DESCRIPTION VERSION
PACKAGE
Page 3
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free
TDA9143
PAL/NTSC/SECAM decoder/sync processor
QUICK REFERENCE DATA
SYMBOL PARAMETER CONDITIONS MIN. TYP. MAX. UNIT
V
CC
I
CC
V
CVBS(p-p)
V
Y(p-p)
V
C(p-p)
V
Y(out)
V
U(out)(p-p)
V
V(out)(p-p)
V
SC(bl)
V
SC(clamp)
V
VA
V
HA
V
LLC(p-p)
V
R,G,B(p-p)
V
clamp(I/O)
V
sub(p-p)
V
OPORT
positive supply voltage 7.2 8.0 8.8 V supply current 50 60 70 mA CVBS input voltage (peak-to-peak value) top sync-white 1.0 1.43 V luminance input voltage
top sync-white 1.0 1.43 V
(peak-to-peak value) chrominance burst input voltage
0.3 0.6 V
(peak-to-peak value) luminance black-white output voltage 1.0 V U output voltage (peak-to-peak value) standard colour bar 1.33 V V output voltage (peak-to-peak value) standard colour bar 1.05 V sandcastle blanking voltage level 2.2 2.5 2.8 V sandcastle clamping voltage level 4.2 4.5 4.8 V VA output voltage 4.0 5.0 5.5 V HA output voltage 4.0 5.0 5.5 V LLC output voltage amplitude
250 500 mV
(peak-to-peak value) RGB input voltage (peak-to-peak value) 0 to 100% saturation 0.7 1.0 V clamping pulse input/output voltage 5.0 V subcarrier output voltage amplitude
150 200 300 mV
(peak-to-peak value) port output voltage 4.0 5.0 5.5 V
1996 Jan 17 3
Page 4
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor
BLOCK DIAGRAM
in
UinV
4
3
BPS
out
Y
out
V
out
U
18 14 13 12
21 20 19
YD3YD0
TB
MATRIX SWITCH
DELAY
DELAY
ref
SEC
(RY)
1322
2
2
SWITCH
SECAM
(BY)
DEMOD
DEMOD
PAL/NTSC
HUE
IDENT
SYSTEM
FSC
BUFFER
MGE039
Fscomb
TDA9143
handbook, full pagewidth
VA
CC
V
SDA SCL HPLL SC CLP/HA R G B F
17
11
VA
HA
10
TIMING
VERTICAL
57 24
6
2
ECL
ECL
CLP
GENERATOR
SYNC
SEPARATOR
C-BUS I
TRAP
PLL
HORIZONTAL
SYNC
SEPARATOR
LCA
FILTER
TUNING
SECAM
CLOCHE
Y CLAMP
PLL
CHROMA
CHROMA
BANDPASS
ACC
SWITCH
CHROMA
INA-INB
ECMB
Fig.1 Block diagram.
TDA9143
AGND CPLL XTAL XTAL2
ref
FILT
BIAS
92728 29 30 31 23
DGND
22
15
ADDR (CVBS)
16
I/O PORT
O PORT/LLC
1996 Jan 17 4
26
Y/CVBS
25
C
8
DEC
Page 5
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor
PINNING
SYMBOL PIN DESCRIPTION
(RY) 1 output signal for (RY)
(BY) 2 output signal for (BY)
U
in
V
in
SCL 5 serial clock input SDA 6 serial data input/output V
CC
DEC 8 digital supply decoupling DGND 9 digital ground SC 10 sandcastle output VA 11 vertical acquisition
Y
out
V
out
U
out
I/O PORT 15 input/output port O PORT/LLC 16 output port/line-locked clock
CLP/HA 17 clamping pulse/HA
F 18 fast switch select input B 19 BLUE input G 20 GREEN input R 21 RED input ADDR (CVBS) 22 I
Fscomb 23 comb filter status input/output HPLL 24 horizontal PLL filter C 25 chrominance input Y/CVBS 26 luminance/CVBS input AGND 27 analog ground FILT
ref
CPLL 29 colour PLL filter XTAL 30 reference crystal input XTAL2 31 second crystal input SEC
ref
3 chrominance U input 4 chrominance V input
7 positive supply voltage
synchronization pulse 12 luminance output 13 chrominance V output 14 chrominance U output
output
synchronization pulse
input/output
2
C-bus address input (CVBS
output)
28 filter reference decoupling
32 SECAM reference decoupling
handbook, halfpage
(RY)
(BY)
U V
SCL SDA V
CC
DEC
DGND
SC VA
Y
out
V
out
U
out
I/O PORT
O PORT/LLC
Fig.2 Pin configuration.
TDA9143
1 2 3
in
4
in
5 6 7 8
TDA9143
9 10 11 12 13 14 15 16
MGE038
SEC
32
XTAL2
31
XTAL
30
CPLL
29
FILT
28
AGND
27
Y/CVBS
26
C
25
HPLL
24
Fscomb
23
ADDR (CVBS)
22
R
21
G
20
B
19
F
18
CLP/HA
17
ref
ref
1996 Jan 17 5
Page 6
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor
FUNCTIONAL DESCRIPTION
The TDA9143 is an I2C-bus controlled, alignment-free PAL/NTSC/SECAM colour decoder/sync processor which has been designed for use with baseband chrominance delay lines. For PALplus and EDTV-2 (60 Hz) signals blanking facilities are included.
In the standard operating mode the I2C-bus address is 8A. If the address input is connected to the positive supply rail the address will change to 8E.
Input switch
CAUTION
The voltage on the chrominance pin must never exceed
5.5 V. If it does, the IC enters a test mode.
The TDA9143 has a two pin input for CVBS or Y/C signals which can be selected via the I also has a position in which it automatically detects whether a CVBS or Y/C signal is on the input. In this input selector position, standard identification first takes place on an added Y/CVBS and C input signal.
After that, both chrominance signal input amplitudes are checked once and the input with the strongest chrominance burst signal is selected. The input switch status is read out by the I2C-bus via output bit YC. The auto input detector indicates YC = 1 for a VBS input signal (no chrominance component).
CVBS output
In the standard operating mode with I a CVBS output signal is available on the address pin, which represents either the CVBS input signal or the Y/C input signal, added into a CVBS signal.
RGB colour matrix
The voltage on the Uin pin must never exceed 5.5 V. If it does, the IC enters a test mode.
The TDA9143 has a colour matrix to convert RGB input signals into YUV signals. A fast switch, controlled by the signal on pin F and enabled by I fast switch), can select between these YUV signals and the YUV signals of the decoder. Mode FRGB = 1 (forced RGB) overrules EFS and switches the matrixed RGB inputs to the YUV outputs.
2
C-bus. The input selector
CAUTION
2
2
C-bus address 8A,
C-bus via EFS (enable
The Y signal is internally connected to the switch. The
(RY) and(BY) output signals of the decoder first have to be delayed in external baseband chrominance delay lines. The outputs of the delay lines must be connected to the UV input pins. If the RGB signals are not synchronous with the selected decoder input signal, clamping of the RGB input signals is possible by I2C-bus selection of ECL (external RGB clamp mode) and by feeding an external clamping signal to the CLP pin.
Also in external RGB clamp mode the VA output will be in a high impedance OFF-state. The YUV outputs can be put in 3-state mode by bus bit LPS (low power standby mode).
Standard identification
The standards which the TDA9143 can decode depend upon the choice of external crystals. If a 4.4 MHz and a
3.6 MHz crystal are used then SECAM, PAL 4.4/3.6 and NTSC 4.4/3.6 can be decoded. If two 3.6 MHz crystals are used then only PAL 3.6 and NTSC 3.6 can be decoded.
Which 3.6 MHz standards can be decoded depends upon the exact frequencies of the 3.6 MHz crystals. In an application where not all standards are required only one crystal is sufficient; in this instance the crystal must be connected to the reference crystal input (pin 30). If a
4.4 MHz crystal is used it must always be connected to the reference crystal input. Both crystals are used to provide a reference for the filters and the horizontal PLL, however, only the reference crystal is used to provide a reference for the SECAM demodulator. To enable the calibrating circuits to be adjusted exactly, two bits from I 00 are used to indicate which crystals are connected to the IC.
The standard identification circuit is a digital circuit without external components. The search loop is illustrated in Fig.3. The decoder (via the I2C-bus) can be forced to decode either SECAM or PAL/NTSC (but not PAL or NTSC). Crystal selection can also be forced. Information concerning standard and which crystal is selected and whether the colour killer is ON or OFF is provided by the read out.
Using the forced-mode does not affect the search loop, it does however prevent the decoder from reaching or staying in an unwanted state. The identification circuit skips impossible standards (e.g. SECAM when no
4.4 MHz crystal is fitted) and illegal standards (e.g. in forced mode). To reduce the risk of wrong identification, PAL has priority over SECAM. Only line identification is used for SECAM. For a vertical frequency of 60 Hz, SECAM can be blocked to prevent wrong identification by means of bus bit SAF.
TDA9143
2
C-bus subaddress
1996 Jan 17 6
Page 7
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor
handbook, full pagewidth
SECAM
c
c
PAL
KILLED
NTSC
SECAM
KILLED
NTSC
c
c
KILLED
PAL
KILLED
c
c
c
TDA9143
PAL
KILLED
c
c
NTSC
KILLED
PAL
c
c
NTSCPAL
Reference crystal Second crystal
Fig.3 Search loop of the identification circuit.
Integrated filters
All chrominance bandpass and notch filters, including the luminance delay line, are an integral part of the IC. The filters are gyrator-capacitor type filters. The resonant frequency of the filters is controlled by a circuit that uses the active crystal to tune the SECAM Cloche filter during the vertical flyback time. The remaining filters and the luminance delay line are matched to this filter. The filters can be switched to either 4.43 MHz, 4.29 MHz or
3.58 MHz. The switching is controlled by the standard identification circuit. The luminance notch used for SECAM has a lower Q-factor than the notch used for PAL/NTSC. The notches are provided with a little preshoot to obtain a symmetrical step response. In Y/C mode the chrominance notch filters are bypassed, to preserve full signal bandwidth. For a CVBS signal the chrominance notch filters can be bypassed by bus selection of bit TB (trap bypass). The delay of the colour difference signals
(RY) and(BY) in the chrominance signal path and the external chrominance delay lines when used, can be fitted
2
to the luminance signal by I
C-bus in 40 ns steps.
MGE040 
The typical luminance delay can be calculated: delay 90 +
SAKSBK {170 + 40(FRQTB)} + 160(YD3) +
160(YD2) + 80(YD1) + 40(YD0) [ns].
Colour decoder
The PAL/NTSC demodulator employs an oscillator that can operate with either crystal (3.6 MHz or 4.4 MHz). If the
2
C-bus indicates that only one crystal is connected, it will
I always connect to the crystal on the reference crystal input (pin 30).
The Hue signal which is adjustable by I2C-bus, is gated during the burst for NTSC signals.
The SECAM demodulator is an auto-calibrating PLL demodulator which has two references. The reference crystal, to force the PLL to the desired free-running frequency and the bandgap reference, to obtain the correct absolute value of the output signal. The VCO of the PLL is calibrated during each vertical blanking period, when the IC is in search mode or in SECAM mode.
1996 Jan 17 7
Page 8
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor
If the reference crystal is not 4.4 MHz the decoder will not produce the correct SECAM signals. Especially for NTSC applications an internal bypass mode of the external baseband delay line (for instance TDA4665) is added, controlled by bus bit BPS (bypass mode) and with a gain of 2. The bypass mode is not available for SECAM.
Comb filter interfacing
The frequency of the active crystal is fed to the Fscomb output, which can be connected to an external comb filter IC (e.g. SAA4961). When bus bit ECMB is LOW, the subcarrier frequency is suppressed and its DC value is LOW. With ECMB HIGH, the DC value is HIGH with the
2
subcarrier frequency present, and I
C-bus output bit YC and the input switch are always forced in the Y/C mode, unless an external current sink (e.g. from the comb filter) prevents this, as pin Fscomb also acts as input pin. In this event the subcarrier frequency is still present on the same DC HIGH level.
PALplus and EDTV-2 helper blanking
For blanking of PALplus or EDTV-2 helper lines, the helper blanking can extend the vertical blanking of the Y, RY and BY outputs. Additional helper blanking bits (HOB, HBC) and norm/not norm (NRM) indication determine whether the helper signal has to be blanked or conditionally blanked depending on the signal-to-noise ratio bit SNR. Table 1 is valid in a 50 Hz or 60 Hz mode.
Provided a NORM sync condition is present, with bus bit HBO = 1 and HBC = 0 blanking is activated. Conditional blanking is possible with HBO = 1 and HBC = 1 and SNR = 1.
The black level of the luminance signal is internally clamped with a large time constant to an internal reference black level. This black level is used as fill-in value for the Y signal during blanking.
Fast blanking detector
To detect the presence of a fast blanking signal, a circuit is added which indicates this event if in more than one line per field a blanking pulse is present at the fast blanking input (F). More than one line per field is chosen to prevent switching-off at every spike detected on the fast blanking input. The detector output FBA (fast blanking active) can be read-out by the I
Blanked/unblanked sync
By means of the I signal Y sync part. At BSY = 0 the composite sync is present on Y during helper lines scan. At BSY = 1 the black level is filled in during the line blanking interval and vertical blanking interval. When activated, the helper blanking extends the vertical blanking.
TDA9143
2
C-bus.
2
C-bus bit BSY (blanked sync) output
will be presented with or without its composite
out
. When activated, helper blanking takes place only
out
Table 1 Helper blanking modes
HOB HBC SNR
HELPER
BLANKING
0 X X OFF 10XON 110OFF 111 ON
For PALplus (50 Hz, 625 lines) outside the letter box area blanking is possible and takes place on lines 275 to 371 and 587 to 59.
For EDTV-2 (system M, 60 Hz, 525 lines) outside the letter box area blanking is possible and takes place on lines 230
(1)
to 312 and 493 to 49
(1) For system M, line numbers start with the first equalizing
pulse in field 1, but the internal line counter starts counting at the first vertical sync pulse in field 1. This line number notation is used here and in Fig.7.
.
1996 Jan 17 8
Sync processor (ϕ
loop)
1
The main part of the sync circuit is an oscillator running at 440 × f
(6.875 MHz), provided that I2C-bus address 8A is
H
used or 432 × fH (6.75 MHz) for 8E. Its frequency is divided by 440 or 432 to lock the ϕ1 loop to the incoming signal.
The time-constant of the loop can be selected by the
2
C-bus (fast, auto or slow). In the fast mode the fast
I time-constant is chosen independent of signal conditions. In the auto mode the medium time-constant is present with a fast time constant during the vertical retrace period (‘field boost’). If the noise detector indicates a noisy video signal the time-constant switches to slow with a smaller field boost, which is also the time-constant for the slow mode. In case of a slow time constant sync gating takes place in a 6 µs window around the separated sync pulse. In case of no sync lock, both the auto and the slow mode have a medium time constant, to ensure reliable catching.
The noise content of the video signal is determined by a noise detector circuit. This circuit measures the noise at top sync during a 15 line period every field (65 lines after start VA pulse). When the noise level supersedes the
Page 9
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor
detector threshold in two consecutive fields, noise is indicated and bus bit SNR is set.
The free-running frequency of the oscillator is determined by a digital control circuit that is locked to the active crystal. When a power-on-reset pulse is detected the frequency of the oscillator is switched to a frequency of about 10 MHz (23 kHz horizontal frequency) to protect the horizontal output transistor. The oscillator frequency is calibrated to
6.875 MHz or 6.75 MHz after receiving data on subaddress 01 for the first time after power-on-reset detection.
To ensure that this procedure does not fail it is absolutely necessary to send subaddress 00 before subaddress 01. Subaddress 00 contains the crystal indication bits and when subaddress 01 is received the line oscillator calibration will be initiated (for the start-up procedure after power-on-reset detection, see the I2C-bus protocol). The calibration is terminated when the oscillator frequency reaches 6.875 MHz or 6.75 MHz.
The ϕ1 loop can be opened using the I2C-bus. This is to facilitate On Screen Display (OSD) information. If there is no input signal or a very noisy input signal, the ϕ1 loop can be opened to provide a stable line frequency, and thus a stable picture.
The sync part also delivers a two-level sandcastle signal, which provides a combined horizontal and vertical blanking signal and a clamping pulse for the display section of the TV.
MACROVISION sync gating
A dedicated gating signal for the separated sync pulses, starting 11 lines after the detection of a vertical sync pulse until picture scan starts, can be used to improve the behaviour of the horizontal PLL with respect to the unwanted disturbances caused by the pseudo-sync pulses in video signals with MACROVISION anti-copy guard signals. This sync gating excludes the pseudo-sync pulses and can only take place in the auto and fast ϕ constant mode, provided I2C-bus bit SNR = 0 and I2C-bus bit EMG = 1. I2C-bus bit EMG = 1 enables and EMG = 0 disables this sync gating in the horizontal PLL.
Vertical divider system
The vertical divider system has a fully integrated vertical sync separator.
The divider can accommodate both 50 Hz and 60 Hz systems; it can either determine the field frequency automatically or it can be forced to the desired system via the I is illustrated in Fig.4.
TDA9143
time
1
2
C-bus. A block diagram of the vertical divider system
handbook, halfpage
LINE COUNTER
CONTROLLER
NORM COUNTER
Fig.4 Block diagram of the vertical divider system.
1996 Jan 17 9
TIMING
GENERATOR
MGE043
Page 10
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor
The divider system operates at twice the horizontal frequency. The line counter receives enable pulses at this frequency, thereby counting two pulses per line. A state diagram of the controller is shown in Fig.5. Because it is symmetrical only the right-hand part will be described.
Depending on the previously found vertical frequency, the controller will be in one of the COUNT states. When the line counter has counted 488 pulses (i.e. 244 lines of the video input signal), the controller will move to the next state depending on the output of the norm counter. This can be either NORM, NEAR_NORM or NO_NORM, depending
handbook, full pagewidth
no_norm
on the position of the vertical sync pulse in the previous fields. When the controller is in the NORM state it generates the vertical sync pulse (VSP) automatically and then, when the line counter is at LC = 626, moves to the WAIT state. In this condition it waits for the next pulse of the double line frequency signal, and then moves to the COUNT state of the current field frequency. When the controller returns to the COUNT state, the line counter will be reset half a line after the start of the vertical sync pulse of the video input signal. The NORM window normally looks within one line width and a sudden half line delay of the vertical sync pulse change can therefore be neglected.
else
NO
NORM
TDA9143
no_norm
LC = 528 or LC = 576 or on VSP LC = 628 or LC = 722 or on VSP
LC < 488
norm norm
near_norm near_norm
on VSP if 522 < LC < 528 or on LC = 528
vertical frequency 60 Hz vertical frequency 50 Hz
on SYNC
if LC < 576
LC = 526 LC = 626
NORM
LC 525 LC 625
NEAR
NORM
LC < 522 LC < 622
WAIT
FOR RESET PULSE
on SYNC
if LC 576
NORM
NEAR
NORM
COUNTCOUNT
LC < 488
on VSP if 622 < LC < 628 or on LC = 628
MGE042
Fig.5 State diagram of the vertical divider system.
1996 Jan 17 10
Page 11
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor
When the controller is in the NEAR_NORM state it will move to the COUNT state if it detects the vertical sync pulse within the NEAR_NORM window (i.e. 622 < LC < 628). If no vertical sync pulse is detected the controller will move back to the COUNT state when the line counter reaches LC = 628. The line counter will then be reset.
When the controller is in the NO_NORM state, it will move to the COUNT state when it detects a vertical sync pulse and reset the line counter. If a vertical sync pulse is not detected before LC = 722 (if the ϕ1 loop is locked in forced mode) it will move to the COUNT state and reset the line counter. If theϕ1 loop is not locked the controller will return to the COUNT state when LC = 628.
The forced mode option keeps the controller in either the left-hand side (60 Hz) or the right-hand side (50 Hz) of the state diagram.
Figure 6 illustrates the state diagram of the norm counter which is an up/down counter that increases its counter value by 1 if it finds a vertical sync pulse within the selected
window. If not, it decreases the counter value by 1 (or 2, see Fig.6). In the NEAR_NORM and NORM states the first correct vertical sync pulse after one or more incorrect vertical sync pulses is processed as an incorrect pulse. This procedure prevents the system from staying in the NEAR_NORM or NORM state if the vertical sync pulse is correct in the first field and incorrect in the second field.
In case of no sync lock (SLN = 1) the norm counter is reset to NO_NORM (wide search window), for fast vertical catching when switching between video sources. Fast switching between different channels however can still result in a continuous horizontal sync lock situation, when the channel is changed before the norm counter has reached the NORM state. To provide faster vertical catching in this case, measures have been taken to prevent the norm counter to count down to zero before reaching the NO_NORM state (see left-hand of Fig.6). Bus bit FWW (forced wide window) enables the norm counter to stay in the NO_NORM state if desired. The norm/no_norm status is read out by bus bit NRM.
TDA9143
handbook, full pagewidth
10 < NC < 26
(1) VSP found: count 1 up; no VSP found: count 2 down.
22 < NC 27 0 NC < 12
NC = 26
(1)
NC = 17
10 < NC < 17
NORM
NEAR
NORM
NEAR
NORM
norm test area near_norm test area
NC = 22
(RESET NC)
NC = 10 (RESET NC)
NC = 10
(RESET NC)
NC = 14
NC = 0
NO
NORM
NC = 12
NEAR
NORM
0 < NC < 14
MGE041
Fig.6 State diagram of the norm counter.
1996 Jan 17 11
Page 12
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor
Output port and in/output port
Two stand-alone ports are available for external use. These ports are I2C-bus controlled, the output port by bus bit OPB and the input/output port by bus bit OPA. Bus bit OPA is an open-drain output, to enable input port functionality. The pin status is read out by bus via output bit IP.
handbook, full pagewidth
ASC
VA
2nd FIELD 1st FIELD
625
(1)
2nd FIELD1st FIELD
312
Sandcastle
Figure 7 illustrates the timing of the acquisition sandcastle (ASC) and the VA pulse with respect to the input signal. The sandcastle signal is according to the two-level 5 V sandcastle format. An external vertical guard current can overrule the sink current to enable blanking purposes.
50 Hz
TDA9143
23
336
ASC
2nd FIELD 1st FIELD
525
ASC
VA
2nd FIELD1st FIELD
262
ASC
(1) See Vertical Section in “Characteristics”
Fig.7 Acquisition sandcastle signal and VA pulse timing diagram.
60 Hz
17
280
MBG902
1996 Jan 17 12
Page 13
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free
TDA9143
PAL/NTSC/SECAM decoder/sync processor
I2C-bus
For address 8A, an unconnected pin 22 is sufficient as this pin is also a CVBS output. Do not short-circuit the input to ground. If the address input is connected to the positive supply rail, the address changes from 8A to 8E.
Table 2 Slave address (8A)
SLAVE ADDRESS A6 A5 A4 A3 A2 A1 A0 R/W
8A 10001X1X
Valid subaddresses: 00 to 03 and 17 to 18 (Hex). Only the five least significant bits of the subaddress bytes are recognized. Auto-increment mode is available for subaddresses. The output addresses 00 and 01 can only be read in auto-increment mode. The I2C-bus transceiver is designed for a maximum clock frequency (f
Table 3 Input bytes
SUB
ADDRESS
00 INA INB TB ECMB FOA FOB XA XB 01 FORF FORS OPA OPB POC FM SAF FRQF 02 EFS ECL HU5 HU4 HU3 HU2 HU1 HU0 03 LCA FWW −−−−−−
.........
17 −−HOB HBC BSY −−− 18 BPS LPS FRGB EMG YD3 YD2 YD1 YD0
MSB DATA BYTE LSB
D7 D6 D5 D4 D3 D2 D1 D0
) of 100 kHz.
SCL
Table 4 Output (status) bytes
OUTPUT
ADDRESS
00 POR FSI YC SL IP SAK SBK FRQ 01 −−−FBA NRM SNR SXA SXB
Start up procedure: read the status byte until POR = 0; send subaddress 18 with the LPS bit indicating normal operation (LPS = 0); send subaddress 00 with the crystal indicator bits (XA and XB) indicating that only one crystal is connected to the IC
Each time before the data in the IC is refreshed, the status byte must be read. If POR = 1, then the above procedure must be carried out to restart the IC. As long as POR = 1, sending subaddress 01 does not start the line oscillator calibration. POR is reset when the status register is read out and can only be reset when the supply voltages exceed the POR detection levels mentioned in the Bias Generator characteristics (see Chapter “Characteristics”). Failure to stick to the above procedure may result in an incorrect horizontal frequency after power-up or a power-dip.
Remark: if the presence of output signals HA/CLP and/or VA is required after power-up of the IC, subaddress 02 with the ECL bit indicating ECL = 0 must be sent before sending subaddress 00.
(1) To be absolutely sure that the line oscillator is calibrated with the appropriate crystal frequency data, it is possible to check the
(1)
; wait for 50 ms; send subaddress 01; wait for at least 50 ms; set XA,XB to the actual crystal configuration.
received values of the crystal indication bits via status bits SXA and SXB.
D7 D6 D5 D4 D3 D2 D1 D0
1996 Jan 17 13
Page 14
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor
INPUT SIGNALS Table 5 Source select; note 1
INA INB SOURCE
0 0 CVBS 01YC 1auto CVBS/YC
Note
1. When ECMB = 1 and no current is drawn from the Fscomb pin, source select is forced to be YC.
Table 6 Trap bypass; note 1
TB CONDITION
0 trap not bypassed 1 trap bypassed
Note
1. The chrominance trap is always bypassed in YC mode.
Table 10 Forced field frequency
Table 11 Output value I/O port
Table 12 Output value O port
TDA9143
FORF FORS FIELD FREQUENCY
0 0 auto; 60 Hz if no lock 0 1 60 Hz 1 0 50 Hz 1 1 auto; 50 Hz if no lock
OPA LEVEL
0 LOW 1 HIGH
OPB LEVEL
0 LOW 1 HIGH
Table 7 Comb filter enable
ECMB CONDITION
0 comb filter disabled 1 comb filter enabled
Table 8 ϕ
FOA FOB MODE
0 0 auto 0 1 slow 1 fast
Table 9 Crystal indication
XA XB CRYSTAL
002×3.6 MHz 011×3.6 MHz 101×4.4 MHz 111×3.6 MHz and 1 × 4.4 MHz
time constant
1
Table 13 ϕ
POC CONDITION
Table 14 Forced standard; note 1
FM SAF FRQF STANDARD
0 −−auto search 1 0 0 PAL/NTSC second crystal 1 0 1 PAL/NTSC reference crystal 1 1 0 black and white 1 1 1 SECAM reference crystal
Note
1. If XA and XB indicate that only one crystal is connected to the IC and FM and FRQF force it to use the second crystal, then colour will be switched off. When SAF = 0, SECAM 60 Hz is disabled; when SAF = 1, SECAM 60 Hz is enabled.
1
0 ϕ 1 ϕ
loop control
loop closed
1
loop open
1
1996 Jan 17 14
Page 15
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor
Table 15 Enable fast switch
EFS CONDITION
0 fast switch disabled 1 fast switch enabled, when FRGB = 0
Table 16 External RGB clamp mode
ECL CONDITION
0 off; internal clamp pulse is used 1
Table 17 Forced RGB mode
FRGB CONDITION
0 YUV, when disabled via EFS 1 forced RGB
Table 18 YUV outputs as a function of EFS, FRGB and
EFS FRGB F SELECTED INPUTS
00YUV
1 RGB
100YUV 101RGB
Table 19 Hue
FUNCTION ADDRESS DIGITAL NUMBER
Hue HU5 to HU0 000000 = 45°
Table 20 Line-locked clock active
LCA CONDITION
0 OPB/CLP mode 1 LLC/HA mode
Table 21 Forced wide window
on; external clamp pulse has to be supplied to CLP pin
Fast switch F
111111 = +45°
Table 22 PALplus/EDTV-2 helper blanking (Y, U, V)
Table 23 Blanked sync on Y
Table 24 Baseband delay line bypass; note 1.
Note
1. SECAM cannot be bypassed.
Table 25 Low power standby mode
Table 26 Enable MACROVISION gating
Table 27 Luminance delay control
TDA9143
HOB HBC SNR BLANKING
0 −− off 10 on 110 off 111 on
out
BSY CONDITION
0 unblanked sync 1 blanked sync
BPS CONDITION
0 no bypass 1 baseband delay line bypassed
LPS CONDITION
0 normal operation 1 low power standby
EMG CONDITION
0 disable gating 1 enable gating
YD3 to YD0 CONDITION
0000 280 ns
1111 +160 ns
FWW CONDITION
0 auto window mode 1 forced wide window
1996 Jan 17 15
Page 16
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor
OUTPUT SIGNALS Table 28 Power-on reset
POR CONDITION
0 normal mode 1 power-down mode
Table 29 Field frequency indication
FSI CONDITION
050Hz 160Hz
Table 30 Input switch mode
YC CONDITION
0 CVBS mode 1 Y/C mode
Table 31 ϕ
SL CONDITION
0 not locked 1 locked
Table 32 Input value I/O port
IP LEVEL
0 LOW 1 HIGH
lock indication
1
Table 34 Fast blanking active
Table 35 Norm/no_norm indication in vertical divider
Table 36 Signal-to-noise ratio
Table 37 Crystal indication read-out
TDA9143
FBA CONDITION
0 no fast blanking detected 1 fast blanking detected
system
NRM CONDITION
0 no_norm or near_norm 1 norm
SNR CONDITION
0 S/N > 20 dB 1 S/N < 20 dB
SXA SXB CRYSTAL
002×3.6 MHz 011×3.6 MHz 101×4.4 MHz 111×3.6 MHz and 1 × 4.4 MHz
Table 33 Standard read-out
SAK SBK FRQ STANDARD
0 0 0 PAL second crystal 0 0 1 PAL reference crystal 0 1 0 NTSC second crystal 0 1 1 NTSC reference crystal 1 0 0 illegal forced mode 1 0 1 SECAM reference crystal 11colour off
1996 Jan 17 16
Page 17
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free
TDA9143
PAL/NTSC/SECAM decoder/sync processor
LIMITING VALUES
In accordance with the Absolute Maximum Rating System (IEC 134).
SYMBOL PARAMETER CONDITIONS MIN. TYP. MAX. UNIT
V
CC
I
CC
P
tot
T
stg
T
amb
THERMAL CHARACTERISTICS
SYMBOL PARAMETER VALUE UNIT
R
th j-a
QUALITY SPECIFICATION
Quality level in accordance with 100 pF, 1500 on all pins. Machine model: ±300 V, 200 pF, 0 on all pins. The number of the quality specification can be found in the
supply voltage −−9.0 V supply current −−70 mA total power dissipation −−630 mW storage temperature 55 +150 °C operating ambient temperature 10 +70 °C
thermal resistance from junction to ambient in free air 48 K/W
“SNW-FQ-611-E”
“Quality Reference Handbook”
is applicable for ESD protection, human body model: ±3000 V,
. The handbook can be ordered using the code 9397 750 00192.
1996 Jan 17 17
Page 18
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free
TDA9143
PAL/NTSC/SECAM decoder/sync processor
CHARACTERISTICS
=8V; T
V
CC
SYMBOL PARAMETER CONDITIONS MIN. TYP. MAX. UNIT
Supply (pin 7)
V
CC
I
CC
P
tot
I
CC
Input switch Caution: the voltage on pin 25 must never exceed 5.5 V, if it does, the IC enters a test mode
Y/CVBS V
i(p-p)
Z
i
C
i
I
i(bias)
CINPUT (PIN 25) V
i(p-p)
Z
i
C
i
CVBS OUTPUT (PIN 22); ONLY FOR ADDRESS 8A V
o(p-p)
Z
o
B bandwidth at 3dB C V
tsl
Bias generator (pin 8)
V
D(DEC)
V
det(CC)
V
det(DEC)
I
L(DEC)
Subcarrier regeneration
=25°C; I2C-bus address 8A; unless otherwise specified.
amb
supply voltage 7.2 8.0 8.8 V supply current 50 60 70 mA total power dissipation 360 480 620 mW low power supply current 12 16 22 mA
INPUT (PIN 26)
input voltage (peak-to-peak value) top sync-white 1.0 1.43 V input impedance 60 −−k input capacitance −−5pF input bias current 3.3 −µA
input burst voltage
0.3 0.6 V
(peak-to-peak value) input impedance 60 −−k input capacitance −−5pF
output voltage (peak-to-peak value) top sync-white 1.0 V output impedance −−500
=15pF 7 −−MHz
L
top-sync voltage level 2.2 2.8 3.4 V
digital supply voltage 4.8 5.0 5.2 V POR detection level for power supply 5.7 6.0 6.3 V POR detection level for DEC pin 4.0 4.3 4.6 V current load on digital supply sum of pins 8, 11, 16, 17 −−2.0 mA
ENERAL; note 1
G CR catching and holding range
reference crystal ±500 −−Hz second crystal ±450 −−Hz
ϕ phase shift for 80% deviation of
catching range
Z
i
input impedance
reference crystal and second crystal 0.80 1.00 1.20 k
1996 Jan 17 18
−−5 deg
Page 19
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free
TDA9143
PAL/NTSC/SECAM decoder/sync processor
SYMBOL PARAMETER CONDITIONS MIN. TYP. MAX. UNIT
FSCOMB OUTPUT (PIN 23) V
sub(p-p)
V
cen
V
cdis
I
sink
R
GND
ACC
subcarrier output voltage amplitude (peak-to-peak value)
comb enable voltage level 4.0 4.2 5.0 V comb disable voltage level 0.1 1.4 V sink current to undo forced Y/C mode
of input switch value of grounded resistor to undo
forced Y/C mode of input switch
ACC control range 20 +6 dB change of (RY) and (BY) signals
over range colour killer treshold
PAL/NTSC 34 31 28 dB SECAM 31 28 25 dB
kill/unkill hysteresis 3 dB
CL= 15 pF 150 200 300 mV
0.4 1.0 mA
4 10 k
−−1dB
Demodulators (RY) and (BY) outputs (pins 1 and 2)
ENERAL
G
ratio of (BY) to (RY) standard colour bar 1.20 1.27 1.34
TC temperature coefficient of (RY) and
−−0.1 %/K
(BY) amplitude spread of (RY) to (BY) ratio
1 +1 dB
between standards
V
(RY)
output level of (RY) output during
1.7 2.1 2.5 V
blanking level
V
(BY)
output level of (BY) output during
1.7 2.0 2.5 V
blanking level B bandwidth at 3 dB 600 670 750 kHz Z V
o
CC
output impedance −−500
supply voltage dependence −−2 %/V ϕ hue phase shift (NTSC only) ±35 ±45 ±55 deg
PAL/NTSC V
(RY)(p-p)
DEMODULATOR
(RY) output voltage
standard colour bar 480 540 605 mV
(peak-to-peak value) V
(BY)(p-p)
(BY) output voltage
standard colour bar 610 685 765 mV
(peak-to-peak value) V
res(p-p)
V
res(p-p)
V
res(p-p)
8.8 MHz residue (peak-to-peak value) both outputs −−15 mV
7.2 MHz residue (peak-to-peak value) both outputs −−20 mV
4.4 and 3.6 MHz residue both outputs −−tbf mV
S/N signal-to-noise ratio 0 to 1 MHz 46 −−dB
1996 Jan 17 19
Page 20
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free
TDA9143
PAL/NTSC/SECAM decoder/sync processor
SYMBOL PARAMETER CONDITIONS MIN. TYP. MAX. UNIT
PAL DEMODULATOR V
R(p-p)
ϕ demodulator phase error −−5 deg SECAM V
(RY)(p-p)
V
(BY)(p-p)
f
os
S/N signal-to-noise ratio 0 to 1 MHz 40 −−dB V
res(p-p)
f
pole
V
cal
NL non linearity −−3%
1
⁄2H ripple (peak-to-peak value) −−20 mV
DEMODULATOR
(RY) output voltage
standard colour bar 0.96 1.08 1.21 V
(peak-to-peak value)
(BY) output voltage
standard colour bar 1.22 1.37 1.53 V
(peak-to-peak value)
black level offset frequency −−7 kHz
7.8 MHz to 9.4 MHz residue
−−30 mV
(peak-to-peak value)
pole frequency of de-emphasis 77 85 93 kHz
ratio of pole and zero frequency 3
calibration voltage 345V
Filters
UNING
T V
tune
tuning voltage 1.5 3 6 V LUMINANCE DELAY; YD3 to YD0 = 1011 t
d(on)
t
d(off)
t
d(tun)
delay time colour on fsc= 3.6 MHz; TB = 0 555 580 605 ns
delay time colour off 350 370 390 ns
delay time tuning range 15 steps YD3 to YD0; note 2 280 +160 ns CHROMINANCE TRAP f
o
notch frequency fsc= 3.6 MHz 3.53 3.58 3.63 MHz
B bandwidth at 3dB f
f
sc(sup)
subcarrier suppression 26 −−dB CHROMINANCE BANDPASS f
res
resonant frequency fsc= 3.6 MHz 3.40 3.58 3.76 MHz
B bandwidth at 3dB f
= 3.6 MHz and 4.4 MHz;
f
sc
515 540 565 ns
TB = 1
= 4.4 MHz 4.37 4.43 4.49 MHz
f
sc
SECAM 4.23 4.29 4.35 MHz Y/C and B/W mode not active
= 3.6 MHz 2.60 2.80 3.00 MHz
sc
= 4.4 MHz 3.20 3.50 3.80 MHz
f
sc
SECAM 2.90 3.20 3.50 MHz
= 4.4 MHz 4.21 4.43 4.65 MHz
f
sc
= 3.6 MHz 1.05 1.20 1.35 MHz
sc
= 4.4 MHz 1.25 1.40 1.55 MHz
f
sc
1996 Jan 17 20
Page 21
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free
TDA9143
PAL/NTSC/SECAM decoder/sync processor
SYMBOL PARAMETER CONDITIONS MIN. TYP. MAX. UNIT
CLOCHE FILTER f
res
B bandwidth at 3 dB SECAM 241 268 295 kHz
Sync input (pin 26)
IDEO INPUT
V V
Y/CVBS(p-p)
t
d
N
th
H hysteresis 235dB t
d
Horizontal section
resonant frequency SECAM 4.26 4.29 4.31 MHz
sync pulse amplitude (peak-to-peak
35 300 600 mV
value)
slicing level 40 47 55 %
delay of sync pulse due to internal
0.2 0.3 0.4 µs
filter
noise detector threshold level 18 20 22 dB
delay between internally separated
12 18.5 27 µs
vertical sync pulse and video signal
OUTPUT (OPB/CLP MODE); HA OUTPUT (LLC/HA) MODE (BOTH ON PIN 17)
CLP V
OH
V
OL
I
sink
I
source
t
W(HA)
t
d
HIGH level output voltage 4.0 5 5.5 V
LOW level output voltage 0.2 0.4 V
sink current 2 −−mA
source current 2 −−mA
HA pulse width (32 LLC pulses) 4.65 −µs
delay between middle of horizontal
note 3 0.3 0.45 0.6 µs
sync pulse and middle of HA t
W(CLP)
t
d
CLP pulse width (25 LLC pulses) 3.65 −µs
delay between middle of horizontal
note 3 3.0 3.2 3.4 µs
sync pulse and start of CLP pulse σ 6σ jitter ϕ
in auto mode −−5ns
1
FIRST LOOP (ϕ1)
f frequency deviation when not locked −−1.5 %V
f
CR
f
HR
CC
supply voltage dependence 40 Hz/V
catching range ±625 −−Hz
holding range −−±1.0 kHz φ static phase shift −−0.1 µs/kHz
OUTPUT (PIN 16); LLC/HA MODE
LLC f
o
V
o(p-p)
output frequency
440 × f
H
440 × f
H
output amplitude
50 Hz standard 6.875 MHz 60 Hz standard 6.923 MHz
0.25 −−V
(peak-to-peak value)
1996 Jan 17 21
Page 22
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free
TDA9143
PAL/NTSC/SECAM decoder/sync processor
SYMBOL PARAMETER CONDITIONS MIN. TYP. MAX. UNIT
V
o
t
d
Vertical section
ERTICAL OSCILLATOR
V f
fr
f
LR
LR divider locking range 488 625 722 VA
OUTPUT (PIN 11); ECL = 0
V
OH
V
OL
I
sink
I
source
t
W(VA)
t
d
Z
o
Sandcastle output (pin 10)
V
o
I
sink
HORIZONTAL AND VERTICAL BLANKING V
bl
I
source
I
ext
t
W(H)
t
d
CLAMPING PULSE V
clamp
I
source
t
W(clamp)
t
d
DC output voltage level 2.5 V
delay between negative edge of LLC
CL=15pF 102040ns
and positive edge of HA pulse
free running frequency FORF = 1; divider ratio 628 50 Hz
FORF = 0; divider ratio 528 60 Hz
frequency locking range 43 64 Hz
HIGH level output voltage 4.0 5 5.5 V
LOW level output voltage 0.2 0.4 V
sink current 2 −−mA
source current 2 −−mA
VA pulse width
2.5/f
H
3/f
H
delay between start of vertical sync
50 Hz standard 160 −µs 60 Hz standard 192 −µs note 4; see Fig.7 35 −µs
pulse and positive edge of VA
output impedance ECL = 1 3 −−M
zero level output voltage 0 0.5 1 V
sink current 0.5 0.7 0.9 mA
blanking voltage level 2.2 2.5 2.8 V
source current 0.5 0.7 0.9 mA
external current required to force the
1.0 3.0 mA
output to the blanking level
horizontal blanking pulse width 69 LLC pulses 10.0 −µs
delay between start of horizontal
44 LLC pulses 6.4 −µs
blanking and start of clamping pulse
clamping voltage level 4.2 4.5 4.8 V
source current 0.5 0.7 0.9 mA
clamping pulse width 25 LLC pulses 3.6 −µs
delay between middle sync of input
note 3 3.0 3.2 3.4 µs
and start of clamping pulse
1996 Jan 17 22
Page 23
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free
TDA9143
PAL/NTSC/SECAM decoder/sync processor
SYMBOL PARAMETER CONDITIONS MIN. TYP. MAX. UNIT
YUV/RGB switches; note 5 Caution: the voltage on pin 3 must never exceed 5.5 V, if it does, the IC enters a test mode
INPUTS (PINS 21, 20, AND 19 RESPECTIVELY); note 5
RGB V
i(p-p)
Z
i
C
i
UV INPUTS (PINS 3 AND 4 RESPECTIVELY); note 5 V
i(p-p)
V
i(p-p)
Z
i
C
i
YOUTPUT (PIN 12) V
o(p-p)
V
o(p-p)
Z
o
V
o
S/N signal-to-noise ratio f = 0 to 5 MHz 52 dB V
os
G
v
UV OUTPUTS (PINS 14 AND 13); note 5 V
o(p-p)
V
o(p-p)
Z
o
V
o
G
v
GENERAL V
diff
NL non-linearity any input to any output −−5% B bandwidth at 3 dB any input to any output;
α
c
input voltage (peak-to-peak value) 0.7 1 V
input impedance 3 −−M
input capacitance −−5pF
U input voltage (peak-to-peak value) 1.33 1.90 V
V input voltage (peak-to-peak value) 1.05 1.50 V
input impedance (both inputs) 3 −−M
input capacitance (both inputs) −−5pF
U output voltage black-white 1.00 V
PALplus output voltage black-white 0.80 V
output impedance −−250
DC output voltage level black level 2.7 3.0 3.3 V
offset voltage Y
to re-inserted
black
−−10 mV
black
voltage gain
from Y/CVBS
to Y
i
o
1.35 1.43 1.50
U output voltage (peak-to-peak value) 1.33 1.90 V
V output voltage (peak-to-peak value) 1.05 1.50 V
output impedance (both outputs) −−250
DC output voltage level 2.3 2.6 2.9 V
voltage gain
from U from V
to U
in
to V
in
out
out
difference between black levels of
YUV outputs in RGB mode and YUV
sync locked mixed RGB/YUV via fast blanking
0.94 0.97 1.00
0.94 0.97 1.00
−−10 mV
mode
7 −−MHz
CL=15pF
crosstalk between RGB and UV
signals on UV
out
in
f=0to5MHz −−−50 dB
1996 Jan 17 23
Page 24
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free
TDA9143
PAL/NTSC/SECAM decoder/sync processor
SYMBOL PARAMETER CONDITIONS MIN. TYP. MAX. UNIT
B bandwidth at 1 dB any input to any output;
CL=15pF
t
clamp
internal Y clamping time constant 10 ms FAST SWITCH F(PIN 18) V
IL
V
IH
t
d
LOW level input voltage UV switched on 0 0.5 V
HIGH level input voltage RGB switched on 0.9 3.0 V
switching delay between F and YUV −−20 ns EXTERNAL CLAMP INPUT (PIN 17) V
IL
V
IH
t
W(clamp)
V
os(clamp)
Z
i
LOW level input voltage (pin CLP) no clamping 0 0.6 V
HIGH level input voltage (pin CLP) clamping 2.4 5.5 V
clamping pulse width note 6 1.8 3.5 −µs
clamping offset voltage on UV outputs −−10 mV
input impedance ECL = 1 3 −−M
Colour matrix
G
v
voltage gain
from R to Y from G to Y from B to Y from R to U from G to U from B to U from R to V from G to V from B to V
out out
out
out
out out out
out out
Output and in/output port
5 −−MHz
0.41 0.43 0.45
0.80 0.84 0.88
0.15 0.16 0.17
0.41 0.43 0.45
0.80 0.84 0.88
1.21 1.27 1.33
0.95 1.00 1.05
0.80 0.84 0.88
0.15 0.16 0.17
PORT (PIN 16); OPB/CLP MODE
O V
OH
V
OL
I
sink
I
source
HIGH level output voltage 4.0 5 5.5 V LOW level output voltage 0.2 0.4 V sink current 100 −−µA
source current 100 −−µA I/O PORT; OPB/CLP MODE V
OH
V
OL
I
sink
V
IH
V
IL
HIGH level output voltage −−VCCV
LOW level output voltage 0.2 0.4 V
sink current 2 −−mA
HIGH level input voltage 2.0 −−V
LOW level input voltage −−0.6 V
1996 Jan 17 24
Page 25
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free
TDA9143
PAL/NTSC/SECAM decoder/sync processor
Notes to the characteristics
1. All frequency variations are referred to 3.58 MHz or 4.43 MHz carrier frequency. All oscillator specifications are measured with the Philips crystal series 9920 520 0047x and 9920 520 0048x. The oscillator circuit is insensitive to the spurious responses of the crystal. The typical crystal parameters for the crystals mentioned above are:
a) Load resonance frequency f0= 4.433619 MHz or 3.579545 MHz (CL= 20 pF). b) Motional capacitance CM= 20.6 × fF (4.43 MHz crystal) or 14.7 × fF (3.58 MHz crystal). c) Parallel capacitance C0= 5 pF for both crystals. d) The minimum detuning range can only be specified if both the IC and the crystal tolerances are known and the
general specifications given for the subcarrier regeneration are therefore valid for the specified crystal series. In the figure tolerances of the crystal with respect to nominal frequency, motional capacitance and ageing have been taken into account and have been counted for by Gaussian addition. Whenever different typical crystal parameters are used, the following equation might be helpful for calculating the impact on the detuning capabilities:
C
e) Detuning range proportional to:
f) The resulting detuning range should be corrected for temperature shift and supply deviation of both the IC and
the crystal. For the above mentioned crystals, the actual load capacitance in the application should be C to account for parasitic capacitance on and off chip. For 3-norm applications with two crystals connected to one pin, the maximum load capacitance of the crystal pin should not exceed 12 pF.
2. YD3 and YD2 are equal significant bits, both representing a 160 ns delay step. YD1 represents 80 ns and YD0 represents a 40 ns delay step.
3. This delay is partially caused by the low-pass filter at the sync separator input.
4. The delay between the positive edge of VA and the first negative edge of HA (or positive edge of CLP) after VA is
34.5 µs for field 1 and 2.5 µs for field 2 (17 LLC pulses with or without respectively).
5. The output signals of the demodulator are called (RY) and (BY) in this specification. The colour difference input and output signals of the YUV switch are called UV signals. However, these signals do not have the amplitude correction factor of real UV signals. They are called UV signals and not (RY) and (BY) to prevent confusion between the colour difference signals of the demodulator and the colour difference signals of the YUV switch.
6. The maximum external clamping pulse width is the minimum available blanking level time of the supplied RGB signals.
M
---------------------------
 
1

2
C
O
+
------- ­C
L
1
-------------­2f
×
H
=18pF
L
1996 Jan 17 25
Page 26
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor
TEST AND APPLICATION INFORMATION
R G B F CLP/HA
75
75
75
75
100
100
100
nF
nF
nF
5 V
100
8
14 13 12 11 10 9
nF
PC74HCU04
123456 7
to TDA9151
LLC interface
k
120
1nF
HA
O PORT/LLC LCC
out
U
out
V
out
MGE044
I/O PORT
TDA9143
handbook, full pagewidth
ADDR (CVBS)
Fscomb
Y/CVBS C
15 k
82 k
3.3
470
3.3
100
nF
100
75
TDA9143
75
nF
nF
nF
nF
GND
nF
100
nF
100
18
pF
18
pF
nF
100
32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17
12345678910111213141516
100
100
100
100
100
100
100
nF
Fig.8 Application circuit.
nF
nF
45678
nF
nF
µF
100
8 V
13 12 11 10 9
TDA4665
123
16 15 14
nF
100
240
5V1
SDA SC VA Y
SCL
Pins 28 and 32 are sensitive to leakage currents.
Keep the analog and digital ground currents well separated.
The decoupling capacitor between pins 8 and 9 must be placed as close to the IC as possible.
1996 Jan 17 26
Page 27
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor
EQUIVALENT PIN CIRCUITS
PIN SYMBOL EQUIVALENT PIN CIRCUIT
1 (RY)
2 (BY)
100
0.2
mA
100
0.2
mA
1
MGE046
2
TDA9143
3U
in
MGE047
0.07 mA
100
3
MGE048
1996 Jan 17 27
Page 28
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor
PIN SYMBOL EQUIVALENT PIN CIRCUIT
4V
5 SCL
in
CLIN
DCT
4
100
5
TDA9143
0.07 mA
MGE049
6 SDA
7V
CC
8 DEC
MGE050
6
DATA
7
5 V
MGE051
MGE052
8
1996 Jan 17 28
MGE053
Page 29
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor
PIN SYMBOL EQUIVALENT PIN CIRCUIT
9 DGND
10 SC
9
MGE054
10
MGE055
TDA9143
11 VA
12 Y
out
100
0.5
mA
11
MGE056
12
MGE057
1996 Jan 17 29
Page 30
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor
PIN SYMBOL EQUIVALENT PIN CIRCUIT
13 V
14 U
out
out
100
0.5
mA
100
0.5
mA
13
MGE058
14
TDA9143
15 I/O PORT
16 O PORT/LLC
MGE059
15
MGE060
100
16
MGE061
1996 Jan 17 30
Page 31
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor
PIN SYMBOL EQUIVALENT PIN CIRCUIT
17 CLP/HA
MGE062
18 F
100
TDA9143
17
19 B 20 G 21 R
18
MGE064
0 to ±60 µA0 to ±60 µA 0 to ±60 µA
CLP
19
100
20
100
21
100
MGE063
1996 Jan 17 31
Page 32
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor
PIN SYMBOL EQUIVALENT PIN CIRCUIT
22 ADDR (CVBS)
100
0.5
mA
MGE065
23 Fscomb
TDA9143
22
24 HPLL
25 C
100
MGE066
4 V
4 V
100
25
1 M
23
24
MGE067
1996 Jan 17 32
MGE068
Page 33
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor
PIN SYMBOL EQUIVALENT PIN CIRCUIT
26 Y/CVBS
1 k
26
100
3.5 µA
MGE069
27 AGND analog ground 28 FILT
ref
4 V
INIT
28
TDA9143
29 CPLL
MGE071
29
MGE072
1996 Jan 17 33
Page 34
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor
PIN SYMBOL EQUIVALENT PIN CIRCUIT
30 XTAL
30
MGE073
31
MGE074
31 XTAL2
1 k
0.2 mA
1 k
0.2 mA
TDA9143
32 SEC
ref
32
CAL
MGE075
1996 Jan 17 34
Page 35
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor
PACKAGE OUTLINE
SDIP32: plastic shrink dual in-line package; 32 leads (400 mil)
D
seating plane
L
Z
32
e
b
TDA9143
SOT232-1
M
E
A
2
A
A
1
w M
b
1
17
c
(e )
M
1
H
pin 1 index
1
0 5 10 mm
scale
DIMENSIONS (mm are the original dimensions)
A
A
A
UNIT b
Note
1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.
mm
OUTLINE
VERSION
SOT232-1
max.
4.7 0.51 3.8
12
min.
max.
IEC JEDEC EIAJ
1.3
0.8
b
1
0.53
0.40
REFERENCES
0.32
0.23
cEe M
(1) (1)
D
29.4
28.5
9.1
8.7
E
16
(1)
Z
L
3.2
2.8
EUROPEAN
PROJECTION
M
10.7
10.2
E
12.2
10.5
e
1
w
H
0.181.778 10.16
ISSUE DATE
92-11-17 95-02-04
max.
1.6
1996 Jan 17 35
Page 36
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor
SOLDERING Introduction
There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.
This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our
“IC Package Databook”
Soldering by dipping or by wave
The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact
DEFINITIONS
(order code 9398 652 90011).
with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.
The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature (T printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.
Repairing soldered joints
Apply a low voltage soldering iron (less than 24 V) to the lead(s) of the package, below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 °C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400 °C, contact may be up to 5 seconds.
TDA9143
). If the
stg max
Data sheet status
Objective specification This data sheet contains target or goal specifications for product development. Preliminary specification This data sheet contains preliminary data; supplementary data may be published later. Product specification This data sheet contains final product specifications.
Limiting values
Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.
Application information
Where application information is given, it is advisory and does not form part of the specification.
LIFE SUPPORT APPLICATIONS
These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.
2
PURCHASE OF PHILIPS I
C COMPONENTS
2
Purchase of Philips I components in the I2C system provided the system conforms to the I2C specification defined by Philips. This specification can be ordered using the code 9398 393 40011.
1996 Jan 17 36
C components conveys a license under the Philips’ I2C patent to use the
Page 37
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor
NOTES
TDA9143
1996 Jan 17 37
Page 38
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor
NOTES
TDA9143
1996 Jan 17 38
Page 39
Philips Semiconductors Preliminary specification
I2C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor
NOTES
TDA9143
1996 Jan 17 39
Page 40
Philips Semiconductors – a worldwide company
Argentina: IEROD, Av. Juramento 1992 - 14.b, (1428)
BUENOS AIRES, Tel. (541)786 7633, Fax. (541)786 9367
Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113,
Tel. (02)805 4455, Fax. (02)805 4466
Austria: Triester Str. 64, A-1101 WIEN, P.O. Box 213,
Tel. (01)60 101-1236, Fax. (01)60 101-1211
Belgium: Postbus 90050, 5600 PB EINDHOVEN, The Netherlands,
Tel. (31)40-2783749, Fax. (31)40-2788399
Brazil: Rua do Rocio 220 - 5
CEP: 04552-903-SÃO PAULO-SP, Brazil, P.O. Box 7383 (01064-970), Tel. (011)821-2333, Fax. (011)829-1849
Canada: PHILIPS SEMICONDUCTORS/COMPONENTS:
Tel. (800) 234-7381, Fax. (708) 296-8556
Chile: Av. Santa Maria 0760, SANTIAGO,
Tel. (02)773 816, Fax. (02)777 6730
China/Hong Kong: 501 Hong Kong Industrial Technology Centre,
72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. (852)2319 7888, Fax. (852)2319 7700
Colombia: IPRELENSO LTDA, Carrera 21 No. 56-17,
77621 BOGOTA, Tel. (571)249 7624/(571)217 4609, Fax. (571)217 4549
Denmark: Prags Boulevard 80, PB 1919, DK-2300
COPENHAGEN S, Tel. (45)32 88 26 36, Fax. (45)31 57 19 49
Finland: Sinikalliontie 3, FIN-02630 ESPOO,
Tel. (358)0-615 800, Fax. (358)0-61580 920
France: 4 Rue du Port-aux-Vins, BP317,
92156 SURESNES Cedex, Tel. (01)4099 6161, Fax. (01)4099 6427
Germany: P.O. Box 10 51 40, 20035 HAMBURG,
Tel. (040)23 53 60, Fax. (040)23 53 63 00
Greece: No. 15, 25th March Street, GR 17778 TAVROS,
Tel. (01)4894 339/4894 911, Fax. (01)4814 240
India: Philips INDIA Ltd, Shivsagar Estate, A Block,
Dr. Annie Besant Rd. Worli, Bombay 400 018 Tel. (022)4938 541, Fax. (022)4938 722
Indonesia: Philips House, Jalan H.R. Rasuna Said Kav. 3-4,
P.O. Box 4252, JAKARTA 12950, Tel. (021)5201 122, Fax. (021)5205 189
Ireland: Newstead, Clonskeagh, DUBLIN 14,
Tel. (01)7640 000, Fax. (01)7640 200
Italy: PHILIPS SEMICONDUCTORS S.r.l.,
Piazza IV Novembre 3, 20124 MILANO, Tel. (0039)2 6752 2531, Fax. (0039)2 6752 2557
Japan: Philips Bldg13-37, Kohnan 2-chome, Minato-ku, TOKYO 108,
Tel. (03)3740 5130, Fax. (03)3740 5077
Korea: Philips House, 260-199 Itaewon-dong,
Yongsan-ku, SEOUL, Tel. (02)709-1412, Fax. (02)709-1415
Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA,
SELANGOR, Tel. (03)750 5214, Fax. (03)757 4880
Mexico: 5900 Gateway East, Suite 200, EL PASO, TX 79905,
Tel. 9-5(800)234-7381, Fax. (708)296-8556
th
floor, Suite 51,
Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB,
Tel. (040)2783749, Fax. (040)2788399
New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND,
Tel. (09)849-4160, Fax. (09)849-7811
Norway: Box 1, Manglerud 0612, OSLO,
Tel. (022)74 8000, Fax. (022)74 8341
Pakistan: Philips Electrical Industries of Pakistan Ltd.,
Exchange Bldg. ST-2/A, Block 9, KDA Scheme 5, Clifton, KARACHI 75600, Tel. (021)587 4641-49, Fax. (021)577035/5874546
Philippines: PHILIPS SEMICONDUCTORS PHILIPPINES Inc.,
106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. (63) 2 816 6380, Fax. (63) 2 817 3474
Portugal: PHILIPS PORTUGUESA, S.A.,
Rua dr. António Loureiro Borges 5, Arquiparque - Miraflores, Apartado 300, 2795 LINDA-A-VELHA, Tel. (01)4163160/4163333, Fax. (01)4163174/4163366
Singapore: Lorong 1, Toa Payoh, SINGAPORE 1231,
Tel. (65)350 2000, Fax. (65)251 6500
South Africa: S.A. PHILIPS Pty Ltd.,
195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 7430, Johannesburg 2000, Tel. (011)470-5911, Fax. (011)470-5494
Spain: Balmes 22, 08007 BARCELONA,
Tel. (03)301 6312, Fax. (03)301 42 43
Sweden: Kottbygatan 7, Akalla. S-164 85 STOCKHOLM,
Tel. (0)8-632 2000, Fax. (0)8-632 2745
Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH,
Tel. (01)488 2211, Fax. (01)481 77 30
Taiwan: PHILIPS TAIWAN Ltd., 23-30F, 66, Chung Hsiao West
Road, Sec. 1. Taipeh, Taiwan ROC, P.O. Box 22978, TAIPEI 100, Tel. (886) 2 382 4443, Fax. (886) 2 382 4444
Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd.,
209/2 Sanpavuth-Bangna Road Prakanong, Bangkok 10260, THAILAND, Tel. (66) 2 745-4090, Fax. (66) 2 398-0793
Turkey:Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL,
Tel. (0212)279 27 70, Fax. (0212)282 67 07
Ukraine: Philips UKRAINE, 2A Akademika Koroleva str., Office 165,
252148 KIEV, Tel.380-44-4760297, Fax. 380-44-4766991
United Kingdom: Philips Semiconductors LTD.,
276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. (0181)730-5000, Fax. (0181)754-8421
United States:811 East Arques Avenue, SUNNYVALE,
CA 94088-3409, Tel. (800)234-7381, Fax. (708)296-8556
Uruguay: Coronel Mora 433, MONTEVIDEO,
Tel. (02)70-4044, Fax. (02)92 0601
Internet: http://www.semiconductors.philips.com/ps/ For all other countries apply to: Philips Semiconductors,
International Marketing and Sales, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Telex 35000 phtcnl, Fax. +31-40-2724825
SCDS47 © Philips Electronics N.V. 1996
All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.
The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.
Printed in The Netherlands
537021/1100/01/pp40 Date of release: 1996 Jan 17 Document order number: 9397 750 00576
Loading...