Product specification
Supersedes data of 1995 Nov 29
File under Integrated Circuits, IC02
1996 Jan 25
Page 2
Philips SemiconductorsProduct specification
PAL/NTSC colour processor
for PIP applications
FEATURES
• Video switch with 2 CVBS inputs. One input can be
switched between CVBS and Y/C and the circuit can
automatically detect whether the incoming signal is
CVBS or Y/C
• Integrated chrominance trap and bandpass filters
(automatically calibrated)
• Integrated luminance delay line
• Automatic PAL/NTSC decoder which can decode all
standards available in the world
• Easy interfacing with the TDA8395 (SECAM decoder)
for multistandard applications
• Horizontal PLL with an alignment-free horizontal
oscillator
• Vertical count-down circuit
• RGB/YUV and fast blanking switch with 3-state output
and active clamping
• Low dissipation (560 mW)
• Small amount of peripheral components compared with
competition ICs.
TDA8310A
GENERAL DESCRIPTION
The TDA8310A is an alignment-free PAL/NTSC colour
processor for Picture-in-Picture (PIP) applications.
The main difference between the TDA8310 and the
TDA8310A is that the vision IF amplifier has been omitted
in the TDA8310A. Therefore, the circuit contains an input
signal selector, a PAL/NTSC colour decoder, horizontal
and vertical synchronization and an RGB/YUV switch.
The input signal selector has 2 CVBS inputs. One of the
inputs can be switched between CVBS and Y/C and the
circuit can automatically detect whether the incoming
signal is CVBS or Y/C. The output signals for the PIP
processor are;
Luminance signal
Colour difference signals (U and V)
Horizontal and vertical synchronization pulses.
The RGB/YUV switch can select between two RGB or
YUV sources, e.g. between the PIP processor and the
SCART input signal.
The supply voltage for the IC is 8 V. It is available in a
52-pin SDIP package.
supply voltage (pins 19 and 41)7.28.08.8V
supply current−701.4mA
CVBS/Y input voltage (peak-to-peak value)−1.0−V
chrominance input voltage (peak-to-peak value)−0.3−V
RGB/YUV input signal voltage amplitude
−−1.3V
(peak-to-peak value)
luminance output voltage (peak-to-peak value)−1.4−V
(B−Y) output voltage (peak-to-peak value)1.061.331.6V
(R−Y) output voltage (peak-to-peak value)0.841.051.26V
horizontal sync pulse output voltage−4.0−V
vertical sync pulse output voltage−4.0−V
voltage gain of the RGB switches−0.50+0.5dB
control voltage for HUE0−5.0V
1996 Jan 253
Page 4
This text is here in white to force landscape pages to be rotated correctly when browsing through the pdf in the Acrobat reader.This text is here in
_white to force landscape pages to be rotated correctly when browsing through the pdf in the Acrobat reader.This text is here inThis text is here in
white to force landscape pages to be rotated correctly when browsing through the pdf in the Acrobat reader. white to force landscape pages to be ...
BLANK2
R−Y
B−Y
Y
SECAM
CHROMA
PLL
XTAL4
XTAL3
XTAL2
XTAL1
V
P2
SAND
HOUT
GND3
PH1LF
VOUT
DEC
BG
n.c.
n.c.
CVBS
SW
GND2
INTB
i.c.
HUE
R/W
TDA8310A
O
Fig.2 Pin configuration.
1996 Jan 256
Page 7
Philips SemiconductorsProduct specification
PAL/NTSC colour processor
for PIP applications
FUNCTIONAL DESCRIPTION
CVBS switch
The circuit contains a 2 input CVBS switch and one of
the inputs can be switched between CVBS and Y/C.
The circuit contains an identification circuit which can
automatically switch between the CVBS and Y/C signals.
It is also possible to force the switch to CVBS or Y/C.
Synchronization circuit
The sync separator is preceded by a voltage controlled
amplifier which adjusts the sync pulse amplitude to a fixed
level. The sync pulses are fed to the slicing stage
(separator) which operates at 50% of the amplitude.
The separated sync pulses are fed to the first phase
detector and to the coincidence detector. The coincidence
detector is used to detect whether the line oscillator is
synchronized and for transmitter identification. The first
PLL has a very high static steepness this ensures that the
phase of the picture is independent of the line frequency.
The line oscillator operates at twice the line frequency.
The oscillator network is internal. Because of the spread of
internal components an automatic adjustment circuit has
been added to the IC.
The circuit compares the oscillator frequency with that of
the crystal oscillator in the colour decoder. This results in
a free-running frequency which deviates less than 2%
from the typical value.
TDA8310A
Integrated video filters
The circuit contains a chrominance bandpass and trap
circuit. The filters are realised by gyrator circuits that are
automatically tuned by comparing the tuning frequency
with the crystal frequency of the decoder. When a Y/C
signal is supplied to the input the chrominance trap is
automatically switched off by the Y/C detection circuit
however, it is also possible to force the filters in the CVBS
or Y/C position.
The luminance delay line is also realised by gyrator
circuits.
Colour decoder
The colour decoder contains an alignment-free crystal
oscillator, a colour killer circuit and colour difference
demodulators. The 90° phase shift for the reference signal
is achieved internally.
The colour decoder is very flexible. Together with the
SECAM decoder (TDA8395) an automatic multistandard
decoder can be designed but it is also possible to use it for
one standard when only one crystal is connected to the IC.
The decoder can be forced to one of the standards via the
‘forced mode’ pins. The crystal pins which are not used
must be connected to the positive supply line via a 8.2 kΩ
resistor. It is also possible to connect the non-used pins
with one resistor to the positive supply line. In this event
the resistor must have a value of 8.2 kΩ divided by the
number of pins.
The horizontal output pulse is derived from the horizontal
oscillator via a pulse shaper. The pulse width of the output
pulse is 5.4 µs, the front edge of this pulse coincides with
the front edge of the sync pulse at the input.
The vertical output pulse is generated by a count-down
circuit. The pulse width is approximately 380 µs. Both the
horizontal and vertical output pulses will always be
available at the outputs even when no input signal is
available.
In addition to the horizontal and vertical sync pulse outputs
the IC has a sandcastle pulse output which contains burst
key and blanking pulses.
1996 Jan 257
The chrominance output signal of the video switch is
externally available and must be used as an input signal
for the SECAM decoder.
RGB/YUV switch
The RGB/YUV switch is for switching between two RGB or
YUV video sources. The outputs of the switch can be set
to high-impedance state so that other switches can be
used in parallel.
The switch is controlled via pins 13 and 52. The details of
switch control are shown in Table 4.
Page 8
Philips SemiconductorsProduct specification
PAL/NTSC colour processor
TDA8310A
for PIP applications
LIMITING VALUES
In accordance with the Absolute Maximum Rating System (IEC134).
SYMBOLPARAMETERMIN.MAX.UNIT
V
P
T
stg
T
amb
T
sld
T
j
THERMAL CHARACTERISTICS
SYMBOLPARAMETER VALUE UNIT
R
th j-a
CHARACTERISTICS
=8V; T
V
P
SYMBOLPARAMETERCONDITIONSMIN.TYP.MAX.UNIT
supply voltage−9.0V
storage temperature−25+150°C
operating ambient temperature−25+70°C
soldering temperature for 5 s−260°C
maximum operating junction temperature−150°C
thermal resistance from junction to ambient in free air≤40K/W
=25°C; unless otherwise specified.
amb
Supplies
V
P
I
P1
I
P2
P
tot
R
bias
supply voltage (pins 19 and 41)7.28.08.8V
supply current (pin 19)456580mA
supply current (pin 41)3510mA
total power dissipation−560−mW
value of resistor to be connected
between pin 30 and the positive
supply line
CVBS and Y/C switch
NTERNAL CVBS AND EXTERNAL CVBS/Y INPUTS (PINS 20 AND 17)
I
V
20,17(p-p)
CVBS/Y input voltage
notes 1 and 3−11.4V
(peak-to-peak value)
I
20,17
V
clamp
I
clamp
input current−46µA
top sync clamping voltage level−3.3−V
clamping input current80100−µA
CHROMINANCE INPUT (PIN 16)
V
16(p-p)
chrominance input voltage
notes 1, 4 and 11−0.3−V
(peak-to-peak value)
V
16(p-p)
input signal amplitude before clipping
note 21.0−−V
occurs (peak-to-peak value)
R
I
C
I
chrominance input resistance142026kΩ
chrominance input capacitancenote 1−−5pF
−10−kΩ
1996 Jan 258
Page 9
Philips SemiconductorsProduct specification
PAL/NTSC colour processor
TDA8310A
for PIP applications
SYMBOLPARAMETERCONDITIONSMIN.TYP.MAX.UNIT
CHROMINANCE OUTPUT (PIN 47)
V
47(p-p)
output signal voltage amplitude
(peak-to-peak value)
Z
O
V
O
output impedance200250300Ω
DC output voltageopen-circuit output1.21.41.6V
SWITCH CONTROL INPUT FOR INTERNAL/EXTERNAL POSITIVE/NEGATIVE MODULATION (PIN 32); note 5
V
32
V
32
Z
I
ISSsuppression of non-selected video
internal CVBS signal selected−−1.0V
external CVBS or Y/C signal selected3.9−V
input impedance25−−kΩ
note 250−−dB
input signal
S
WITCH CONTROL INPUT FOR EXTERNAL CVBS OR Y/C SELECTION (PIN 9)
V
9
V
9
V
9
Z
I
filters switched to CVBS condition−−1.0V
filters switched to Y/C conditionnote 62.0−3.0V
automatic selection of CVBS or Y/C3.9−V
input impedance25−−kΩ
Chrominance filters, luminance delay line and luminance output
0.180.200.22V
P
P
V
V
C
HROMINANCE TRAP CIRCUIT
f
trap
trap frequency−f
osc
−MHz
QFtrap quality factornotes 2 and 7−2−
SRcolour subcarrier rejection20−−dB
C
HROMINANCE BANDPASS CIRCUIT
f
c
centre frequency−f
osc
−MHz
QBPbandpass quality factornote 2−3−
DELAY LINE
Y
∆t
d
difference in delay time between the
note 2050100ns
luminance and the demodulated
chrominance signals
Bbandwidth of internal delay linenote 28−−MHz
OUTPUT (PIN 49)
Y
V
49(b-w)
output signal voltage amplitude
note 230.81.01.2V
(black-to-white value)
Z
O
V
49(DC)
I
bias
output impedance80100120Ω
DC output voltage level (top sync)2.72.93.1V
internal bias current of NPN emitter
0.40.5−mA
follower output transistor
I
source
maximum source current−−2mA
1996 Jan 259
Page 10
Philips SemiconductorsProduct specification
PAL/NTSC colour processor
TDA8310A
for PIP applications
SYMBOLPARAMETERCONDITIONSMIN.TYP.MAX.UNIT
Horizontal and vertical synchronization circuits
SYNC VIDEO INPUT (PINS 17 AND 20)
V
17,20
SLslicing levelnote 8−50−%
VERTICAL SYNC
t
W
HORIZONTAL OSCILLATOR
f
fr
∆f
fr
∆f
/∆V
osc
∆f
osc
∆f
osc(max)
HORIZONTAL PLL (FILTER CONNECTED TO PIN 37); note 18
f
HR
f
CR
S/Nsignal-to-noise ratio of the video
HYShysteresis at the switching point136dB
H
ORIZONTAL OUTPUT (PIN 39)
V
OH
V
OL
I
sink
I
source
t
W
t
d
sync pulse voltage amplitudenote 150300−mV
width of the vertical sync pulse
note 922−−µs
without sync instability
free running frequency−15625−Hz
spread on free running frequency−−±2%
frequency variation with respect to
P
VP=8V±10%; note 2−0.20.5%
the supply voltage
frequency variation with temperature T
maximum frequency deviation at the
=0to70°C; note 2 −−80Hz
amb
no calibration−−75%
start of the horizontal output
holding range PLL−±0.9±1.2kHz
catching range PLLnote 2±0.6±0.9−kHz
142026dB
input signal at which the time
constant is switched
HIGH level output voltageIO= 2 mA2.44.0−V
LOW level output voltageIO=2mA−0.30.6V
sink current−−2mA
source current−−2mA
pulse width−5.4−µs
delay between the positive edge of
−0−µs
the horizontal output pulse and the
start of the horizontal sync pulse at
the input
1996 Jan 2510
Page 11
Philips SemiconductorsProduct specification
PAL/NTSC colour processor
TDA8310A
for PIP applications
SYMBOLPARAMETERCONDITIONSMIN.TYP.MAX.UNIT
VERTICAL OUTPUT (PIN 36); note 10
f
fr
f
lock
V
OH
V
OL
I
sink
I
source
t
W
t
d
SANDCASTLE PULSE OUTPUT (PIN 40); note 16
V
O
V
O
Z
O
t
W
t
d
free running frequency−50/60−Hz
locking range45−64.5Hz
divider value not locked−625/525 −lines
locking range488−722lines/
frame
HIGH level output voltageIOL= 2 mA2.44.0−V
LOW level output voltageIOL=2mA−0.30.6V
sink current−−2mA
source current−−2mA
pulse width−380−µs
delay between the start of the vertical
−37.5−µs
sync pulse at the input and the
positive edge of the output pulse
output voltage during scanIO= 1 mA; note 24−−0.9V
output voltage during burst keyIO= 1 mA; note 244.1−5.2V
output impedance during blanking1.0−−MΩ
pulse width
burst key3.33.53.7µs
line blanking8.48.79.0µs
vertical blanking−14−lines
(B−Y) residual carrier output voltage
(peak-to-peak value)
(R−Y) residual carrier output voltage
(peak-to-peak value)
H/2 ripple at (R−Y) output
f=f
f=2f
f=f
f=2f
osc
osc
osc
osc
−−1mV
−−5mV
−−1mV
−−5mV
only burst fed to input−−25mV
(peak-to-peak value)
note 2−0.1−%/K
with temperature
change of output signal amplitude
note 2−−±0.1dB
with supply voltage
internal bias current of NPN emitter
0.160.20−mA
follower output transistor
maximum source current−−1mA
1996 Jan 2512
Page 13
Philips SemiconductorsProduct specification
PAL/NTSC colour processor
TDA8310A
for PIP applications
SYMBOLPARAMETERCONDITIONSMIN.TYP.MAX.UNIT
DEMODULATION ANGLE AND GAIN RATIO
demodulation angle859095deg
Ggain ratio of both demodulators
G(B−Y) to G(R−Y)
R
EFERENCE SIGNAL OUTPUT FOR TDA8395 (PIN 48)
f
ref
V
48(p-p)
reference frequencynote 13−4.43−MHz
output signal amplitude
(peak-to-peak value)
V
O
V
O
output voltage levelPAL/NTSC identified1.51.61.7V
output voltage levelno PAL/NTSC; SECAM
(by TDA8395) identified
I
48
required current to force the decoder
in SECAM mode
STANDARD IDENTIFICATION AND FORCED SYSTEM SWITCHING (PINS 4 AND 23 TO 27); note 14
V
I/O
input/output voltage
in ‘low’ condition−−1.0V
in ‘high’ condition4.0−5.3V
V
I(max)
I
load
I
I
maximum input voltagenote 22−−V
maximum load current (pins 23 to 26)−−1mA
input current (pins 23 to 26)
in ‘low’ or ‘high’ condition−−1µA
R
I
V
O
when connected to V
P
input resistance (pin 27)80−−kΩ
output voltage (pin 4)IO= 0.5 mA;
during PAL−−0.9V
note 22−−10µA
notes 17 and 24
during SECAM4.1−5.5V
Z
O
output impedance (pin 4)
note 171−−MΩ
during NTSC
I
load
maximum load current (pin 4)−−0.5mA
RGB switch
1.601.781.96
0.20.250.3V
4.34.54.7V
120−−µA
P
V
RGB
INPUTS (PINS 1 TO 3 AND 10 TO 12)
V
i(p-p)
signal voltage amplitude
(peak-to-peak value)
Z
I
V
clamp
I
LI
I
clamp
input impedance100−−kΩ
active clamping voltage level2.62.83.0V
input leakage currentnote 2−−3µA
active clamping current−200−+200µA
1996 Jan 2513
−−1.3V
Page 14
Philips SemiconductorsProduct specification
PAL/NTSC colour processor
TDA8310A
for PIP applications
SYMBOLPARAMETERCONDITIONSMIN.TYP.MAX.UNIT
FAST BLANKING/SWITCH INPUTS (PINS 13 AND 52); note 15
I
I
V
IH
V
IL
t
d
t
d
V
13
CLAMPING PULSE INPUT (PIN 14)
V
IH
V
IL
Z
I
RGB OUTPUTS (PINS 6 TO 8)
G
v
G
diff
Z
O
Z
O(off)
V
O
V
os
I
source(max)
I
bias
ISSinput signal suppression when RGB
α
ct
Bbandwidth of the RGB channelsC
t
d
input current−−0.2−0.3mA
HIGH level input voltage0.9−3.0V
LOW level input voltage0−0.5V
delay between input and output pulse−−50ns
delay between switch input and RGB
−−70ns
output
input voltage on pin 13 to make RGB
4−V
P
V
outputs and the fast blanking output
high-ohmic
HIGH level input voltage4.04.5V
P
V
LOW level input voltage−−1V
input impedance1−−MΩ
voltage gain of the switchesf=1MHz−0.50+0.5dB
gain difference of the three channels−−0.5dB
output impedance−−150Ω
output impedance in the ‘off’ statef = 10 MHz100−−kΩ
output voltage during blankingopen-circuit output1.21.41.6V
blanking off-set voltage of the two
−−5mV
sources
maximum source current−−1mA
internal bias current of NPN emitter
0.160.2−mA
follower output transistor
f = 5 MHz; note 260−−dB
outputs are high-ohmic
f = 10 MHz; note 250−−dB
f = 22 MHz; note 240−−dB
crosstalk between the two RGB
channels
f = 5 MHz; note 2−60−−dB
f = 10 MHz; note 2−50−−dB
f = 22 MHz; note 2−40−−dB
= 20 pF; note 2
L
gain reduction −0.5 dB5−−MHz
gain reduction −1dB10−−MHz
gain reduction −3dB22−−MHz
delay from RGB input to outputnote 2−−20ns
1996 Jan 2514
Page 15
Philips SemiconductorsProduct specification
PAL/NTSC colour processor
TDA8310A
for PIP applications
SYMBOLPARAMETERCONDITIONSMIN.TYP.MAX.UNIT
FAST BLANKING OUTPUT (PIN 5)
V
OH
V
OL
Z
O
Z
O(off)
t
r
t
f
t
d
I
load
Notes
1. This parameter is not tested during production and is just given as application information for the designer of the
television receiver.
2. This parameter is not tested during production but is guaranteed by the design and qualified by means of matrix
batches which are made in the pilot production period.
3. Signal with negative-going sync. Amplitude includes sync pulse amplitude.
4. Burst amplitude; for a colour bar with 75% saturation the chrominance signal amplitude is 660 mV (p-p).
5. The IC has two 3-level switch control inputs for the selection of the video signal for the decoder and synchronization
circuits. The video source for internal or external signal is selected via pin 32, also the polarity of the demodulation
for the internal signal. When the video switch is in the external position the voltage level of pin 9 determines whether
the video filters are switched to CVBS or Y/C. It is also possible via pin 9 to select an automatic detection of the
Y/C signal.
6. This value is internally generated when the pin is left open-circuit (the minimum value of the series resistor is 25 kΩ).
7. The −3 dB bandwidth of the circuit can be calculated by means of the following equation:
f
3dB–
8. The slicing level is independent of the sync pulse amplitude.
9. The horizontal and vertical sync are stable while processing Copy Guard signals and signals with phase shifted sync
pulses (stretched tapes). Trick mode conditions of the VCR will also not disturb the synchronization. The value given
is the delay caused by the vertical sync pulse integrator. The integrator has been designed such that the vertical sync
is not disturbed for special anti-copy tapes with vertical sync pulses with an on/off time of 10/22 µs.
10. The timing pulses for the vertical ramp generator are obtained from the horizontal oscillator via a divider circuit.
This divider circuit has 2 search modes of operation:
a) The ‘large window’ mode is switched on when the circuit is not synchronized or, when a non-standard signal is
b) The ‘narrow window’ mode is switched on when more than 15 successive vertical sync pulses are detected in the
HIGH level output voltage2−3V
LOW level output voltage0−0.3V
output impedance−−300Ω
output impedance in the ‘off’ state100−−kΩ
rise time of the output pulse−−30ns
fall time of the output pulse−−30ns
delay difference between fast
−−30ns
blanking and RGB at the outputs
maximum load current−−1mA
1
f
1
=
–
osc
--------
2Q
received (the number of lines per frame in the 50 Hz mode is between 311 and 314 and in the 60 Hz mode
between 261 and 264). In the search mode the divider can be triggered between line 244 and line 361
(approximately 45 to 64.5 Hz).
narrow window. When the circuit is in the standard mode and a vertical sync pulse is missing the retrace of the
vertical ramp generator is started at the end of the window. Consequently, the disturbance of the picture is very
small. The circuit will switch back to the search window when, for 6 successive vertical periods, no sync pulses
are found within the window.
1996 Jan 2515
Page 16
Philips SemiconductorsProduct specification
PAL/NTSC colour processor
TDA8310A
for PIP applications
11. At a chrominance input voltage of 660 mV (p-p) (colour bar with 75% saturation i.e. burst signal amplitude
300 mV (p-p)) as given in Characteristics first parameter of Section “Chrominance input (pin 16)” the dynamic range
of the ACC is +6 and −20 dB.
12. All frequency variations are referenced to 3.58/4.43 MHz carrier frequency. All oscillator specifications are measured
with the Philips crystal series 9922 520. If the spurious response of the 4.43 MHz crystal is lower than −3 dB with
respect to the fundamental frequency for a damping resistance of 1 kΩ, oscillation at the fundamental frequency is
guaranteed. The spurious response of the 3.58 MHz crystal must be lower than −3 dB with respect to the
fundamental frequency for a damping resistance of 1.5 kΩ. The catching and detuning range are measured for
nominal crystal parameters. These are:
a) Load resonance frequency f0 (CL= 20 pF) = 4.433619 or 3.579545 MHz
b) Motional capacitance CM= 20.6 fF (4.43 MHz crystal) or 14.7 fF (3.58 MHz crystal)
c) Parallel capacitance C0= 5.5 pF (4.43 MHz crystal) or 4.5 pF (3.58 MHz crystal).
The actual load capacitance in the application should be CL= 18 pF to account for parasitic capacitances on and
off chip.
The free-running frequency of the oscillator can be checked by the HUE control pin to the positive supply rail. In that
condition the colour killer is not active so that the frequency offset is visible on the screen. When two or more crystals
are connected to the IC the circuit must be forced to one of the crystals during this test to prevent the oscillator
continuously switching between the various frequencies.
13. The reference signal for the TDA8395 is available only when the crystal oscillator is operating at a frequency of
4.43 MHz. When a SECAM signal is identified this signal is only available during the vertical retrace period thus
avoiding crosstalk with the incoming SECAM signal during scan.
14. The identified colour standard can be read from the IC in two ways:
a) From the voltage level of pin 4. The voltage during the demodulation of the various standards is given in the last
three parameters of this section.
b) From the pins 23 to 26 when pin 27 is in the ‘read’ mode.
When pin 27 is in the ‘write’ mode the colour decoder can be forced to one of the colour standards. The levels for the
various standards are given in Tables 1, 2 and 3.
15. The control possibilities of the RGB switch via pins 13 and 52 are shown in Table 4.
16. To obtain a simple interface between the TDA8310A and the PIP processor the sandcastle output has been designed
such that the output is pulled down during scan and pulled up during the burst key pulse. During blanking the output
is high-ohmic and therefore the output voltage is determined by the load.
17. The output of pin 4 is designed similar to the sandcastle output. The output is pulled down during PAL and pulled up
during SECAM. During NTSC the pin is floating so that the output level is determined by the load.
18. To obtain a good performance for both weak signal and VCR playback the time constant of the first control loop is
switched depending on the input signal condition. Therefore the circuit contains a noise detector and the time
constant is switched to ‘slow’ when excessive noise is present in the signal. This occurs when the internal video
signal is selected or for an external CVBS signal when the chrominance input (pin 16) is left open-circuit. The time
constant is always ‘fast’ when the chrominance input pin is connected to ground and the input is switched to the Y/C
mode. In the ‘fast’ mode during the vertical retrace time the phase detector current is increased 50% so that phase
errors due to head-switching of the VCR are corrected as soon as possible.
During weak signal conditions (noise detector active) the phase detector is gated and the width of the gate pulse has
a value of 5.7 µs so that the effect of the noise is reduced to a minimum.
The output current of the phase detector for the various conditions is shown in Table 5.
19. This value indicates the bandwidth of the complete chrominance circuit including the chrominance bandpass filter.
The bandwidth of the demodulator low-pass filter is approximately 1 MHz.
1996 Jan 2516
Page 17
Philips SemiconductorsProduct specification
PAL/NTSC colour processor
TDA8310A
for PIP applications
20. The crystal pins which are not used must be connected to the positive supply line via an 8.2 kΩ resistor. It is also
possible to connect the non-used pins together and use a resistor with a value of 8.2 kΩ divided by the number of
pins which are not used.
21. When this pin is left open-circuit the HUE control is set to the nominal value.
22. When one or more pins have to be connected to the positive supply line the total current must be limited to 40 µA.
This can be achieved by connecting these pins together and connecting them to a positive supply line via a 100 kΩ
resistor. When separate resistors are used a resistor with a higher value must be used so that the total current is
limited to the required level.
23. This output signal value is obtained when the CVBS or Y input signal at pins 17 and/or 20 has an amplitude of 0.7 V
(black-to-white value).
24. The output buffer consists of a combination of a PMOS and an NMOS. The maximum output impedance in the low
state can be calculated by dividing the maximum output voltage (for this parameter 0.9 V) by the specified current.
For the high state this resistance can be calculated by dividing the difference between the maximum and minimum
output voltage by the specified current. The output impedance is independent of the value of the output current.
25. These output signal values are obtained for a colour bar input signal with 75% saturation.
1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.
OUTLINE
VERSION
SOT247-1
IEC JEDEC EIAJ
REFERENCES
1996 Jan 2519
EUROPEAN
PROJECTION
ISSUE DATE
90-01-22
95-03-11
Page 20
Philips SemiconductorsProduct specification
PAL/NTSC colour processor
for PIP applications
SOLDERING
Introduction
There is no soldering method that is ideal for all IC
packages. Wave soldering is often preferred when
through-hole and surface mounted components are mixed
on one printed-circuit board. However, wave soldering is
not always suitable for surface mounted ICs, or for
printed-circuits with high population densities. In these
situations reflow soldering is often used.
This text gives a very brief insight to a complex technology.
A more in-depth account of soldering ICs can be found in
our
“IC Package Databook”
Soldering by dipping or by wave
The maximum permissible temperature of the solder is
260 °C; solder at this temperature must not be in contact
with the joint for more than 5 seconds. The total contact
time of successive solder waves must not exceed
5 seconds.
(order code 9398 652 90011).
TDA8310A
The device may be mounted up to the seating plane, but
the temperature of the plastic body must not exceed the
specified maximum storage temperature (T
printed-circuit board has been pre-heated, forced cooling
may be necessary immediately after soldering to keep the
temperature within the permissible limit.
Repairing soldered joints
Apply a low voltage soldering iron (less than 24 V) to the
lead(s) of the package, below the seating plane or not
more than 2 mm above it. If the temperature of the
soldering iron bit is less than 300 °C it may remain in
contact for up to 10 seconds. If the bit temperature is
between 300 and 400 °C, contact may be up to 5 seconds.
stg max
). If the
DEFINITIONS
Data sheet status
Objective specificationThis data sheet contains target or goal specifications for product development.
Preliminary specificationThis data sheet contains preliminary data; supplementary data may be published later.
Product specificationThis data sheet contains final product specifications.
Limiting values
Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or
more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation
of the device at these or at any other conditions above those given in the Characteristics sections of the specification
is not implied. Exposure to limiting values for extended periods may affect device reliability.
Application information
Where application information is given, it is advisory and does not form part of the specification.
LIFE SUPPORT APPLICATIONS
These products are not designed for use in life support appliances, devices, or systems where malfunction of these
products can reasonably be expected to result in personal injury. Philips customers using or selling these products for
use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such
improper use or sale.
1996 Jan 2520
Page 21
Philips SemiconductorsProduct specification
PAL/NTSC colour processor
for PIP applications
TDA8310A
NOTES
1996 Jan 2521
Page 22
Philips SemiconductorsProduct specification
PAL/NTSC colour processor
for PIP applications
TDA8310A
NOTES
1996 Jan 2522
Page 23
Philips SemiconductorsProduct specification
PAL/NTSC colour processor
for PIP applications
TDA8310A
NOTES
1996 Jan 2523
Page 24
Philips Semiconductors – a worldwide company
Argentina: IEROD, Av. Juramento 1992 - 14.b, (1428)
BUENOS AIRES, Tel. (541)786 7633, Fax. (541)786 9367
Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113,
Tel. (02)805 4455, Fax. (02)805 4466
Austria: Triester Str. 64, A-1101 WIEN, P.O. Box 213,
Tel. (01)60 101-1236, Fax. (01)60 101-1211
Belgium: Postbus 90050, 5600 PB EINDHOVEN, The Netherlands,
All rights are reserved. Reproduction in whole or in part is prohibited without the
prior written consent of the copyright owner.
The information presented in this document does not form part of any quotation
or contract, is believed to be accurate and reliable and may be changed without
notice. No liability will be accepted by the publisher for any consequence of its
use. Publication thereof does not convey nor imply any license under patent- or
other industrial or intellectual property rights.
Printed in The Netherlands
537021/1100/02/pp24Date of release: 1996 Jan 25
Document order number:9397 750 00589
Loading...
+ hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.