The third generation of MESH O VERLAY™ Power
MOSFETs for very high voltage exhibits unsurpassed on-resistance per unit area while integrating
back-to-back Zener diodes between gate and
source. Such arrangement gives extra ESD capability with higher ruggedness performance as requested by a large variety of single-switch applications.
APPLICATIONS
■ SINGLE-ENDED SMPS IN MONITORS,
COMPUTER AND INDUSTRIAL APPLICATION
■ WELDING EQUIPMENT
ABSOLUTE MAXIMUM RATINGS
SymbolParameterValueUnit
STU9NC80ZSTU9NC80ZI
V
DS
V
DGR
V
GS
I
D
I
D
I
DM
P
TOT
I
GS
V
ESD(G-S)
dv/dt(
V
ISO
T
stg
T
(•)Pu l se width limited by safe operating area
Drain-source Voltage (VGS = 0)
Drain-gate Voltage (RGS = 20 kΩ)
800V
800V
Gate- source Voltage±25V
(1)
Drain Current (continuos) at TC = 25°C
Drain Current (continuos) at TC = 100°C
Drain Current (pulsed)34.434.4(*)A
Total Dissipation at TC = 25°C
VDD = 100V, Tj = 150°C
(see test circuit, Figure 5)
35ns
72.2101nC
32ns
1.6V
730ns
GATE-SOURCE ZENER DIODE
SymbolParameterTest ConditionsMin.Typ.Max.Unit
BV
GSO
Gate-Source Breakdown
Igs=± 1mA (Open Drain)25V
Voltage
α
TVoltage Thermal CoefficientT=25°C Note(3)1.3
I
RzDynamic Resistance
Note: 1. Pulsed: Pu l se duration = 300 µs, duty c yc l e 1.5 %.
2. Pulse width li mited by safe operating area.
3. ∆
= αT (25°-T) BV
V
BV
GSO
(25°)
= 50 mA, VGS = 0
GS
90
10
-4
/°C
Ω
PROTECTION FEATURES OF GATE-TO-SOURCE ZENER DIODES
The built-in back-to-back Zener diodes have specif ically been designed to enhanc e not only t he dev ice’s
ESD capability, but also to make them safely absorb possible voltage transients that may occasionally be
applied from gate to souce. In this respect the 25V Zener voltage is appropiate to achieve an efficient and
cost-effective intervention to protect the device’s int egrity. These integrated Zener diode s thus avoid the
usage of external components.
3/10
Page 4
STU9NC80Z/STU9NC80ZI
Safe Operating Area For I-Max2 20Safe Operating Area For Max220
Thermal Impedance For Max220
Output Characteristics
Thermal Impedance For I-Max220
Transfer Characteristics
4/10
Page 5
STU9NC80Z/STU9NC80ZI
Static Drain-source On ResistanceTransconductance
Gate Charge vs Gate-source VoltageCapacitance Variations
Normalized On Resistance vs Temperatur eNormalized Gate Threshold Volta ge vs Temp.
Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences
of use of such informa tion n or for an y infring ement of patent s or other rig hts of third part ies which may resu lt from its use . No l i cen se i s
granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specification mentioned in this publication are
subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products
are not authorized for use as critical compo nents in life support devices or systems without express written approval of STMicroelectronics.
Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco -