Datasheet ST62T45BQ6, ST62P45BQ6, ST62P45BQ1, ST62E45BG1, ST6245BQ6 Datasheet (SGS Thomson Microelectronics)

...
March 1998 1/72
R
Rev. 2.3
ST62T45B/E45B
8-BIT OTP/EPROM MCU WITH LCD DRIVER,
EEPROM AND A/D CONVERTER
3.0 to 6.0V Supply Operating Range
-40 to +85°C Operating Temperature Range
Run, Wait and Stop Modes
5 Interrupt Vectors
Look-up Table capability in Program Memory
Data Storage in Program Memory: User selectable size
Data RAM: 128 bytes
Data EEPROM: 128 bytes
User Programmable Options
19 I/O pins, fully programmable as:
– Input with pull-up resistor – Input without pull-up resistor – Input with interrupt generation – Open-drain or push-pull output – Analog Input – LCD segments (8 combiport lines)
4 I/O lines can sink up to 20mA to drive LEDs or TRIACs directly
Two 8-bit Timer/Counter with 7-bit
programmable prescaler
Digital Watchdog
8-bit A/D Converter with 7 analog inputs
8-bit Synchronous Peripheral Interface (SPI)
LCD driver with 24 segment outputs, 4
backplane outputs and selectable multiplexing ratio.
32kHz oscillator for stand-by LCD operation
On-chip Clock oscillatorcan be driven byQuartz
Crystal or Ceramic resonator
One external Non-Maskable Interrupt
ST6245-EMU2 Emulation and Development
System (connects to an MS-DOS PC via a parallel port).
DEVICE SUMMARY
(See end of Datasheet for Ordering Information)
PQFP52
CQFP52W
DEVICE
OTP
(Bytes)
EPROM
(Bytes)
I/O Pins
ST62T45B 3884 - 11 to 19 ST62E45B 3884 11 to 19
1
2/72
Table of Contents
72
2
ST62T45B/E45B . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .1
1 GENERAL DESCRIPTION . . . . . . . ...............................................5
1.1 INTRODUCTION .........................................................5
1.2 PIN DESCRIPTIONS . . . . . . . . . . ............................................7
1.3 MEMORYMAP ..........................................................8
1.3.1 Introduction . . . . . . . . ................................................8
1.3.2 Program Space . . . . . . . . . . . . . . . . . . . . . . . . . . . ..........................9
1.3.3 Data Space . . . . . . . . ...............................................10
1.3.4 Stack Space . . . . . . . . . . . . . . . . . ......................................10
1.3.5 Data Window Register (DWR) . . . . . . . . . . . . . . . . . . . . .....................11
1.3.6 Data RAM/EEPROM Bank Register (DRBR)..............................12
1.3.7 EEPROM Description ...............................................13
1.4 PROGRAMMING MODES .................................................15
1.4.1 Option Byte . . . . . . . . ...............................................15
1.4.2 Program Memory . . . . ...............................................15
1.4.3 EEPROM Data Memory . . . . . . . . . . . . ..................................15
1.4.4 EPROMErasing....................................................15
2 CENTRAL PROCESSING UNIT .................................................16
2.1 INTRODUCTION ........................................................16
2.2 CPU REGISTERS . . . . . . . . ...............................................16
3 CLOCKS, RESET, INTERRUPTS AND POWER SAVING MODES . . . . . . . ..............18
3.1 CLOCKSYSTEM........................................................18
3.1.1 Main Oscillator . . . . . . . . . . ...........................................18
3.1.2 32kHz STAND-BY OSCILLATOR ......................................19
3.2 RESETS...............................................................20
3.2.1 RESET Input ......................................................20
3.2.2 Power-on Reset . . . . . . . . . . . . . . . .....................................20
3.2.3 Watchdog Reset . . . . ...............................................21
3.2.4 Application Notes . . . . ...............................................21
3.2.5 MCU Initialization Sequence ..........................................21
3.3 DIGITAL WATCHDOG . . . . . . . . . . . . . . . .....................................23
3.3.1 Digital Watchdog Register (DWDR) . . . ..................................25
3.3.2 Application Notes . . . . ...............................................25
3.4 INTERRUPTS . . . . ......................................................27
3.4.1 Interrupt request . . . . . . . . . . . . . . . .....................................27
3.4.2 Interrupt Procedure . . . ..............................................28
3.4.3 Interrupt Option Register (IOR) . . . . ....................................29
3.4.4 Interrupt Sources . . . . ...............................................29
3.5 POWER SAVING MODES .................................................31
3.5.1 WAIT Mode . . . . . . . . ...............................................31
3.5.2 STOPMode.......................................................31
3.5.3 Exit from WAIT and STOP Modes . . . ...................................32
3/72
Table of Contents
3
4 ON-CHIP PERIPHERALS . . . ...................................................33
4.1 I/OPORTS.............................................................33
4.1.1 Operating Modes . . . . ...............................................34
4.1.2 Safe I/O State Switching Sequence. . . ..................................35
4.1.3 LCD alternate functions (combiports) ...................................37
4.1.4 SPI alternate functions . . . ............................................37
4.1.5 I/O Port Option Registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ................38
4.1.6 I/O Port Data Direction Registers . . . ....................................38
4.1.7 I/O Port Data Registers . . . . ..........................................38
4.2 TIMER1&2............................................................39
4.2.1 TIMER 1 Operating Modes . . . . . . .....................................41
4.2.2 TIMER 2 Operating Mode . . . . . . . . . . . . . . . . . . . . ........................41
4.2.3 Timer Interrupt . . . . . . . . . . ...........................................41
4.2.4 Application Notes . . . . ...............................................41
4.2.5 TIMER 1 Registers . .................................................42
4.2.6 TIMER 2 Registers . .................................................43
4.3 A/D CONVERTER (ADC) . . . ..............................................44
4.3.1 Application Notes . . . . ...............................................44
4.4 SERIAL PERIPHERAL INTERFACE (SPI) . . . . . . . . . . . . ........................46
4.5 LCD CONTROLLER-DRIVER . . . . ..........................................48
4.5.1 Multiplexing ratio and frame frequency setting . . . . ........................49
4.5.2 Segment and common plates driving. . ..................................49
4.5.3 LCDRAM.........................................................50
4.5.4 Stand by or STOP operation mode . . . . . . . . . . ...........................51
4.5.5 LCD Mode Control Register (LCDCR)...................................51
5SOFTWARE ................................................................52
5.1 ST6 ARCHITECTURE . . . . . . . . . . . . . . . .....................................52
5.2 ADDRESSING MODES . . . . ...............................................52
5.3 INSTRUCTION SET . . . ...................................................53
6 ELECTRICAL CHARACTERISTICS. . . . . . . . . . . . ..................................58
6.1 ABSOLUTE MAXIMUM RATINGS. ..........................................58
6.2 RECOMMENDED OPERATING CONDITIONS. . . ..............................59
6.3 DC ELECTRICAL CHARACTERISTICS ......................................60
6.4 AC ELECTRICAL CHARACTERISTICS ......................................61
6.5 A/D CONVERTER CHARACTERISTICS. . . ...................................61
6.6 TIMER CHARACTERISTICS . . . ............................................62
6.7 SPI CHARACTERISTICS . . . ..............................................62
6.8 LCD ELECTRICAL CHARACTERISTICS . . . . . . . . . . ...........................62
6.9 PSS ELECTRICAL CHARACTERISTICS (WHEN AVAILABLE). . . . . . . . . . . . . . . .....62
7 GENERAL INFORMATION . . . . . . . . . . ...........................................63
7.1 PACKAGE MECHANICAL DATA. . . . ........................................63
7.2 PACKAGE THERMAL CHARACTERISTIC . . ..................................64
7.3 ORDERING INFORMATION ...............................................64
4/72
Table of Contents
72
1
ST62P45B . ........................................65
1 GENERAL DESCRIPTION . . . . . . . ..............................................66
1.1 INTRODUCTION ........................................................66
1.2 ORDERING INFORMATION ...............................................66
1.2.1 Transfer of Customer Code . ..........................................66
1.2.2 Listing Generation and Verification . . . . . . . . . . ...........................66
ST6245B . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .69
1 GENERAL DESCRIPTION . . . . . . . ..............................................70
1.1 INTRODUCTION ........................................................70
1.2 ROM READOUT PROTECTION . . . . . . . . . . . . . . . . . . . . ........................70
1.3 ORDERING INFORMATION ...............................................72
1.3.1 Transfer of Customer Code . ..........................................72
1.3.2 Listing Generation and Verification . . . . . . . . . . ...........................72
5/72
ST62T45B/E45B
1 GENERAL DESCRIPTION
1.1 INTRODUCTION
The ST62T45B and ST62E45B devices are low cost members of the ST62xx 8-bit HCMOS family of microcontrollers, which are targeted at low to medium complexity applications. All ST62xx de­vices are based on a building block approach: a
common core is surrounded by a number of on­chip peripherals.
The ST62E45B is the erasable EPROM version of the ST62T45B device, which may be used to em­ulate the ST62T45B device, as well as the respec­tive ST6245B ROM devices.
Figure 1. Block Diagram
TEST
NMI INTERRUPT
PROGRAM
PC
STACK LEVEL 1 STACK LEVEL 2 STACK LEVEL 3 STACK LEVEL 4 STACK LEVEL 5 STACK LEVEL 6
POWER SUPPLY
OSCILLATOR
RESET
DATA ROM
USER
SELECTABLE
DATA RAM
PORT A
PORT B
TIMER 1
DIGITAL
8 BIT CORE
TEST/V
PP
8-BIT
A/D CONVERTER
PA5..PA7/Ain
V
DDVSS
OSCin OSCout RESET
WATCHDOG
Memory
PORT C
SPI (SERIAL
PERIPHERAL
INTERFACE)
128 Bytes
3884 bytes
DATA EEPROM
128 Bytes
PB0..PB3/Ain
PC0..PC7/S33..S40
S17..S32 COM1..COM4
(VPP on EPROM/OTP versions only)
PB4/20mA Sink PB5/Scl/20mA Sink PB6/Sin/20mA Sink PB7/Sout/20mA Sink
VLCD VLCD1/3 VLCD2/3
OSC 32kHz
TIMER 2
OSC32in OSC32out
LCD DRIVER
VR01994
TIMER
4
6/72
ST62T45B/E45B
INTRODUCTION (Cont’d)
OTP and EPROM devices are functionally identi­cal. The ROM based versions offer the same func­tionality selecting as ROM options the options de­fined in the programmable option byte of the OTP/EPROM versions.OTP devices offer all the advantages of user programmability at low cost, which make them the ideal choice in a wide range of applications where frequent code changes, multiple code versions or last minute programma­bility are required.
These compact low-cost devices feature two Tim­ers comprising an 8-bit counter and a 7-bit pro­grammable prescaler, EEPROM data capability, a serial synchronous port interface (SPI), an 8-bit A/D Converter with 8 analog inputs, a Digital Watchdog timer, and a complete LCD controller driver, making them well suited for a wide range of automotive, appliance and industrial applications.
Figure 2. 52 Pin QFP Package
Table 1. ST6245B Pin Description
*Note: 20mA Sink
27
14
13
40
52
12
3
39
26
VR01649C
Pin
number
Pin
name
Pin
number
Pin
name
Pin
number
Pin
name
Pin
number
Pin
name
1 COM4 14 RESET 27 OSC32out 40 S28 2 COM3 15 OSCout 28 OSC32in 41 S29 3 COM2 16 OSCin 29 S17 42 S30 4 COM1 17 NMI 30 S18 43 S31 5 VLCD1/ 3 18 TIMER 31 S19 44 S32 6 VLCD2/ 3 19 PB7/ Sout * 32 S20 45 PC0/S33 7 VLCD 20 PB6/ Sin* 33 S21 46 PC1/S34 8 PA7/Ain 21 PB5/ SCL * 34 S22 47 PC2/S35
9 PA6/Ain 22 PB4 * 35 S23 48 PC3/S36 10 PA5/ Ain 23 PB3/ Ain 36 S24 49 PC4/S37 11 TEST 24 PB2/ Ain 37 S25 50 PC5/S38 12 VDD 25 PB1/Ain 38 S26 51 PC6/S39 13 VSS 26 PB0/Ain 39 S27 52 PC7/S40
5
7/72
ST62T45B/E45B
1.2 PIN DESCRIPTIONS VDDand V
SS
. Power is supplied to the MCU via these two pins. VDDis the power connection and VSSis the ground connection.
OSCin and OSCout. These pins are internally connected to the on-chip oscillator circuit. Aquartz crystal, a ceramic resonator or an external clock signal can be connected between these two pins. The OSCin pin is the input pin, the OSCout pin is the output pin.
RESET
. The active-low RESET pin is used to re-
start the microcontroller. TEST/VPP. The TEST must be held at VSSfor nor-
mal operation (an internal pull-down resistor se­lects normal operating mode if TEST pin is not connected). If TEST pin is connected to a +12.5V level during the reset phase, the EPROM/OTP programming Mode is entered.
NMI.
The NMI pin provides the capability for asyn­chronous interruption, by applying an external non maskable interrupt to the MCU.The NMI input is falling edge sensitive with Schmitt trigger charac­teristics. The user can select as option the availa­bility of an on-chip pull-up at this pin.
PA5-PA7. These 3 lines are organised as one I/O port (A). Each line may be configured under soft­ware control as input with or without internal pull­up resistors, input with interrupt generation and pull-up resistor, open-drain or push-pull output, or as analog input for the A/D converter.
PB0...PB7. These 8 lines are organised as one I/O port (B). Each line may be configured under software control as input with or without internal pull-up resistors, input with interrupt generation and pull-up resistor, open-drain or push-pull output, analog input for the A/D converter. PB0..PB3 can be used as analog inputs for the A/D converter , while PB7/Sout, PB6/Sin and PB5/Scl can be used respectively as data out, data in and Clock pins for the on-chip SPI. In addi-
tion, PB4..PB7 can sink 20mA for direct LED or TRIAC drive.
PC0-PC7. These 8 lines are organised as one I/O port (C). Each line may be configured under soft­ware control as input with or without internal pull­up resistor, input with interrupt generation and pull-up resistor, open-drain or push-pull output, or as LCD segment output S33..S40.
COM1-COM4
. These four pins are the LCD pe­ripheral common outputs. They are the outputs of the on-chip backplane voltage generator which is used for multiplexing the 45 LCD lines allowing up to 180 segments to be driven.
S17..S40. These pins are the 24 LCD peripheral segment outputs. S33..S40 are alternate functions of the Port C I/O pins. (Combiports feature)
VLCD
. Display voltage supply. It determines the high voltage level on COM1-COM4 and S4-S48 pins.
VLCD1/3, VLCD2/3
. Display supply voltage inputs for determining the display voltage levels on COM1-COM4 and S4-S48 pins during multiplex operation.
OSC32in
and
OSC32out
. These pins are inter­nally connected with the on-chip 32kHz oscillator circuit. A 32.768kHz quartz crystal can be con­nected between these two pins if it is necessary to provide the LCD stand-by clock and real time in­terrupt. OSC32in is the input pin, OSC32out is the output pin.
TIMER. This is the TIMER 1 I/O pin. In input mode, it is connected to the prescaler and acts as external timer clock or as control gate for the in­ternal timer clock. In output mode, the TIMER pin outputs the data bit when a time-out occurs.The user can select as option the availability of an on­chip pull-up at this pin.
6
8/72
ST62T45B/E45B
1.3 MEMORY MAP
1.3.1 Introduction
The MCU operates in three separate memory spaces: Program space, Data space, and Stack space. Operation in these three memory spaces is described in the following paragraphs.
Briefly, Program space contains user program code in Program memory and user vectors; Data space contains user data in RAM and in Program memory, and Stack space accommodates six lev­els of stack for subroutine and interrupt service routine nesting.
Figure 3. Memory Addressing Diagram
PROGRAM SPACE
PROGRAM
INTERRUPT &
RESET VECTORS
ACCUMULATOR
DATA RAM
BANK SELECT
WINDOW SELECT
RAM
X REGISTER Y REGISTER V REGISTER
W REGISTER
DATA READ-ONLY
WINDOW
RAM / EEPROM BANKING AREA
000h
03Fh 040h
07Fh 080h 081h 082h 083h 084h
0C0h
0FFh
0-63
DATA SPACE
0000h
0FF0h
0FFFh
MEMORY
MEMORY
DATA READ-ONLY
MEMORY
VR01568
7
9/72
ST62T45B/E45B
MEMORY MAP (Cont’d)
1.3.2 Program Space
Program Space comprises the instructions to be executed, the data required for immediate ad­dressing mode instructions, the reserved factory test area and the user vectors. Program Space is addressed via the 12-bit Program Counter register (PC register).
1.3.2.1 Program Memory Protection
The Program Memory in OTP or EPROM devices can be protected against external readout of memory by selecting the READOUT PROTEC­TION option in the option byte.
In the EPROM parts, READOUT PROTECTION option can be disactivated only by U.V. erasure that also results into the whole EPROM context erasure.
Note:
Once the Readout Protection is activated, it is no longer possible, even for SGS-THOMSON, to gain access to the Program memory contents. Returned parts with a protection set can therefore not be accepted.
Figure 4. ST62E45B/T45B Program
Memory Map
0000h
RESERVED
*
USER
PROGRAM MEMORY
(OTP/EPROM)
3872 BYTES
0F9Fh
0FA0h 0FEFh 0FF0h 0FF7h 0FF8h 0FFBh
0FFCh 0FFDh
0FFEh 0FFFh
RESERVED
*
RESERVED
INTERRUPT VECTORS
NMI VECTOR
USER RESET VECTOR
0080h
(*) Reserved areas should be filled with 0FFh
007Fh
8
10/72
ST62T45B/E45B
MEMORY MAP (Cont’d)
1.3.3 Data Space
Data Space accommodates all the data necessary for processing the user program. This space com­prises the RAM resource, the processor core and peripheral registers, as well as read-only data such as constants and look-up tables in Program memory.
1.3.3.1 Data ROM
All read-only data is physically stored in program memory, which also accommodates the Program Space. The program memory consequently con­tains the program code to be executed, as well as the constants and look-up tables required by the application.
The Data Space locations in which the different constants and look-up tables are addressed by the processor core may be thought of as a 64-byte window through which it is possible to access the read-only data stored in Program memory.
1.3.3.2 Data RAM/EEPROM
In ST62T45B and ST62E45B devices, the data space includes 60 bytes of RAM, the accumulator (A), the indirect registers (X), (Y), the short direct registers (V), (W), the I/O port registers, the pe­ripheral data and control registers, the interrupt option register and the Data ROM Window regis­ter (DRW register).
Additional RAM and EEPROM pages can also be addressed using banks of 64 bytes located be­tween addresses 00h and 3Fh.
1.3.4 Stack Space
Stack space consists of six 12-bit registers which are used to stack subroutine and interrupt return addresses, as wellas the current program counter contents.
Table 2. Additional RAM/EEPROM Banks.
Table 3. ST62T45B/E45B Data Memory Space
Device RAM EEPROM
ST62T45B/E45B 1 x 64 bytes 2 x 64 bytes
DATAand EEPROM
000h 03Fh
DATA ROM WINDOW AREA
040h
07Fh X REGISTER 080h Y REGISTER 081h V REGISTER 082h
W REGISTER 083h
DATARAM
084h
0BFh PORT A DATAREGISTER 0C0h PORT B DATAREGISTER 0C1h
SPI INTERRUPT DISABLE REGISTER 0C2h
PORT C DATAREGISTER 0C3h
PORT A DIRECTION REGISTER 0C4h PORT B DIRECTION REGISTER 0C5h PORT C DIRECTION REGISTER 0C6h
RESERVED 0C7h INTERRUPT OPTION REGISTER 0C8h* DATA ROM WINDOW REGISTER 0C9h*
RESERVED 0CAh*
RAM/EEPROM BANK SELECT REGISTER 0CBh*
PORT A OPTION REGISTER 0CCh
RESERVED 0CDh
PORT B OPTION REGISTER 0CEh PORT C OPTION REGISTER 0CFh
A/D DATAREGISTER 0D0h
A/D CONTROL REGISTER 0D1h
TIMER 1 PRESCALER REGISTER 0D2h
TIMER 1 COUNTER REGISTER 0D3h
TIMER 1 STATUS/CONTROLREGISTER 0D4h
TIMER 2 PRESCALER REGISTER 0D5h
TIMER 2 COUNTER REGISTER 0D6h
TIMER 2 STATUS/CONTROLREGISTER 0D7h
WATCHDOGREGISTER 0D8h
RESERVED 0D9h
RESERVED 0DAh
32kHz OSCILLATOR CONTROL REGISTE R 0DBh
LCD MODE CONTROL REGISTER 0DCh
SPI DATAREGISTER 0DDh
RESERVED 0DEh
EEPROM CONTROL REGISTER 0DFh
LCD RAM
0E0h 0F7h
DATA RAM
0F8h 0FEh
ACCUMULATOR OFFh
* WRITE ONLYREGISTER
9
11/72
ST62T45B/E45B
MEMORY MAP (Cont’d)
1.3.5 Data Window Register (DWR)
The Data Read-Only Memory window is located from address 0040h to address 007Fh in Data space. It allows direct reading of 64 consecutive bytes located anywhere in program memory, be­tween address 0000h and 1FFFh (top memory ad­dress depends on the specific device). All the pro­gram memory can therefore beused to store either instructions or read-only data. Indeed, the window can be moved in steps of 64 bytes along the pro­grammemory by writingthe appropriate codein the Data Window Register (DWR).
The DWR can be addressed like any RAM loca­tion in the Data Space, it is however a write-only register and therefore cannot be accessed using single-bit operations. This register is used to posi­tion the 64-byte read-only data window (from ad­dress 40h to address 7Fh of the Data space) in program memory in 64-byte steps. The effective address of the byte to be read as data in program memory is obtained by concatenating the 6 least significant bits of the register address given in the instruction (as least significant bits) and the con­tent of the DWR register (as most significant bits), as illustrated in Figure 5 below. For instance, when addressing location 0040h of the Data Space, with 0 loaded in the DWR register, the physical location addressed in program memory is 00h. The DWR register is not cleared on reset, therefore it must be written to prior to the first ac­cess to the Data read-only memory window area.
Data Window Register (DWR)
Address: 0C9h — Write Only
Bits 7, 6 = Not used. Bit 5-0 =
DWR5-DWR0:
Data read-only memory
Window Register Bits.
These are the Data read­only memory Window bits that correspond to the upper bits of the data read-only memory space.
Caution:
This register is undefined on reset. Nei­ther read nor single bit instructions may be used to address this register.
Note:
Care is required when handling the DWR register as it is write only. For this reason, the DWR contents should not be changed while exe­cuting an interrupt service routine, as the service routine cannot save and then restore the register’s previous contents. If it is impossible to avoid writ­ing to the DWR during the interrupt service rou­tine, an image of the register must be saved in a RAM location, and each time the program writes to the DWR, it must also write to the image regis­ter. The image register must be written first so that, if an interrupt occurs between the two instruc­tions, the DWR is not affected.
Figure 5. Data read-only memory Window Memory Addressing
70
- - DWR5 DWR4 DWR3 DWR2 DWR1 DWR0
DATA ROM
WINDOW REGISTER
CONTENTS
DATA SPACEADDRESS
40h-7Fh
IN INSTRUCTION
PROGRAMSPACE ADDRESS
765432 0
543210
543210
READ
1
67891011
0
1
VR01573C
12
1
0
DATA SPACEADDRESS
:
:
59h
000
0
1
00
1
11
Example:
(DWR)
DWR=28h
11
0000000
1
ROM
ADDRESS:A19h
11
13
0
1
10
12/72
ST62T45B/E45B
MEMORY MAP (Cont’d)
1.3.6 Data RAM/EEPROM Bank Register (DRBR)
Address: CBh — Write only
Bit 7-5 = These bits are not used Bit 4 - DRBR4. This bit, when set, selects RAM
Page 2. Bit 3 - DRBR3. This bit, when set, selects RAM
Page 1. Bit2. These bits are not used. Bit 1 - DRBR1. This bit, when set, selects
EEPROM Page 1. Bit 0 - DRBR0. This bit, when set, selects
EEPROM Page 0. The selection of the bank is made by program-
ming the Data RAM Bank Switch register (DRBR register) located at address CBh of the Data Space according to Table 1. No more than one bank should be set at a time.
The DRBR register can be addressed like a RAM Data Space at the address CBh; nevertheless it is a write only register that cannot be accessed with single-bit operations. This register is used to se­lect the desired 64-byte RAM/EEPROM bank of the Data Space. The number of banks has to be loaded in the DRBR register and the instruction has to point to the selected location as if it was in bank 0 (from 00h address to 3Fh address).
This register is not cleared during the MCU initial­ization, therefore it must be written before the first access to the Data Space bank region. Refer to the Data Space description for additional informa­tion. The DRBR register is not modified when an interrupt or a subroutine occurs.
Notes : Care is required when handling the DRBR register
as it is write only. For this reason, it is not allowed to change the DRBR contents while executing in­terrupt service routine, as the service routine can­not save and then restore its previous content. If it is impossible to avoid the writing of this register in interrupt service routine, an image of this register must be saved in a RAM location, and each time the program writes to DRBR it must write also to the image register. The image register must be written first, so if an interrupt occurs between the two instructions the DRBR is not affected.
In DRBR Register, only 1 bit must be set. Other­wise two or more pages are enabled in parallel, producing errors.
Table 4. Data RAM Bank Register Set-up
70
- - - DRBR4 DRBR3 - DRBR1 DRBR0
DRBR ST62T45B/E45B
00h None 01h EEPROM Page 0 02h EEPROM Page 1 08h Not available 10h RAM Page 2
other Reserved
11
13/72
ST62T45B/E45B
MEMORY MAP (Cont’d)
1.3.7 EEPROM Description
EEPROM memory is located in 64-byte pages in data space. This memory may be used by the user program for non-volatile data storage.
Data space from 00h to 3Fh is paged as described in Table 5. EEPROM locations are accessed di­rectly by addressing these paged sections of data space.
The EEPROM does not require dedicated instruc­tions forread or writeaccess. Once selected viathe Data RAM Bank Register, the active EEPROM page is controlled by the EEPROM Control Regis­ter (EECTL), which is described below.
BitE20FF oftheEECTL register mustbe reset prior to any write or read access to the EEPROM. If no bank has been selected, or if E2OFF is set, any ac­cess is meaningless.
Programming must be enabled by setting the E2ENA bit of the EECTL register.
The E2BUSY bit of the EECTL register isset when the EEPROM is performing a programming cycle. Any access to the EEPROM when E2BUSY is set is meaningless.
Provided E2OFF and E2BUSY are reset, an EEP­ROM location is read just like any other data loca­tion, also in terms of access time.
Writing to the EEPROM may be carried out in two modes: Byte Mode (BMODE) and Parallel Mode
(PMODE). In BMODE, one byte is accessed at a time, while in PMODE up to 8 bytes in the same row are programmed simultaneously (with conse­quent speed and power consumption advantages, the latter being particularly important in battery powered circuits).
General Notes: Data should be written directly to the intended ad-
dress in EEPROM space. There is no buffer mem­ory between data RAM and the EEPROM space.
When the EEPROM is busy (E2BUSY = “1”) EECTL cannot be accessed in write mode, it is only possible to read the status of E2BUSY. This implies that as long as the EEPROM is busy, it is not possible to change the status of the EEPROM Control Register. EECTL bits 4 and 5 are reserved and must never be set.
Care is required when dealing withthe EECTL reg­ister, as some bits are write only. For this reason, the EECTL contents must not be altered while ex­ecuting an interrupt service routine.
If it is impossible to avoid writing to this register within an interrupt service routine, an image of the register must be saved in a RAM location, and each time the program writes to EECTL it must also write to the image register. The image regis­ter must be written to first so that, ifan interrupt oc­curs between the two instructions, the EECTL will not be affected.
Table 5. Row Arrangement for Parallel Writing of EEPROM Locations
Dataspace addresses. Banks 0 and 1.
Byte 01234567 ROW7 38h-3Fh ROW6 30h-37h ROW5 28h-2Fh ROW4 20h-27h ROW3 18h-1Fh ROW2 10h-17h ROW1 08h-0Fh ROW0 00h-07h
Up to 8 bytes in each row may be programmed simultaneously in Parallel Write mode.
The number of available 64-byte banks (1 or 2) is device dependent.
12
14/72
ST62T45B/E45B
MEMORY MAP (Cont’d) Additional Notes on Parallel Mode:
If the user wishes to perform parallel program­ming, the first step should be to set the E2PAR2 bit. From this time on, the EEPROM will be ad­dressed in write mode, the ROW address will be latched and it will be possible to change it only at the end of the programming cycle, or by resetting E2PAR2 without programming the EEPROM. Af­ter the ROW address is latched, the MCU can only “see” the selected EEPROM row and any attempt to write or read other rows will produce errors.
The EEPROM should not be read while E2PAR2 is set.
As soon as the E2PAR2 bit is set, the 8 volatile ROW latches are cleared. From this moment on, the user can load data in all or in part of the ROW. Setting E2PAR1 will modify the EEPROM regis­ters corresponding to the ROW latches accessed after E2PAR2. For example, if the software sets E2PAR2 and accesses the EEPROM by writing to addresses 18h, 1Ah and 1Bh, and then sets E2PAR1, these three registers will be modified si­multaneously; the remaining bytes in the row will be unaffected.
Note that E2PAR2 is internally reset at the end of the programming cycle. This implies that the user must set the E2PAR2 bit between two parallel pro­gramming cycles. Note that if the user tries to set E2PAR1 while E2PAR2 is not set, there will be no programming cycle and the E2PAR1 bit will be un­affected. Consequently, the E2PAR1 bit cannot be set if E2ENA is low. The E2PAR1 bit can be set by the user, only if the E2ENA and E2PAR2 bits are also set.
EEPROM Control Register (EECTL)
Address: DFh — Read/Write Reset status: 00h
Bit 7 = D7:
Unused.
Bit6=E2OFF:
Stand-by Enable Bit.
WRITE ONLY. Ifthis bitisset theEEPROM isdisabled (any access will be meaningless) and thepower consumption of the EEPROM is reduced to its lowest value.
Bit 5-4 =
D5-D4
:
Reserved.
MUST be kept reset.
Bit 3 =
E2PAR1
:
Parallel Start Bit.
WRITE ONLY. Oncein ParallelMode,assoon astheusersoftware sets the E2PAR1 bit, parallel writing of the 8 adja­cent registers will start. This bit is internally reset at the end of the programming procedure. Note that less than 8 bytes can be written if required, the un­defined bytes being unaffected by the parallel pro­gramming cycle; this is explained in greater detail in the Additional Notes on Parallel Mode overleaf.
Bit 2 = E2PAR2:
Parallel Mode En. Bit.
WRITE ONLY. This bit must be set by the user program in order to perform parallel programming. If E2PAR2 is set and the parallel start bit (E2PAR1) is reset, up to 8 adjacent bytes can be written simultane­ously. These 8 adjacent bytes are considered as a row, whose address lines A7, A6, A5, A4, A3 are fixed while A2, A1 and A0 are the changing bits, as illustrated inFigure 5. E2PAR2 is automatically reset at the end of any parallel programming pro­cedure. It can be reset by the user software before starting the programming procedure, thus leaving the EEPROM registers unchanged.
Bit 1 =
E2BUSY
:
EEPROM Busy Bit.
READ ON­LY. This bit is automatically set by the EEPROM control logic when the EEPROM is in program­ming mode. The user program should test it be­fore any EEPROM read or write operation; any at­tempt to access the EEPROM while the busy bit is set will be aborted and the writing procedure in progress will be completed.
Bit 0 =E2ENA:
EEPROM Enable Bit.
WRITE ON­LY. Thisbit enables programming of the EEPROM cells. It must be set before any write to the EEP­ROM register. Any attempt to write to the EEP­ROM when E2ENA is low is meaningless and will not trigger a write cycle.
Caution:
This register is undefined on reset. Nei­ther read nor single bit instructions may be used to address this register.
70
D7 E2OFF D5 D4 E2PAR1 E2PAR2 E2BUSY E2ENA
13
15/72
ST62T45B/E45B
1.4 PROGRAMMING MODES
1.4.1 Option Byte
The Option Byte allows configuration capability to the MCUs. Option byte’s content is automatically read, and the selected options enabled, when the chip reset is activated.
It can only be accessed during the programming mode. This access is made either automatically (copy from a master device) or by selecting the OPTION BYTE PROGRAMMING mode of the programmer.
The option byte is located in a non-user map. No address has to be specified.
EPROM Code Option Byte
Bit 7. Reserved. Bit 6 =
NMI PULL..
This bit must be set high to re­move the NMI pin pull up resistor when it is low, a pull up is provided.
Bit 5 =
PROTECT
. This bit allows the protection of the software contents against piracy. When the bit PROTECT is set high, readout of the OTP con­tents is prevented by hardware. No programming equipment is able to gain access to the user pro­gram. When this bit is low, the user program can be read.
Bit 4. Reserved. Bit 3 =
WDACT
. This bit controls the watchdog ac­tivation. When it is high, hardware activation is se­lected. The software activation is selected when WDACT is low.
Bit 2 =
TIM PULL.
This bit must be set high to con­figure the TIM pin with a pull up resistor when it is low, no pull up is provided.
Bit 1-0 = Reserved.
The Option byte is written during programming ei­ther by using the PC menu (PC driven Mode) or automatically (stand-alone mode)
1.4.2 Program Memory
EPROM/OTP programming mode is set by a +12.5V voltage applied to the TEST/VPPpin. The programming flow of the ST62T45B/E45B is de­scribed in the User Manual of the EPROM Pro­gramming Board.
The MCUs can be programmed with the ST62E4xB EPROM programming tools available from SGS-THOMSON.
1.4.3 EEPROM Data Memory
EEPROM data pages are supplied in the virgin state FFh. Partial or total programming of EEP­ROM data memory can be performed either through the application software, or through an ex­ternal programmer. Any SGS-THOMSON tool used for the program memory (OTP/EPROM) can also be used to program the EEPROM data mem­ory.
1.4.4 EPROM Erasing
The EPROM of the windowed package of the MCUs may be erased by exposure to Ultra Violet light. The erasure characteristic of the MCUs is such that erasure begins when the memory is ex­posed to light with a wave lengths shorter than ap­proximately 4000Å. It should be noted that sun­lights and some types of fluorescent lamps have wavelengths in the range 3000-4000Å.
It is thus recommended that the window of the MCUs packages be covered by an opaque label to prevent unintentional erasure problems when test­ing the application in such an environment.
The recommended erasure procedure of the MCUs EPROM is the exposure to short wave ul­traviolet light which have a wave-length 2537A. The integrated dose (i.e. U.V. intensity x exposure time) for erasure should be a minimum of 15W­sec/cm2. The erasure time with this dosage is ap­proximately 15 to 20 minutes using an ultraviolet lamp with 12000µW/cm2power rating. The ST62E45B should be placed within 2.5cm (1Inch) of the lamp tubes during erasure.
70
-
NMI
PULL
PRO­TECT
- WDACT
TIM
PULL
--
14
16/72
ST62T45B/E45B
2 CENTRAL PROCESSING UNIT
2.1 INTRODUCTION
The CPU Core of ST6 devices is independent of the I/O or Memory configuration. Assuch,it may be thought of as an independent central processor communicating with on-chip I/O, Memory and Pe­ripherals via internal address, data, and control buses. In-core communication is arranged as shown in Figure 6; the controller being externally linked to both the Reset and Oscillator circuits, while the core is linked to the dedicated on-chip pe­ripherals via the serial data bus and indirectly, for interrupt purposes, through the control registers.
2.2 CPU REGISTERS
TheST6FamilyCPUcore features sixregistersand three pairs of flags available to the programmer. These are described in the following paragraphs.
Accumulator (A). The accumulator is an 8-bit general purpose register used in all arithmetic cal­culations, logical operations, and data manipula­tions. The accumulator can be addressed in Data space as a RAM location at address FFh. Thus the ST6 can manipulate the accumulator just like any other register in Data space.
Indirect Registers (X, Y).These two indirect reg­isters are used as pointers to memory locations in Data space. They are used in the register-indirect addressing mode. These registers can be ad­dressed in the data space as RAM locations at ad­dresses 80h (X) and 81h (Y). They can also be ac­cessed with the direct, short direct, or bit direct ad­dressing modes. Accordingly, the ST6 instruction set can use the indirect registers as any other reg­ister of the data space.
Short Direct Registers (V, W).These two regis­ters are used to save a byte in short direct ad­dressing mode. They can be addressed in Data space as RAM locations at addresses 82h (V) and 83h (W). They can also be accessed using the di­rect and bit direct addressing modes. Thus, the ST6 instruction set can use the short direct regis­ters as any other register of the data space.
Program Counter (PC). The program counter is a 12-bit register which contains the address of the next ROM location to be processed by the core. This ROM location may be an opcode, an oper­and, or the address of an operand. The 12-bit length allows the direct addressing of 4096 bytes in Program space.
Figure 6. ST6 Core Block Diagram
PROGRAM
RESET
OPCODE
FLAG
VALUES
2
CONTROLLER
FLAGS
ALU
A-DATA
B-DATA
ADDRESS/READ LINE
DATA SPACE
INTERRUPTS
DATA
RAM/EEPROM
DATA
ROM/EPROM
RESULTS TO DATA SPACE (WRITE LINE)
ROM/EPROM
DEDICATIONS
ACCUMULATOR
CONTROL
SIGNALS
OSCin
OSCout
ADDRESS
DECODER
256
12
Program Counter
and
6 LAYER STACK
0,01 TO 8MHz
VR01811
15
17/72
ST62T45B/E45B
CPU REGISTERS(Cont’d)
However, if the program space contains more than 4096 bytes, the additional memory in pro­gram space can be addressed by using the Pro­gram Bank Switch register.
The PC value is incremented after reading the ad­dress of the current instruction. To execute rela­tive jumps, the PC and the offset are shifted through the ALU, where they are added; the result is then shifted back into the PC. The program counter can be changed in the following ways:
- JP (Jump) instructionPC=Jump address
- CALL instructionPC= Call address
- Relative Branch Instruction.PC= PC +/- offset
- Interrupt PC=Interrupt vector
- Reset PC= Reset vector
- RET & RETI instructionsPC= Pop (stack)
- Normal instructionPC= PC + 1
Flags (C, Z).The ST6 CPU includes three pairs of flags (Carry and Zero), each pair being associated with one of the three normal modes of operation: Normal mode, Interrupt mode and Non Maskable Interrupt mode. Each pair consists of a CARRY flag and a ZERO flag. One pair (CN, ZN) is used during Normal operation, another pair is used dur­ing Interrupt mode (CI, ZI), and a third pair is used in the Non Maskable Interrupt mode (CNMI, ZN­MI).
The ST6 CPU uses the pair of flags associated with the current mode: as soon as an interrupt (or a Non Maskable Interrupt) is generated, the ST6 CPU uses the Interrupt flags (resp. the NMI flags) instead of the Normal flags. When the RETI in­struction is executed, the previously used set of flags is restored. It should be noted that each flag set can only be addressed in its own context (Non Maskable Interrupt, Normal Interrupt or Main rou­tine). The flags are not cleared during context switching and thus retain their status.
The Carry flag is set when a carry or a borrow oc­curs during arithmetic operations; otherwise it is cleared. The Carry flag is also set to the value of the bit tested in a bit test instruction; it also partic­ipates in the rotate left instruction.
The Zero flag is set if the result of the last arithme­tic or logical operation was equal to zero; other­wise it is cleared.
Switching between the three sets of flags is per­formed automatically when an NMI, an interrupt or a RETI instructions occurs. As the NMI mode is
automatically selected after the reset of the MCU, the ST6 core uses at first the NMI flags.
Stack. The ST6 CPU includes a true LIFO hard­ware stack which eliminates the need for a stack pointer. The stack consists of six separate 12-bit RAM locations that do not belong to the data space RAM area. When a subroutine call (or inter­rupt request) occurs, the contents of each level are shifted into the next higher level, while the content of the PC is shifted into the first level (the original contents of the sixth stack level are lost). When a subroutine or interrupt return occurs (RET or RETI instructions), the first level register is shift­ed back into the PC and the value of each level is popped back into the previous level. Since the ac­cumulator, in common with all other data space registers, is not stored in this stack, management of these registers should be performed within the subroutine. The stack will remain in its “deepest” position if more than 6 nested calls or interrupts are executed, and consequently the last return ad­dress will be lost. It will also remain in its highest position if the stack is empty and a RET or RETI is executed. In this case the next instruction will be executed.
Figure 7. ST6 CPU Programming Mode
l
SHORT
DIRECT
ADDRESSING
MODE
VREGISTER
W REGISTER
PROGRAM COUNTER
SIX LEVELS
STACK REGISTER
CZNORMALFLAGS
INTERRUPTFLAGS
NMI FLAGS
INDEX
REGISTER
VA000423
b7
b7
b7
b7
b7
b0
b0
b0
b0
b0
b0b11
ACCUMUL ATOR
YREG.POINTER
XREG.POINTER
CZ
CZ
16
18/72
ST62T45B/E45B
3 CLOCKS, RESET, INTERRUPTS AND POWER SAVING MODES
3.1 CLOCK SYSTEM
3.1.1 Main Oscillator
The MCU features a Main Oscillator which can be driven by an external clock, or used in conjunction with an AT-cut parallel resonant crystal or a suita­ble ceramic resonator.
Figure 8 illustrates various possible oscillator con­figurations usingan external crystalorceramic res­onator, an external clock input. CL1an CL2should have a capacitance in the range 12 to 22 pF for an oscillator frequency in the 4-8 MHz range.
The internal MCU clock Frequency (F
INT
) is divid­ed by 13 to drive the CPU core and by 12 to drive the A/D converter and the watchdog timer, while clock used to drive on-chip peripherals depends on the peripheral as shown in the clock circuit block diagram.
With an 8MHz oscillator frequency, the fastest machine cycle is therefore 1.625µs.
A machine cycle is thesmallest unit of timeneeded toexecute any operation (for instance,to increment the Program Counter). An instruction may require two, four, or five machine cycles for execution.
Figure 8. Oscillator Configurations
Figure 9. Clock Circuit Block Diagram
OSC
in
OSC
out
C
L1n
C
L2
ST6xxx
CRYSTAL/RESONATORCLOCK
OSC
in
OSC
out
ST6xxx
EXTERNAL CLOCK
NC
VA0016
VA0015A
MAIN
OSCILLATOR
Core
:13
:12
Timer 1 & 2
Watchdog
POR
f
INT
ADC
OSCin
OSCout
f
OSC
f
INT
OSC32in
OSC32out
32kHz
OSCILLATOR
MUX
LCD CONTROLLER DRIVER
EOCR bit 5
(START/STOP)
17
19/72
ST62T45B/E45B
CLOCK SYSTEM (Cont’d)
3.1.2 32kHz STAND-BY OSCILLATOR
An additional 32kHz stand-by on chip oscillator al­lows to generate real time interrupts and to supply the clock to the LCD driver with the main oscillator stopped. This enables the MCU to perform real time functions with the LCD display running while keeping advantages of low power consumption. Figure 10 shows the 32kHz oscillator block dia­gram.
A 32.768kHz quartz crystal must be connected to the OSC32in and OSC32out pins to perform the real time clock operation. Two external capacitors of 15-22pF each must be connected between the oscillator pins and ground. The 32kHz oscillator is managed by the dedicated status/control register 32OCR.
As long as the 32kHz stand-by oscillator is ena­bled, 32kHz internal clock is available to drive LCD controller driver. This clock is divide by 214to generate interrupt request every 500ms . The pe­riodic interrupt request serves as reference time­base for real time functions.
Note
: When the 32kHz stand-by oscillator is stopped (bit 5 of the Status/Control register cleared) the divider chain is supplied with a clock signal synchronous with machine cycle (f
INT
/13),
this produces an interrupt request every 13x2
14
clock cycle (i.e. 26.624ms) with an 8MHz quartz crystal.
32kHz Oscillator Register (32OCR)
Address: DBh - Read/Write
Bit 7 = EOSCI.
Enable Oscillator Interrupt
.This bit, when set, enables the 32kHz oscillator inter­rupt request.
Bit 6 = OSCEOC.
Oscillator Interrupt Flag
. This bit indicates when the 32kHz oscillator has measured a 500ms elapsed time (providing a
32.768kHzquartz crystal is connected to the 32kHz oscillator dedicated pins). An interrupt re­quest can be generated in relation to the state of EOSCI bit. This bit must be cleared by the user program before leaving the interrupt service rou­tine.
Bit 5 =
START/STOP
.O
scillator Start/Stop bit
. This bit, when set, enables the 32kHz stand-by os­cillator and the free running divider chain is sup­plied by the 32kHz oscillator signal. When this bit is cleared to zero the divider chain is supplied with f
INT
/13.
This register is cleared during reset.
Note
:
To achieve minimum power consumption in STOP mode (no system clock), the stand-by oscillator must be switched off (real time function not availa­ble) by clearing the Start/Stop bit in the oscillator status/control register.
Figure 10. 32kHz Oscillator Block Diagram
70
EOSCI OSCEOC S/S D4 D3 D2 D1 D0
OSC32KHz
EOSCI OSCEOC
START
STOP
XX XXX
INT
OSC32IN
OSC32OUT
2x15...22pF
32.768kHz Crystal
f
INT
/13
OSC32KHz MUX
1 0
DIV 2
14
18
20/72
ST62T45B/E45B
3.2 RESETS
The MCU can be reset in three ways: – by the external Reset input being pulled low; – by Power-on Reset; – by the digital Watchdog peripheral timing out.
3.2.1 RESET Input
The RESET pin may be connected to a device of the application board in order to reset the MCU if required. The RESET pin may be pulled low in RUN, WAIT or STOP mode. This input can be used to reset the MCU internal state and ensure a correct start-up procedure. The pin is active low and features a Schmitt trigger input. The internal Reset signal is generated by adding a delay to the external signal. Therefore even short pulses on the RESET pin are acceptable, provided VDDhas completed its rising phase and that the oscillator is running correctly (normal RUN or WAIT modes). The MCU is kept in the Reset state as long as the RESET pin is held low.
If RESET activation occurs in the RUN or WAIT modes, processing of the user program is stopped (RUN mode only), the Inputs and Outputs are con­figured as inputs with pull-up resistors and the main Oscillator is restarted. When the level on the RESET pin then goes high, the initialization se­quence is executed following expiry of the internal delay period.
If RESET pin activation occurs in the STOP mode, the oscillator starts up and all Inputs and Outputs are configured as inputs with pull-up resistors. When the level of theRESET pin then goes high, the initialization sequence is executed following expiry of the internal delay period.
3.2.2 Power-on Reset
The function of the POR circuit consists in waking up the MCU at an appropriate stage during the power-on sequence. At the beginning of this se­quence, the MCU is configured in the Reset state: all I/O ports are configured as inputs with pull-up resistors and no instruction is executed. When the power supply voltage rises to a sufficient level, the oscillator starts to operate, whereupon an internal delay is initiated, in order to allow the oscillator to fully stabilize before executing the first instruction. The initialization sequence is executed immedi­ately following the internal delay.
The internal delay isgenerated by anon-chip coun­ter. The internal reset line is released 2048 internal clock cycles after release of the external reset.
Notes:
To ensure correct start-up, the user should take care that the reset signal is not released before the VDDlevel is sufficient to allow MCU operation at the chosen frequency (see Recommended Op­erating Conditions).
A proper reset signal for a slow rising VDDsupply can generally be provided by an external RC net­work connected to theRESET pin.
Figure 11. Reset and Interrupt Processing
INT LATCH CLEARED
NMI MASK SET
RESET
( IF PRESENT )
SELECT
NMI MODE FLAGS
IS RESET STILL
PRESENT?
YES
PUT FFEH
ON ADDRESS BUS
FROMRESET LOCATIONS
FFE/FFF
NO
FETCH INSTRUCTION
LOAD PC
VA000427
19
21/72
ST62T45B/E45B
RESETS (Cont’d)
3.2.3 Watchdog Reset
The MCU provides a Watchdog timer function in order to ensure graceful recovery from software upsets. If the Watchdog register is not refreshed before an end-of-count condition is reached, the internal reset will be activated. This, amongst oth­er things, resets the watchdog counter.
The MCU restarts just as though the Reset had been generated by the RESET pin, including the built-in stabilisation delay period.
3.2.4 Application Notes
No external resistor is required between VDDand the Reset pin, thanks to the built-in pull-up device.
The POR circuit operates dynamically, in that it triggers MCU initialization on detecting the rising edge of VDD. The typical threshold is in the region of 2 volts, but the actual value of the detected threshold depends on the way in which VDDrises.
The POR circuit is
NOT
designed to supervise
static, or slowly rising or falling VDD.
3.2.5 MCU Initialization Sequence
When a reset occurs the stack is reset, the PC is loaded with the address of the Reset Vector (lo­cated in program ROM starting at address 0FFEh). A jump to the beginning of the user pro­gram must be coded at this address. Following a
Reset, the Interrupt flag is automatically set, so that the CPU is in Non Maskable Interrupt mode; this prevents the initialisation routine from being interrupted. The initialisation routine should there­fore be terminated by a RETI instruction, in order to revert to normal mode and enable interrupts. If no pending interrupt is present atthe end of the in­itialisation routine, the MCU will continue by processing the instruction immediately following the RETI instruction. If, however, a pending inter­rupt is present, it will be serviced.
Figure 12. Reset and Interrupt Processing
Figure 13. Reset Block Diagram
RESET
RESET
VECTOR
JP
JP:2 BYTES/4 CYCLES
RETI
RETI: 1 BYTE/2 CYCLES
INITIALIZATION
ROUTINE
VA00181
V
DD
RESET
300k
2.8k
POWER
WATCHDOG RESET
CK
COUNTER
RESET
ST6 INTERNAL RESET
f
OSC
RESET
ON RESET
VA0200B
20
22/72
ST62T45B/E45B
RESETS (Cont’d) Table 6. Register Reset Status
Register Address(es) Status Comment
EEPROM Control Register Port Data Registers Port A,B Direction Register Port A,B Option Register Interrupt Option Register
SPI Registers LCD Mode Control Register 32kHz Oscillator Register
0DFh 0C0h, 0C2h, 0C3h 0C4h to 0C5h 0CCh, 0CEh 0C8h
0C2h to 0DDh 0DCh 0DBh
00h
EEPROM enabled
I/O are Input with pull-up
Interrupt disabled
SPI disabled LCD display off Interrupt disabled
Port C Direction Register Port C Option Register
0C6h 0CFh
FFh LCD Output
X, Y,V, W, Register Accumulator Data RAM Data RAM Page REgister Data ROM Window Register EEPROM A/D Result Register
080H TO083H 0FFh 084h to 0BFh 0CBh 0C9h 00h to 03Fh 0D0h
Undefined As written if programmed
TIMER 1 Status/Control TIMER 1 Counter Register TIMER 1 Prescaler Register
TIMER 2 Status/Control TIMER 2 Counter Register TIMER 2 Prescaler Register
Watchdog Counter Register A/D Control Register
0D4h 0D3h 0D2h
0D7h 0D5h 0D6h
0D8h 0D1h
00h FFh 7Fh
00h FFh 7Fh
FEh
40h
TIMER 1 disabled/Max count loaded
TIMER 2 disabled/Max count loaded
A/D in Standby
21
23/72
ST62T45B/E45B
3.3 DIGITAL WATCHDOG
The digital Watchdog consists of a reloadable downcounter timer which can be used to provide controlled recovery from software upsets.
The Watchdog circuit generates a Reset when the downcounter reaches zero. User software can prevent this reset by reloading the counter, and should therefore be written so that the counter is regularly reloaded while the user program runs correctly. In the event of a software mishap (usu­ally caused by externally generated interference), the user program will no longer behave in its usual fashion and the timer register will thus not be re­loaded periodically. Consequently the timer will decrement down to 00h and reset the MCU. In or­der to maximise the effectiveness of the Watch­dog function, user software must be written with this concept in mind.
Watchdog behaviour is governed by one option, known as “WATCHDOG ACTIVATION” (i.e. HARDWARE or SOFTWARE) (SeeTable 7).
In the SOFTWARE option, the Watchdog is disa­bled until bit C of the DWDR register has been set. When the Watchdog is disabled, low power Stop mode is available. Once activated, the Watchdog cannot be disabled, except by resetting the MCU.
In the HARDWARE option, the Watchdog is per­manently enabled. Since the oscillator will run continuously, low power mode is not available. The STOP instruction is interpreted as a WAIT in­struction, and the Watchdog continues to count­down.
When the MCU exits STOP mode (i.e. when an in­terrupt is generated), the Watchdog resumes its activity.
Table 7. Recommended Option Choices
Functions Required Recommended Options
Stop Mode “SOFTWARE WATCHDOG”
Watchdog “HARDWARE WATCHDOG”
22
24/72
ST62T45B/E45B
DIGITAL WATCHDOG (Cont’d)
The Watchdog is associated with a Data space register (Digital WatchDog Register, DWDR, loca­tion 0D8h) which is described in greater detail in Section 3.3.1 Digital Watchdog Register (DWDR). This register is set to 0FEh on Reset: bit C is cleared to “0”, which disables the Watchdog; the timer downcounter bits, T0 to T5, and the SR bit are all set to “1”, thus selecting the longest Watch­dog timer period. This time period can be set to the user’s requirements by setting the appropriate value for bits T0 to T5 in the DWDR register. The SR bit must be set to “1”, since it is this bit which generates the Reset signal when it changes to “0”; clearing this bit would generate an immediate Re­set.
It should be noted that the order of the bits in the DWDR register is inverted with respect to the as­sociated bits in the down counter: bit 7 of the DWDR register corresponds, in fact, to T0 and bit 2 to T5. The user should bear in mind the fact that these bits are inverted and shifted with respect to the physical counter bits when writing to this regis­ter. The relationship between the DWDR register bits and the physical implementation of the Watch­dog timer downcounter is illustrated inFigure 14.
Only the 6 most significant bits may be used to de­fine the time period, since it is bit 6 which triggers the Reset when it changes to “0”. This offers the user a choice of 64 timed periods ranging from 3,072 to 196,608 clock cycles (with an oscillator frequency of 8MHz, this is equivalent to timer pe­riods ranging from 384µs to 24.576ms).
Figure 14. Watchdog Counter Control
WATCHDOG CONTROL REGISTER
D0
D1
D3
D4
D5
D6
D7
WATCHDOG COUNTER
C
SR
T5
T4
T3
T2
T1
D2
T0
OSC÷12
RESET
VR02068A
÷
2
8
23
25/72
ST62T45B/E45B
DIGITAL WATCHDOG (Cont’d)
3.3.1 Digital Watchdog Register (DWDR)
Address: 0D8h — Read/Write Reset status: 1111 1110b
Bit 0 = C:
Watchdog Control bit
If the hardware option is selected, this bit is forced high and the user cannot change it (the Watchdog is always active). When the software option is se­lected, the Watchdog function is activated by set­ting bit C to 1, and cannot then be disabled (save by resetting the MCU).
When C is kept low the counter can be used as a 7-bit timer.
This bit is cleared to “0” on Reset. Bit 1 =SR:
Software Reset bit
This bit triggers a Reset when cleared. When C = “0” (Watchdog disabled) it is the MSB of
the 7-bit timer. This bit is set to “1” on Reset. Bits 2-7 =T5-T0:
Downcounter bits
It should be noted that the register bits are re­versed and shifted with respect to the physical counter: bit-7 (T0) is the LSB of the Watchdog downcounter and bit-2 (T5) is the MSB.
These bits are set to “1” on Reset.
3.3.2 Application Notes
The Watchdog plays an important supporting role in the high noise immunity of ST62xx devices, and should be used wherever possible. Watchdog re­lated options should be selected on the basis of a trade-off between application security and STOP mode availability.
When STOP mode is not required, hardware acti­vation should be preferred, as it provides maxi­mum security, especially during power-on.
When software activation is selected and the Watchdog is not activated, the downcounter may be used as a simple 7-bit timer (remember that the bits are in reverse order).
The software activation option should be chosen only when the Watchdog counter is to be used as a timer. To ensure the Watchdog has not been un­expectedly activated, the following instructions should be executed within the first 27 instructions:
jrr 0, WD, #+3 ldi WD, 0FDH
70
T0 T1 T2 T3 T4 T5 SR C
24
26/72
ST62T45B/E45B
DIGITAL WATCHDOG (Cont’d)
These instructions test the C bit and Reset the MCU (i.e. disable the Watchdog) if the bit is set (i.e. if the Watchdog is active), thus disabling the Watchdog.
In all modes, a minimum of 28 instructions are ex­ecuted after activation, before the Watchdog can generate a Reset. Consequently, user software should load the watchdog counter within the first
27 instructions following Watchdog activation (software mode), or within the first 27 instructions executed following a Reset (hardware activation).
It should be noted that when the GEN bit is low (in­terrupts disabled), the NMI interrupt is active but cannot cause a wake up from STOP/WAIT modes.
Figure 15. Digital Watchdog Block Diagram
RSFF
8
DATA BUS
VA00010
-2
-12
OSCILLATOR
RESET
WRITE
RESET
DB0
R
S
Q
DB1.7 SETLOAD
7
8
-2
SET
CLOCK
25
27/72
ST62T45B/E45B
3.4 INTERRUPTS
The CPU can manage four Maskable Interrupt sources, in addition to a Non Maskable Interrupt source (top priority interrupt). Each source is as­sociated with a specific Interrupt Vector which contains a Jump instruction to the associated in­terrupt service routine. These vectors are located in Program space (seeTable 8).
When an interrupt source generates an interrupt request, and interrupt processing is enabled, the PC register is loaded with the address of the inter­rupt vector (i.e. of the Jump instruction), which then causes a Jump to the relevant interrupt serv­ice routine, thus servicing the interrupt.
Interrupt sources are linked to events either on ex­ternal pins, or on chip peripherals. Several events can be ORed on the same interrupt source, and relevant flags are available to determine which event triggered the interrupt.
The Non Maskable Interrupt request has the high­est priority and can interrupt any interrupt routine at any time; the other four interrupts cannot inter­rupt each other. If more than one interrupt request is pending, these are processed by the processor core according to their priority level: source #1 has the higher priority while source #4 the lower. The priority of each interrupt source is fixed.
Table 8. Interrupt Vector Map
3.4.1 Interrupt request
All interrupt sources but the Non Maskable Inter­rupt source can be disabled by setting accordingly the GEN bit of the Interrupt Option Register (IOR). This GEN bit also defines if an interrupt source, in­cluding the Non Maskable Interrupt source, can restart the MCU from STOP/WAIT modes.
Interrupt request from the Non Maskable Interrupt source #0 is latched by a flip flop which is auto-
matically reset by the core at the beginning of the non-maskable interrupt service routine.
Interrupt request from source #1 can be config­ured either as edge or level sensitive by setting accordingly the LES bit of the Interrupt Option Register (IOR).
Interrupt request from source #2 are always edge sensitive. The edge polarity can be configured by setting accordingly the ESB bit ofthe Interrupt Op­tion Register (IOR).
Interrupt request from sources #3 & #4 are level sensitive.
In edge sensitive mode, a latch is set when a edge occurs on the interrupt source line and is cleared when the associated interrupt routine is started. So, the occurrence of an interrupt can be stored, until completion of the running interrupt routine be­fore being processed. If several interrupt requests occurs before completion of the running interrupt routine, only the first request is stored.
Storage of interrupt requests is not available in level sensitive mode. To be taken into account, the low level must be present on the interrupt pin when the MCU samples the line after instruction execution.
At the end of every instruction, the MCU tests the interrupt lines: if there is an interrupt request the next instruction is not executed and the appropri­ate interrupt service routine is executed instead.
Table 9. Interrupt Option Register Description
Interrupt Source Priority Vector Address
Interrupt source #0 1 (FFCh-FFDh) Interrupt source #1 2 (FF6h-FF7h) Interrupt source #2 3 (FF4h-FF5h) Interrupt source #3 4 (FF2h-FF3h) Interrupt source #4 5 (FF0h-FF1h)
GEN
SET Enable all interrupts CLEARED Disable all interrupts
ESB
SET
Rising edge mode on inter­rupt source #2
CLEARED
Falling edge mode on inter­rupt source #2
LES
SET
Level-sensitive mode on in­terrupt source #1
CLEARED
Falling edge mode on inter­rupt source #1
OTHERS NOT USED
26
28/72
ST62T45B/E45B
IINTERRUPTS (Cont’d)
3.4.2 Interrupt Procedure
The interrupt procedure is very similar to a call procedure, indeed the user can consider the inter­rupt as an asynchronous call procedure. As this is an asynchronous event, the user cannot know the context and the time at which it occurred. As a re­sult, the user should save all Data space registers which may be used within the interrupt routines. There are separate sets of processor flags for nor­mal, interrupt and non-maskable interrupt modes, which are automatically switched and so do not need to be saved.
The following list summarizes the interrupt proce­dure:
MCU
– The interrupt is detected. – The C and Z flags are replaced by the interrupt
flags (or by the NMI flags).
– The PC contents are stored in the first level of
the stack.
– The normal interrupt lines are inhibited (NMI still
active). – The first internal latch is cleared. –TheassociatedinterruptvectorisloadedinthePC.
WARNING: In some circumstances, when a maskable interrupt occurs while the ST6 core is in NORMAL mode and especially during the execu­tion of an ”ldi IOR, 00h” instruction (disabling all maskable interrupts): if the interrupt arrives during the first 3 cycles of the ”ldi” instruction (which is a 4-cycle instruction) the core will switch to interrupt mode BUT the flags CN and ZN will NOT switch to the interrupt pair CI and ZI.
User
– User selected registers are saved within the in-
terrupt service routine (normally on a software
stack). – The source ofthe interrupt is found by polling the
interrupt flags (if more than one source is asso-
ciated with the same vector). – The interrupt is serviced. – Return from interrupt (RETI)
MCU
– Automatically the MCU switches back tothe nor-
mal flag set (or the interrupt flag set) and pops the previous PC value from the stack.
The interrupt routine usually begins by the identi­fying the device which generated the interrupt re­quest (by polling). The user should save the regis­ters which are used within the interrupt routine in a software stack. After the RETI instruction is exe­cuted, the MCU returns to the main routine.
Figure 16. Interrupt Processing Flow Chart
INSTRUCTION
FETCH
INSTRUCTION
EXECUTE
INSTR UCTION
WAS
THE INSTRUCT ION
ARETI ?
?
CLEAR
INTER RUPT MASK
SELECT
PROGRAM FLAGS
”POP”
THE STACKED PC
?
CHEC K IF THER E IS
AN INTERRU PT REQUEST
AND INT ER RUPTMASK
SELECT
INTERN AL MODE FLAG
PUSH THE
PC INTO THE STACK
LOAD PC FROM
INTERRUPT VECTOR
(FFC/FFD)
SET
INTERRUPTMASK
NO
NO
YES
IS THE COR E
ALREADY IN
NORMAL MOD E?
VA000014
YES
NO
YES
27
29/72
ST62T45B/E45B
IINTERRUPTS (Cont’d)
3.4.3 Interrupt Option Register (IOR)
The Interrupt Option Register (IOR) is used to en­able/disable the individual interrupt sources and to select the operating mode of the external interrupt inputs. This register is write-only and cannot be accessed by single-bit operations.
Address: 0C8h — Write Only Reset status: 00h
Bit 7, Bits 3-0 =
Unused
.
Bit 6 =
LES
:
Level/Edge Selection bit
.
When this bit is set to one, the interrupt source #1 is level sensitive. When cleared to zero the edge sensitive mode for interrupt request is selected.
Bit 5 =ESB:
Edge Selection bit
.
The bit ESB selects the polarity of the interrupt source #2.
Bit 4 = GEN:
Global Enable Interrupt
. When this bit is set to one, all interrupts are enabled. When this bit is cleared to zero all the interrupts (exclud­ing NMI) are disabled.
When the GEN bit is low, the NMI interrupt is ac­tive but cannot cause a wake up from STOP/WAIT modes.
This register is cleared on reset.
3.4.4 Interrupt Sources
Interrupt sources available on the ST62E45B/T45B are summarized in theFigure 10 with associated mask bit to enable/disable the in­terrupt request.
Table 10. Interrupt Requests and Mask Bits
70
- LES ESB GEN - - - -
Peripheral Register
Address Register
Mask bit Masked Interrupt Source
Interrupt
source
GENERAL IOR C8h GEN
All Interrupts, excluding NM
I All
TIMER 1 TIMER 2
TSCR1 TSCR2
D4h D7h
ETI TMZ: TIMER Overflow source 3
A/D CONVERTER ADCR D1h EAI EOC: End of Conversion source 4 SPI SPI C2h ALL End of Transmission source 1 Port PAn ORPA-DRPA C0h-C4h ORPAn-DRPAn PAn pin source 2 Port PBn ORPB-DRPB C1h-C5h ORPBn-DRPBn PBn pin source 2 Port PCn ORPC-DRPC C6h-CFh ORPCn-DRPCn PCn pin source 2 32kHz OSC 32OCR DBh EOSCI OSCEOC source 3
28
30/72
ST62T45B/E45B
INTERRUPTS (Cont’d) Figure 17. Interrupt Block Diagram
PORT A
PBE
V
DD
FROM REGISTER PORT A,B,C
SINGLE BIT ENABLE
FF
CLK Q
CLR
I
0
Start
INT #0 NMI (FFC,D))
INT #2 (FF4,5)
NMI
PORT B
Bits
SPI
FF
CLK Q
CLR
0
MUX
1
I
1
Start
IOR bit 6 (LES)
PBE
FF
CLK Q
CLR
IOR bit 5 (ESB)
I
2
Start
INT #1 (FF6,7)
INT #3 (FF2,3)
INT #4 (FF0,1)
IOR bit 4(GEN)
PORT C
TMZ
ETI
TMZ
ETI
OSCEOC
EOSCI
EAI
EOC
RESTART
STOP/WAIT
FROM
PBE
TIMER1
TIMER2
OSC32kHz
A/D CONVERTER
29
31/72
ST62T45B/E45B
3.5 POWER SAVING MODES
The WAIT and STOP modes have been imple­mented in the ST62xx family of MCUs in order to reduce the product’s electrical consumption dur­ing idle periods. These two power saving modes are described in the following paragraphs.
3.5.1 WAIT Mode
The MCU goes into WAIT mode as soon as the WAIT instruction is executed. The microcontroller can be considered as being in a “software frozen” state where the core stops processing the pro­gram instructions, the RAM contents and periph­eral registers are preserved as long as the power supply voltage is higher than the RAM retention voltage. In this mode the peripherals are still ac­tive.
WAIT mode can be used when the user wants to reduce the MCU power consumption during idle periods, while not losing track of time or the capa­bility of monitoring external events. The active os­cillator is not stopped in order to provide a clock signal to the peripherals. Timer counting may be enabled as well as the Timer interrupt, before en­tering the WAIT mode: this allows the WAIT mode to be exited when a Timer interrupt occurs. The same applies to other peripherals which use the clock signal.
If the WAIT mode is exited due to a Reset (either by activating the external pin or generated by the Watchdog), theMCU enters a normal reset proce­dure. If an interrupt is generated during WAIT mode, the MCU’s behaviour depends on the state
of the processor core priorto the WAIT instruction, but also on the kind of interrupt request which is generated. This is described in the following para­graphs. The processor core does not generate a delay following the occurrence of the interrupt, be­cause the oscillator clock is still available and no stabilisation period is necessary.
3.5.2 STOP Mode
If the Watchdog is disabled, STOP mode is avail­able. When in STOP mode, the MCU is placed in the lowest power consumption mode. In this oper­ating mode, the microcontroller can be considered as being “frozen”, no instruction is executed, the oscillator is stopped, the RAM contents and pe­ripheral registers are preserved as long as the power supply voltage is higher than the RAM re­tention voltage, and the ST62xx core waits for the occurrence of an external interrupt request or a Reset to exit the STOP state.
If the STOP state is exited due to a Reset (by ac­tivating the external pin) the MCU will enter a nor­mal reset procedure. Behaviour in response to in­terrupts depends on the state of the processor core prior to issuing the STOP instruction, and also on the kind of interrupt request that is gener­ated.
This case will be described in the following para­graphs. The processor core generates a delay af­ter occurrence of the interrupt request, in order to wait for complete stabilisation of the oscillator, be­fore executing the first instruction.
30
32/72
ST62T45B/E45B
POWER SAVING MODE(Cont’d)
3.5.3 Exit from WAIT and STOP Modes
The following paragraphs describe how the MCU exits from WAIT and STOP modes, when an inter­rupt occurs (not a Reset). It should be noted that the restart sequence depends on the original state of the MCU (normal, interrupt or non-maskable in­terrupt mode) prior to entering WAIT or STOP mode, as well as on the interrupt type.
Interrupts do not affect the oscillator selection.
3.5.3.1 Normal Mode
If the MCU was in the main routine when theWAIT or STOP instruction was executed, exit from Stop or Wait mode will occur as soon as an interrupt oc­curs; the related interrupt routine is executed and, on completion, the instruction which follows the STOP or WAIT instruction is then executed, pro­viding no other interrupts are pending.
3.5.3.2 Non Maskable Interrupt Mode
If the STOP or WAIT instruction has been execut­ed during execution of the non-maskable interrupt routine, the MCU exits from the Stop or Wait mode as soon as an interrupt occurs: the instruction which follows the STOP or WAIT instruction is ex­ecuted, and the MCU remains in non-maskable in­terrupt mode, even if another interrupt has been generated.
3.5.3.3 Normal Interrupt Mode
If the MCU was in interrupt mode before the STOP or WAIT instruction was executed, it exits from STOP or WAIT mode as soon as an interrupt oc­curs. Nevertheless, two cases must be consid­ered:
– If the interrupt is a normal one, the interrupt rou-
tine in which the WAIT or STOP mode was en-
tered will be completed, starting with the execution of the instruction which follows the STOP or the WAIT instruction, and the MCU is still in the interrupt mode. At the end of this rou­tine pending interrupts will be serviced in ac­cordance with their priority.
– In the event of a non-maskable interrupt, the
non-maskable interrupt service routine is proc­essed first, then theroutine in which the WAIT or STOP mode was entered will be completed by executing the instruction following the STOP or WAIT instruction. The MCU remains in normal interrupt mode.
Notes:
To achieve the lowest power consumption during RUN or WAIT modes, the user program must take care of:
– configuring unused I/Osas inputs without pull-up
(these should be externally tied to well defined logic levels);
– placing all peripherals in their power down
modes before entering STOP mode;
When the hardware activated Watchdog is select­ed, or when the software Watchdog is enabled, the STOP instruction is disabled and a WAIT in­struction will be executed in its place.
If all interrupt sources are disabled (GEN low), the MCU can only be restarted by a Reset. Although setting GEN low does not mask the NMI as an in­terrupt, it will stop it generating a wake-up signal.
The WAIT and STOP instructions are not execut­ed if an enabled interrupt request is pending.
31
33/72
ST62T45B/E45B
4 ON-CHIP PERIPHERALS
4.1 I/O PORTS
The MCU features Input/Output lines which may be individually programmed as any of the follow­ing input or output configurations:
– Input without pull-up or interrupt – Input with pull-up and interrupt – Input with pull-up, but without interrupt – Analog input – Push-pull output – Open drain output The lines are organised as bytewise Ports. Each port is associated with 3 registers in Data
space. Each bit of these registers is associated with a particular line (for instance, bits 0 of Port A Data, Direction and Option registers are associat­ed with the PA0 line of Port A).
The DATA registers (DRx), are used to read the voltage level values of the lines which have been configured as inputs, or to write the logic value of the signal to be output on the lines configured as outputs. The port data registers can be read to get the effective logic levels of the pins, but they can
be also written by user software, in conjunction with the related option registers, to select the dif­ferent input mode options.
Single-bit operations on I/O registers are possible but care is necessary because reading in input mode is done from I/O pins while writing will direct­ly affect the Port data register causing an unde­sired change of the input configuration.
The Data Direction registers (DDRx) allow the data direction (input or output) of each pin to be set.
The Option registers (ORx) are used to select the different port options available both in input and in output mode.
All I/O registers can be read or written to just as any other RAM location in Data space, so no extra RAM cells are needed for port data storage and manipulation. During MCU initialization, all I/O registers are cleared and the input mode with pull­ups and no interrupt generation is selected for all the pins, thus avoiding pin conflicts.
Figure 18. I/O Port Block Diagram
V
DD
RESET
S
IN
CONTROLS
S
OUT
SHIFT
REGISTER
DATA
DATA
DIRECTION
REGISTER
REGISTER
OPTION
REGISTER
INPUT/OUTPUT
TO INTERRUPT
V
DD
TO ADC
VA00413
32
34/72
ST62T45B/E45B
I/O PORTS (Cont’d)
4.1.1 Operating Modes
Each pin may be individually programmed as input or output with various configurations.
This is achieved by writing the relevant bit in the Data (DR), Data Direction (DDR) and Option reg­isters (OR). Table 11 illustrates the various port configurations which can be selected by user soft­ware.
4.1.1.1 Input Options
Pull-up, High Impedance Option. All input lines can be individually programmed with or without an internal pull-up by programming the OR and DR registers accordingly. If the pull-up option is not selected, the input pin will be in the high-imped­ance state.
4.1.1.2 Interrupt Options
All input lines can be individually connected by software to the interrupt system by programming the OR and DR registers accordingly. The inter­rupt trigger modes (falling edge, rising edge and low level) can be configured by software as de­scribed in the Interrupt Chapter for each port.
4.1.1.3 Analog Input Options
Some pins can be configured as analog inputs by programming the OR and DR registers according­ly. These analog inputs are connected to the on­chip 8-bit Analog to Digital Converter.
ONLY ONE
pin should be programmed as an analog input at any time, since by selecting more than one input simultaneously their pins will be effectively short­ed.
Table 11. I/O Port Option Selection
Note: X = Don’t care
DDR OR DR Mode Option
0 0 0 Input With pull-up, no interrupt 0 0 1 Input No pull-up, no interrupt 0 1 0 Input With pull-up and with interrupt 0 1 1 Input Analog input (when available) 1 0 X Output Open-drain output (20mA sink when available) 1 1 X Output Push-pull output (20mA sink when available)
33
35/72
ST62T45B/E45B
I/O PORTS (Cont’d)
4.1.2 Safe I/O State Switching Sequence
Switching the I/O ports from one state to another should be done in a sequence which ensures that no unwanted side effects can occur. The recom­mended safe transitions are illustrated inFigure
19. All other transitions are potentially risky and should be avoided when changing the I/O operat­ing mode, as it is most likely that undesirable side­effects will be experienced, such as spurious inter­rupt generation ortwo pins shorted together by the analog multiplexer.
Single bit instructions (SET, RES, INC and DEC) should be used with great caution on Ports Data registers, since these instructions make an implicit read and write back of the entire register. In port input mode, however, the data register reads from the input pins directly, and not from the data regis­ter latches. Since data register information in input mode is used to set the characteristics of the input pin (interrupt, pull-up, analog input), these may be unintentionally reprogrammed depending on the state of the input pins. As ageneral rule, it is better to limit the use of single bit instructions on data
registers to when the whole (8-bit) port is in output mode. In the case of inputs or of mixed inputs and outputs, it is advisable to keep a copy of the data register in RAM. Single bit instructions may then be used on the RAM copy, after which the whole copy register can be written to the port data regis­ter:
SET bit, datacopy LD a, datacopy LD DRA, a
Care must also be taken to notuse INC or DEC in­structions on a port register when the 8bits are not available on the devices.
The WAIT and STOP instructions allow the ST62xx to be used in situations where low power consumption is needed. The lowest power con­sumption is achieved by configuring I/Os in input mode with well-defined logic levels.
The user must take care not to switch outputs with heavy loads during the conversion of one of the analog inputs in order to avoid any disturbance to the conversion.
Figure 19. Diagram showing Safe I/O State Transitions
Note *. xxx = DDR, OR, DR Bits respectively
Interrupt pull-up
Output Open Drain
Output Push-pull
Input pull-up (Reset state)
Input
Analog
Output
Open Drain
Output
Push-pull
Input
010*
000
100
110
011
001
101
111
34
36/72
ST62T45B/E45B
I/O PORTS (Cont’d) Table 12. I/O Port configuration for the ST62T45B/E45B
Note 1. Provided the correct configuration has been selected.
MODE AVAILABLE ON(1) SCHEMATIC
Input
PA5-PA7 PB0-PB7 PC0-PC7
Input
with pull up
(Reset state except for
PC0-PC7)
PA5-PA7 PB0-PB7 PC0-PC7
Input
with pull up
with interrupt
PA5-PA7 PB0-PB7 PC0-PC7
Analog Input
PA5-PA7 PB0-PB3
Open drain output
5mA
Open drain output
20mA
PA5-PA7 PB0-PB7 PC0-PC7 (1mA)
PB4-PB7
Push-pull output
5mA
Push-pull output
20mA
PA5-PA7 PB0-PB7 PC0-PC7 (1mA)
PB4-PB7
Data in
Interrupt
Data in
Interrupt
Data in
Interrupt
Data out
ADC
Data out
35
37/72
ST62T45B/E45B
I/O PORTS (Cont’d)
4.1.3 LCD alternate functions (combiports)
PC0 to PC7 can also be individually defined as 8 LCD segment output by setting DDRC, ORC and DRC registers as shown inFigure 13.
On the contrary with other I/O lines, the reset state is theLCD output mode. These 8segment lines are recognised as S33..S40 by the embedded LCD controller drive.
4.1.4 SPI alternate functions
PB6/Sin and PB5/Scl pins must be configured as input through the DDR and OR registers to be used data in and data clock (Slave mode) for the SPI. All input modes are available and I/O’s can be read independantly of the SPI at any time.
PB7/Sout must be configured in open drain output mode to be used as data out for the SPI. In output mode, the value present on the pin is the port data register content only if PB7 is defined as push pull output, while serial transmission is possible only in open drain mode.
Table 13. PC0-PC7 Combiport Option Selection
Note: X = Don’t care
Figure 20. Peripheral Interface Configuration of SPI
DDR OR DR Mode Option
0 0 0 Input With pull-up, no interrupt 0 0 1 Input No pull-up, no interrupt 0 1 0 Input With pull-up and with interrupt 0 1 1 Input LCD segment (Reset state) 1 0 X Output Open-drain output 1 1 X Output Push-pull output
PB7/Sout
PB6/Sin
PB5/Scl
PID
OPR
DR1
MUX
0
OUT
IN
SYNCHRONOUS
SERIAL I/O
CLOCK
PID
DR
PID
DR
PP/OD
VR01661F
36
38/72
ST62T45B/E45B
I/O PORTS (Cont’d)
4.1.5 I/O Port Option Registers ORA/B/C (CCh PA, CDh PB, CFh PC)
Read/Write
Bit 7-0 =
Px7 - Px0
:
Port A, B, C Option Register
bits.
4.1.6 I/O Port Data Direction Registers DDRA/B/C (C4h PA, C5h PB, C6h PC)
Read/Write
Bit 7-0 = Px7 - Px0:
Port A, B, C Data Direction
Registers bits.
4.1.7 I/O Port Data Registers DRA/B/C (C0h PA, C1h PB, C3h PC)
Read/Write
Bit 7-0 =
Px7 - Px0
:
Port A, B, C Data Registers
bits.
70
Px7 Px6 Px5 Px4 Px3 Px2 Px1 Px0
70
Px7 Px6 Px5 Px4 Px3 Px2 Px1 Px0
70
Px7 Px6 Px5 Px4 Px3 Px2 Px1 Px0
37
39/72
ST62T45B/E45B
4.2 TIMER 1 & 2
The MCU features two on-chip Timer peripheral named TIMER 1 & TIMER 2. Each of these timers consist of an 8-bit counter with a 7-bit programma­ble prescaler, giving a maximum count of 215.
Figure 22and Figure 23 show the Timer Block Di­agrams. An external TIMER pin is available to the user on the TIMER 1 allowing external control of the counting clock or signal generation.
The content of the 8-bit counter can be read/writ­ten in the Timer/Counter register, TCR, while the state of the 7-bit prescaler can be read in the PSC register. The control logic device is managed in the TSCR register as described in the following paragraphs.
The 8-bit counter is decremented by the output (rising edge) coming from the 7-bit prescaler and can be loaded and read under program control. When it decrements to zero then the TMZ (Timer Zero) bit in the TSCR is set to “1”. If the ETI (Ena­ble Timer Interrupt) bit in the TSCR is also set to “1”, an interrupt request is generated as described in the Interrupt Chapter. The Timer interrupt can be used to exit the MCU from WAIT mode.
The prescaler input can be either the internal fre­quency f
INT
divided by 12 (TIMER 1 & 2) or an ex­ternal clock applied to the TIMER pin (TIMER 1). The prescaler decrements on the rising edge. De­pending on the division factor programmed by PS2, PS1 and PS0 bits in the TSCR. The clock in­put of the timer/counter register is multiplexed to different sources. For division factor 1, the clock input of the prescaler is also that of timer/counter; for factor 2, bit 0 of the prescaler register is con­nected to the clock input of TCR. This bit changes its state at half the frequency of the prescaler input clock. For factor 4, bit 1 of the PSC is connected to the clock input of TCR, and so forth. The prescaler initialize bit, PSI, in the TSCR register must be set to “1” to allow the prescaler (and hence the coun­ter) to start. If it is cleared to “0”, all the prescaler bits are set to “1” and the counter is inhibited from counting. The prescaler can be loaded with any value between 0 and 7Fh, if bit PSI is set to “1”. The prescaler tap is selected by means of the PS2/PS1/PS0 bits in the control register.
Figure 21 illustrates the Timer’s working principle.
Figure 21. Timer Working Principle
BIT0 BIT1 BIT2
BIT3 BIT6BIT5BIT4
CLOCK
7-BIT PRESCALER
8-1 MULTIPLEXER
8-BIT COUNTER
BIT0 BIT1
BIT2
BIT3 BIT4 BIT5 BIT6
BIT7
10
2
34
5
67
PS0 PS1 PS2
VA00186
38
40/72
ST62T45B/E45B
Figure 22. TIMER 1 Block Diagram
Figure 23. TIMER 2 Block Diagram
DATABUS 8
8
8
8
8-BIT
COUNTER
6 5 4
3 2
1 0
PSC
STATUS/CONTROL
REGISTER
b7 b6
b5
b4 b3 b2
b1 b0
TMZ ETI TOUT DOU T PSI PS2 PS1 PS0
SELECT 1OF8
3
LATCH
SYNCHRONIZATION
LOGIC
TIMER
INTERRUPT
LINE
VA00009
STATUS/CONTROL
8
TMZ ETI D5 D4 PSI PS2 PS1 PS0
REGISTER
8-BIT
1OF8
SELECT
INTERRUPT
LINE
/
3
5
6 4
3 2 1 0
PSC
VR02070A
f
INT
b7 b6 b5 b4 b3 b2 b1 b0
88
.
12
DATA BUS
.
39
41/72
ST62T45B/E45B
TIMER 1& 2 (Cont’d)
4.2.1 TIMER 1 Operating Modes
There are three operating modes, which are se­lected by the TOUT and DOUT bits (see TSCR register). These three modes correspond to the two clocks which can be connected to the 7-bit prescaler (f
INT
÷ 12 or TIMER pin signal), and to
the output mode.
4.2.1.1 Gated Mode
(TOUT = “0”, DOUT = “1”) In this mode the prescaler is decremented by the
Timer clock input (f
INT
÷ 12), but ONLY when the signal on the TIMER pin is held high (allowing pulse width measurement). This mode is selected by clearing the TOUT bit in the TSCR register to “0” (i.e. as input) and setting the DOUT bit to “1”.
4.2.1.2 Event Counter Mode
(TOUT = “0”, DOUT = “0”) In this mode, the TIMER pin is an input and the
prescaler is decremented on the rising edge.
4.2.1.3 Output Mode
(TOUT = “1”, DOUT = data out) The TIMER pin is connected to the DOUT latch,
hence the Timer prescaler is clocked by the pres­caler clock input (f
INT
÷ 12).
The user can select the desired prescaler division ratio through the PS2, PS1, PS0 bits. When the TCR count reaches 0, it sets the TMZ bit in the TSCR. The TMZ bit can be tested under program control to perform a timer function whenever it goes high. The low-to-high TMZ bit transition is used to latch the DOUT bit of the TSCR and trans­fer it to the TIMER pin. This operating modeallows external signal generation on the TIMER pin.
Table 14. Timer Operating Modes
4.2.2 TIMER 2 Operating Mode
The Timer prescaler is clocked by the prescaler clock input (f
INT
÷ 12).
The user can select the desired prescaler division ratio through the PS2, PS1, PS0 bits. When the TCR count reaches 0, it sets the TMZ bit in the TSCR. The TMZ bit can be tested under program control to perform a timer function whenever it goes high.
4.2.3 Timer Interrupt
When one of the counter registers decrements to zero with the associated ETI (Enable Timer Inter­rupt) bit set to one, an interrupt request is generat­ed as described in Interrupt Chapter. When the counter decrements to zero, the associated TMZ bit in the TSCR register is set to one.
4.2.4 Application Notes
The user can select the presence of an on-chip pull-up on the TIMER pin as option.
TMZ is set when the counter reaches zero; how­ever, it may also be set by writing 00h in the TCR register or by setting bit 7 of the TSCR register. The TMZ bit must be cleared by user software when servicing the timer interrupt to avoid unde­sired interrupts when leaving the interrupt service routine. After reset, the 8-bit counter register is loaded with 0FFh, while the 7-bit prescaler is load­ed with 07Fh, and the TSCR register is cleared. This means that the Timer is stopped (PSI=“0”) and the timer interrupt is disabled.
A write to the TCR register will predominate over the 8-bit counter decrement to 00h function, i.e. if a write and a TCR register decrement to 00h occur simultaneously, the write will take precedence, and the TMZ bit is not set until the 8-bit counter reaches 00h again. The values of the TCR and the PSC registers can be read accurately at any time.
TOUT DOUT Timer Pin Timer Function
0 0 Input Event Counter 0 1 Input Gated Input 1 0 Output Output “0” 1 1 Output Output “1”
40
42/72
ST62T45B/E45B
TIMER 1& 2 (Cont’d)
4.2.5 TIMER 1 Registers Timer Status Control Register (TSCR)
Address: 0D4h — Read/Write
Bit 7 = TMZ:
Timer Zero bit
A low-to-high transition indicates that the timer count register has decrement to zero. This bit must be cleared by user software before starting a new count.
Bit 6 = ETI:
Enable Timer Interrup
When set, enables the timer interrupt request. If ETI=0 the timer interrupt is disabled. If ETI=1 and TMZ=1 an interrupt request is generated.
Bit 5 = TOUT:
Timer Output Control.
When low, this bit select the input mode for the TIMER pin. when high the output mode is select­ed.
Bit 4 =
DOUT:
Data Ouput
Data sent to the timer output when TMZ is set high (output mode only). Input mode selection (input mode only)
Bit 3 =
PSI
:
Prescaler Initialize Bit
Used to initialize the prescaler and inhibit its counting. When PSI=“0” the prescaler is set to 7Fh and the counter is inhibited. When PSI=“1” the prescaler is enabled to count downwards. As long as PSI=“0” both counter and prescaler are not running.
Bit 2, 1, 0 = PS2, PS1, PS0:
Prescaler Mux. Se-
lect.
These bits select the division ratio of the pres-
caler register.
Table 15. Prescaler Division Factors
Timer Counter Register (TCR)
Address: 0D3h — Read/Write
Bit 7-0 =
D7-D0
:
Counter Bits.
Prescaler Register PSC
Address: 0D2h — Read/Write
Bit 7 =D7: Always read as ”0”. Bit 6-0 = D6-D0: Prescaler Bits.
70
TMZ ETI TOUT DOUT PSI PS2 PS1 PS0
PS2 PS1 PS0 Divided by
0001 0012 0104 0118 10016 10132 11064 111128
70
D7 D6 D5 D4 D3 D2 D1 D0
70
D7 D6 D5 D4 D3 D2 D1 D0
41
43/72
ST62T45B/E45B
TIMER 1& 2 (Cont’d)
4.2.6 TIMER 2 Registers Timer Status Control Register (TSCR)
Address: 0D7h — Read/Write
Bit 7 = TMZ:
Timer Zero bit
A low-to-high transition indicates that the timer count register has decrement to zero. This bit must be cleared by user software before starting a new count.
Bit 6 = ETI:
Enable Timer Interrup
When set, enables the timer interrupt request. If ETI=0 the timer interrupt is disabled. If ETI=1 and TMZ=1 an interrupt request is generated.
Bit 5 = D5:
Reserved
Must be set to “1”. Bit 4 = D4 Do not care. Bit 3 =
PSI
:
Prescaler Initialize Bit
Used to initialize the prescaler and inhibit its counting. When PSI=“0” the prescaler is set to 7Fh and the counter is inhibited. When PSI=“1” the prescaler is enabled to count downwards. As long as PSI=“0” both counter and prescaler are not running.
Bit 2, 1, 0 = PS2, PS1, PS0:
Prescaler Mux. Se-
lect.
These bits select the division ratio of the pres-
caler register.
Table 16. Prescaler Division Factors
Timer Counter Register (TCR)
Address: 0D6h — Read/Write
Bit 7-0 = D7-D0:
Counter Bits.
Prescaler Register PSC
Address: 0D5h — Read/Write
Bit 7 =D7: Always read as ”0”. Bit 6-0 =
D6-D0
: Prescaler Bits.
70
TMZ ETI D5 D4 PSI PS2 PS1 PS0
PS2 PS1 PS0 Divided by
0001 0012 0104 0118 10016 10132 11064 111128
70
D7 D6 D5 D4 D3 D2 D1 D0
70
D7 D6 D5 D4 D3 D2 D1 D0
42
44/72
ST62T45B/E45B
4.3 A/D CONVERTER (ADC)
The A/D converter peripheral is an 8-bit analog to digital converter with analog inputs as alternate I/O functions (the number of which is device de­pendent), offering 8-bit resolution with a typical conversion time of 70us (at an oscillator clock fre­quency of 8MHz).
The ADC converts the input voltage by a process of successive approximations, using a clock fre­quency derived from the oscillator with a division factor of twelve. With an oscillator clock frequency less than 1.2MHz, conversion accuracy is de­creased.
Selection of the input pin is done by configuring the related I/O line as an analog input via the Op­tion and Data registers (refer to I/O ports descrip­tion for additional information). Only one I/O line must be configured as an analog input at any time. The user must avoid any situation in which more than one I/O pin is selected as an analog input si­multaneously, to avoid device malfunction.
The ADC uses two registers in the data space: the ADC data conversion register, ADR, which stores the conversion result, and the ADC control regis­ter, ADCR, used to program the ADC functions.
A conversion is started by writing a “1” to the Start bit (STA) in the ADC control register. This auto­matically clears (resets to “0”) the End Of Conver­sion Bit (EOC). When a conversion is complete, the EOC bit is automatically set to “1”, in order to flag that conversion is complete and that the data in the ADC data conversion register is valid. Each conversion has to be separately initiated by writing to the STA bit.
The STA bit is continuously scanned so that, if the user sets it to “1” while a previous conversion is in progress, a new conversion is started before com­pleting the previous one. The start bit (STA) is a write only bit, any attempt to read it will show a log­ical “0”.
The A/D converter features a maskable interrupt associated with the end of conversion. This inter­rupt is associated with interrupt vector #4 and oc­curs when the EOC bit is set (i.e. when a conver­sion is completed). The interrupt is masked using the EAI (interrupt mask) bit in the control register.
The power consumption of the device can be re­duced by turning off the ADC peripheral. This is done by setting the PDS bit in the ADC control register to “0”. If PDS=“1”, the A/D is powered and enabled for conversion. This bit must be set at least one instruction before the beginning of the
conversion to allow stabilisation of the A/D con­verter. This action is also needed before entering WAIT mode, since the A/D comparator is not auto­matically disabled in WAIT mode.
During Reset, any conversion in progress is stopped, the control register is reset to 40h and the ADC interrupt is masked (EAI=0).
Figure 24. ADC Block Diagram
4.3.1 Application Notes
The A/D converter does not feature a sample and hold circuit. The analog voltage to be measured should therefore be stable during the entire con­version cycle. Voltage variation should not exceed ±1/2 LSB for the optimum conversion accuracy. A low pass filter may be used at the analog input pins to reduce input voltage variation during con­version.
When selected as an analog channel, the input pin is internally connected to a capacitor Cadof typi­cally 12pF. For maximum accuracy, this capacitor must be fully charged at the beginning of conver­sion. In the worst case, conversion starts one in­struction (6.5 µs) after the channel has been se­lected. In worst case conditions, the impedance, ASI, of the analog voltage source is calculated us­ing the following formula:
6.5µs=9xCadxASI
(capacitor charged to over 99.9%), i.e. 30 kΩ in- cluding a 50% guardband. ASI can be higher if Cadhas been charged for a longer period by add­ing instructions before the start of conversion (adding more than 26 CPU cycles is pointless).
CONTROL REGISTER
CONVERTER
VA00418
RESULT REGISTER
RESET
INTERRUPT CLOCK
AV AV
DD
Ain
8
CORE
CONTROL SIGNALS
SS
8
CORE
43
45/72
ST62T45B/E45B
A/D CONVERTER (Cont’d)
Since the ADC is on the same chip as the micro­processor, the user should not switch heavily loaded output signals during conversion, if high precision is required. Such switching will affect the supply voltages used as analog references.
The accuracy of the conversion depends on the quality of the power supplies (VDDand VSS). The user must take special care to ensure a well regu­lated reference voltage is present on the VDDand VSSpins (power supply voltage variations must be less than 5V/ms). This implies, in particular, that a suitable decoupling capacitor is used at the V
DD
pin. The converter resolution is given by::
The Input voltage (Ain) which is to be converted must be constant for 1µs before conversion and remain constant during conversion.
Conversion resolution can be improved if the pow­er supply voltage (VDD) to the microcontroller is lowered.
In order to optimise conversion resolution, the user can configure the microcontroller in WAIT mode, because this mode minimises noise distur­bances and power supply variations due to output switching. Nevertheless, the WAIT instruction should be executed as soon as possible after the beginning of the conversion, because execution of the WAIT instruction may cause a small variation of the VDDvoltage. The negative effect of this var­iation is minimized at the beginning of the conver­sion when the converter is less sensitive, rather than at the end of conversion, when the less sig­nificant bits are determined.
The best configuration, from an accuracy stand­point, is WAIT mode with the Timer stopped. In­deed, only the ADC peripheral and the oscillator are then still working. The MCU must be woken up from WAIT mode by the ADC interrupt at the end of the conversion. It should be noted that waking
up the microcontroller could also be done using the Timer interrupt, but in this case the Timer will be working and the resulting noise could affect conversion accuracy.
A/D Converter Control Register (ADCR)
Address: 0D1h — Read/Write
Bit 7 =
EAI
:
Enable A/D Interrupt.
If this bit is set to “1” the A/D interrupt is enabled, when EAI=0 the interrupt is disabled.
Bit 6 = EOC:
End of conversion. Read Only
.This read only bit indicates when a conversion has been completed. This bit is automatically reset to “0” when the STA bit is written. If the user is using the interrupt option then this bit can be used as an interrupt pending bit. Data in the data conversion register are valid only when this bit is set to “1”.
Bit 5 =STA
: Start of Conversion. Write Only
. Writ­ing a “1” to this bit will start a conversion on the se­lected channel and automatically reset to “0” the EOC bit. If the bit is set again when a conversion is in progress, the present conversion is stopped and a new one will take place. This bit is write on­ly, any attempt to read it will show a logical zero.
Bit 4 = PDS
: Power Down Selection.
This bit acti­vates the A/D converter if set to “1”. Writing a “0” to this bit will put the ADC in power down mode (idle mode).
Bit 3-0 = D3-D0. Not used
A/D Converter Data Register (ADR)
Address: 0D0h — Read only
Bit 7-0 =
D7-D0
: 8 Bit A/D Conversion Result.
V
DDVSS
256
----------------------------
70
EAI EOC STA PDS D3 D2 D1 D0
70
D7 D6 D5 D4 D3 D2 D1 D0
44
46/72
ST62T45B/E45B
4.4 SERIAL PERIPHERAL INTERFACE (SPI)
The on-chip SPI is an optimized serial synchro­nous interface that supports a wide range of in­dustry standard SPI specifications. The on-chip SPI is controlled by small and simple user soft­ware to perform serial data exchange. The serial shift clock can be implemented either by software (using the bit-set and bit-reset instructions), with the on-chip Timer 1 by externally connecting the SPI clock pin to the timer pin or by directly apply­ing an external clock to the Scl line.
The peripheral is composed by an 8-bit Data/shift Register and a 4-bit binary counter while the Sin pin is the serial shift input and Sout is the serial shift output. These two lines can be tied together to implement two wires protocols
(I C-b
us, etc). When data is serialized, the MSB is the first bit. Sin has to be programmed as input. For serial out-
put operation Sout has to be programmed as open-drain output.
The SCL, Sin and Sout SPI clock and data signals are connected to 3 I/O lines on the same external pins. With these 3 lines, the SPI can operate in the following operating modes: Software SPI, S-BUS, I
C-bu
s and as a standard serial I/O (clock, data, enable). An interrupt request can be generated af­ter eight clock pulses. Figure 25 shows the SPI block diagram.
The SCL line clocks, on the falling edge, the shift register and the counter. To allow SPI operation in slave mode, the SCL pin must be programmed as input and an external clock must be supplied to this pin to drive the SPI peripheral.
In master mode, SCL is programmed as output, a clock signal must be generated by software to set and reset the port line.
Figure 25. SPI Block Diagram
Set Res
CLK
RESET
4-Bit Counter
(Q4=High after Clock8)
Data Reg Direction
I/O Port
8-Bit Data
Shift Register
Reset
Load
DOUT
Output
Enable
8-Bit Tristate Data I/O
RESET
I/O Port
I/O Port
CP
CP DIN
D0............... .............D7
to Processor Data Bus
Q4
Q4
OPR Reg.
DIN
SCL
Sin
Sout
SPI Interrupt Disable Register
SPI Data Register
Data Reg Direction
Data Reg Direction
DOUT
Write
Read
MUX
0
1
Interrupt
VR01504
45
47/72
ST62T45B/E45B
SERIAL PERIPHERAL INTERFACE(Cont’d)
After 8 clock pulses (D7..D0) the output Q4 of the 4-bit binary counter becomes low, disabling the clock from the counter and the data/shift register. Q4 enables the clock to generate an interrupt on the 8thclock falling edge as long as no reset of the counter (processor write into the 8-bit data/shift register) takes place. After a processor reset the interrupt is disabled. The interrupt is active when writing data in the shift register and desactivated when writing any data in the SPI Interrupt Disable register.
The generation of an interrupt to the Core pro­vides information that new data is available (input mode) or that transmission is completed (output mode), allowing the Core to generate an acknowl­edge on the 9th clock pulse (I
C-b
us).
The interrupt is initiated by a high to low transition, and therefore interrupt options must be set ac­cordingly as defined in the interrupt section.
After power on reset, or after writing the data/shift register, the counter is reset to zero and the clock is enabled. In this condition the data shift register is ready for reception. No start condition has to be detected. Through the user software the Core may pull down the Sin line (Acknowledge) and slow down the SCL, as long as it is needed to carry out data from the shift register.
I C-bus Master-Slave, Receiver-Transmitter
When pins Sin and Sout are externally connected together it is possible to use the SPI as a receiver as well as a transmitter. Through software routine (by using bit-set a nd bit-reset on I/O line) a clock can be generated allowing
I C-bu
s to work in mas-
ter mode. When implementing an
I C-b
us protocol, the start condition can be detected by setting the processor into a wait for start condition by enabling the inter­rupt of the I/O port used for the Sin line. This frees the processor from polling the Sin and SCL lines. After the transmission/reception the processor has to poll for the STOP condition.
In slave mode the user software can slow down the SCL clock frequency by simply putting the SCL I/O line in output open-drain mode and writ­ing a zero into the corresponding data register bit.
As it is possible to directly read the Sin pin directly through the port register, the software can detect a difference between internal data and external data (master mode). Similar condition can be applied to the clock.
Three (Four) Wire Serial Bus
It is possible to use a single general purpose I/O pin (with the corresponding interrupt enabled) as a chip enable pin. SCL acts as active or passive clock pin, Sin as data in and Sout as data out (four wire bus). Sin and Sout can be connected togeth­er externally to implement three wire bus.
Note
:
When the SPI is not used, the three I/O lines (Sin, SCL, Sout) can be used as normal I/O, with the following limitation: bit Sout cannot be used in open drain mode as this enables the shift register output to the port.
It is recommended, in order to avoid spurious in­terrupts from the SPI, to disable the SPI interrupt (the default state after reset) i.e. no write must be made to the 8-bit shift register. An explicit interrupt disable may be made in software by a dummy write to the SPI interrupt disable register.
SPI Data/Shift Register
Address: DDh - Read/Write (SDSR)
A write into this register enables SPI Interrupt after 8 clock pulses.
SPI Interrupt Disable Register
Address: C2h - Read/Write (SIDR)
A dummy write to this register disables SPI Inter­rupt.
70
D7 D6 D5 D4 D3 D2 D1 D0
70
D7 D6 D5 D4 D3 D2 D1 D0
46
48/72
ST62T45B/E45B
4.5 LCD CONTROLLER-DRIVER
On-chip LCD driver includes all features required for LCD driving, including multiplexing of the com­mon plates. Multiplexing allows to increase dis­play capability without increasing the number of segment outputs. In that case, the display capabil­ity is equal to the product of the number of com­mon plates with the number of segment outputs.
A dedicated LCD RAM is used to store the pattern to be displayed while control logic generates ac­cordingly all the waveforms sent onto the segment or common outputs. Segments voltage supply is MCU supply independant, and included driving stages allow direct connection to the LCD panel.
The multiplexing ratio (Number of common plates) and the base LCD frame frequency is software configurable to achieve the best trade-off con­trast/display capability for each display panel.
The 32Khz clock used for the LCD controller is derivated from the MCU’s internal clock and there­fore does not require a dedicated oscillator. The division factor is set by the three bits HF0..HF2 of the LCD Mode Control Register LCDCR as sum­marized in Table 17 for recommanded oscillator
quartz values. In case of oscillator failure, all seg­ment and common lines are switched to ground to avoid any DC biasing of the LCD elements.
Table 17. Oscillator Selection Bits
Notes:
1. The usage f
OSC
values different from those defined in this table cause the LCD to operate at a reference frequency different from 32.768kHz, ac­cording to division factor ofTable 17.
2. It is not recommended to select an internal frequency lower than 32.768kHz as the clock su­pervisor circuit may switch off the LCD peripheral if lower frequency is detected.
Figure 26. LCD Block Diagram
MCU
Oscillator
f
OSC
HF2 HF1 HF0 Division Factor
0 0 0 Clockdisabled: Display off
1.048MHz 0 1 1 32
2.097MHz 1 0 0 64
4.194MHz 1 0 1 128
8.388MHz 1 1 0 256
DATA BUS
CONTROL
REGISTER
LCD
RAM
SEGMENT
DRIVER
COMMON
DRIVER
VOLTAGE
DIVIDER
CONTROLLER
CLOCK
SELECTION
VLCD
1/3 2/3
VLCD VLCD
BACKPLANES
SEGMENTS
f
int
OSC 32kHz
(When available)
VR02099
32kHz
47
49/72
ST62T45B/E45B
LCD CONTROLLER-DRIVER (Continued)
4.5.1 Multiplexing ratio and frame frequency setting
Up to 4 common plates COM1..COM4 can be used for multiplexing ratio ranging from 1/1 to 1/4. The selection is made by the bits DS0 and DS1 of the LCDCR as shown in theTable 18.
Table 18. Multiplexing ratio
If the 1/1 multiplexing ratio is chosen, LCD seg­ments are refreshed with a frame frequency Flcd derived from 32Khz clock with a division ratio de­fined by the bits LF0..LF2 of the LCDCR.
Whena higher multiplexing ratio isset,refreshment frequency is decreased accordingly (Table 19).
Table 19. LCD Frame Frequency Selection
4.5.2 Segment and common plates driving
LCD panels physical structure requires precise timings and stepped voltage values on common and segment outputs. Timings are managed by the LCD controller, while voltages are derivated from the VLCD value through internal resistive di­vision. This internal divider is disabled when the LCD driver is OFF in order to avoid consumption on VLCD pin.
The 1/3 VLCD and 2/3 VLCD values used in 1/1, 1/3 and 1/4 multiplexing ratio modes are internally generated and issued on external pins, while 1/2 VLCD value used in 1/2 mode is obtained by ex-
ternal connection of the 1/3VLCD and 2/3VLCD pins (Figure 27).
Figure 27. Bias Config for 1/2 Duty
Figure 28. Typical Current consumption on VLCD Pin (25°C, no load, fLCD=512Hz, mux=1/3-1/4)
Note: For display voltages V
LCD
< 4.5V the resis­tivity of the divider may be too high for some appli­cations (especially using 1/3 or 1/4 duty display mode). In that case an external resistive divider must be used to achieve the desired resistivity.
DS1 DS0 Display Mode Active backplanes
0 0 1/4 mux.ratio COM1, 2, 3, 4 0 1 1/1 mux.ratio COM1 1 0 1/2 mux.ratio COM1, 2 1 1 1/3 mux.ratio COM1, 2, 3
LF2 LF1 LF0
Base
f
LCD
(Hz)
Frame Frequency f
F
(Hz)
1/1
mux.
ratio
1/2
mux.
ratio
1/3 mux. ratio
1/4
mux.
ratio
0 0 0 64 64 32 21 16 0 0 1 85 85 43 28 21 0 1 0 128 128 64 43 32 0 1 1 171 171 85 57 43 1 0 0 256 256 128 85 64 1 0 1 341 341 171 114 85 1 1 0 512 512 256 171 128 1 1 1 Reserved
V
LCD
V
LCD1/3
V
SS
V
LCD2/3
R
H
R
H
R
H
LCDOFF
VR01367
I
LCD
(µA)
V
LCD
(V)
70 60 50 40 30 20 10
345678910
VR01838
48
50/72
ST62T45B/E45B
LCD CONTROLLER-DRIVER (Continued) Figure 29. Typical Network to connect to V
LCD
pins if VLCD 4.5V
Typical External resistances values are in the range of 100 kΩto 150 kΩ. External capacitances in the range of 10 to 47 nF can be added to V
LCD
2/3 and V
LCD
1/3 pins and to V
LCD
if the V
LCD
con-
nection is highly impedant.
4.5.3 LCD RAM
LCD RAM is organised as a LCD panel with a ma­trix architecture. Each bit of its content is logically mapped to a physical element of the display panel addressed by a couple (Segment;Common). If a bit is set, the relevant element of the LCD matrix is turned-on. On the contrary, an element remains turned-off as long the associated bit within the LCD RAM is kept cleared.
After a reset, the LCD RAM is not initialised and contain arbitrary information.
If the choosen multiplexing ratio does not use some common plates, corresponding RAM ad­dresses are free for general purpose data storage.
Figure 30. Addressing Map of the LCD RAM
V
LCD
R
V
LCD1/3
V
SS
V
LCD2/3
C
R: 100k
R
R
C
C: 47nF
VR01840
RAM Address MSB LSB
E0 E1 E2 E3 E4 E5
S8 S16 S24 S32 S40 S48
S7 S15 S23 S31 S39 S47
S6 S14 S22 S30 S38 S46
S5 S13 S21 S29 S37 S45
S4 S12 S20 S28 S36 S44
NA S11 S19 S27 S35 S43
NA S10 S18 S26 S34 S42
NA S9 S17 S25 S33 S41
COM1
E6 E7 E8 E9 EA EB
S8 S16 S24 S32 S40 S48
S7 S15 S23 S31 S39 S47
S6 S14 S22 S30 S38 S46
S5 S13 S21 S29 S37 S45
S4 S12 S20 S28 S36 S44
NA S11 S19 S27 S35 S43
NA S10 S18 S26 S34 S42
NA S9 S17 S25 S33 S41
COM2
EC ED EE EF F0 F1
S8 S16 S24 S32 S40 S48
S7 S15 S23 S31 S39 S47
S6 S14 S22 S30 S38 S46
S5 S13 S21 S29 S37 S45
S4 S12 S20 S28 S36 S44
NA S11 S19 S27 S35 S43
NA S10 S18 S26 S34 S42
NA S9 S17 S25 S33 S41
COM3
F2 F3 F4 F5 F6 F7
S8 S16 S24 S32 S40 S48
S7 S15 S23 S31 S39 S47
S6 S14 S22 S30 S38 S46
S5 S13 S21 S29 S37 S45
S4 S12 S20 S28 S36 S44
NA S11 S19 S27 S35 S43
NA S10 S18 S26 S34 S42
NA S9 S17 S25 S33 S41
COM4
49
51/72
ST62T45B/E45B
LCD CONTROLLER-DRIVER (Continued)
4.5.4 Stand by or STOP operation mode
No clock from the main oscillator is available in STOP mode for the LCD controller, and the con­troller is switched off when the STOP instruction is executed. All segment and common lines are then switched to ground to avoid any DC biasing of the LCD elements.
Operation in STOP mode remain possible by switching to the OSC32Khz, by setting the HF0..HF2 bit of LCDCR accordingly (Table 20). Care must be taken for the oscillator switching that LCD function change is only effective at the end of a frame. Therefore it must be guaranteed that enough clock pulses are delivered before entering into STOP mode. Otherwise the LCD function is switched off at STOP instruction execution.
Table 20. Oscillator Source Selection
4.5.5 LCD Mode Control Register (LCDCR)
Address: DCh - Read/Write Bits 7-6 =
DS0, DS1.
Multiplexing ratio select bits
. These bits select the number of common back­planes used by the LCD control.
Bits 5-3 = HF0, HF1, HF2.
Oscillator select bits
. These bits allow the LCD controller to be supplied with the correct frequency when different high main oscillator frequencies are selected as sys­tem clock. Table 17 shows the set-up for different clock crystals.
Bits 2-0 = LF0, LF1, LF2.
Base frame frequency
select bits.
These bits control the LCD base oper-
ational frequency of the LCD common lines. LF0, LF1, LF2 define the 32kHz division factor as
shown in Table 21
Table 21. 32kHz Division Factor for Base Frequency Selection
HF2 HF1 HF0 Division Factor
0 0 0 Clock disabled: Display off 0 0 1 Auxiliary 32kHz oscillator 0 1 0 Reserved 1 1 1 Reserved
Others Division from MCU f
INT
70
DS1 DS0 HF2 HF1 HF0 LF2 LF1 LF0
LF2 LF1 LF0 32kHz Division Factor
000512 001386 010256 011192 100128 10196 11064 1 1 1 Reserved
50
52/72
ST62T45B/E45B
5 SOFTWARE
5.1 ST6 ARCHITECTURE
The ST6 software has been designed to fully use the hardware in the most efficient way possible while keeping byte usage to a minimum; in short, to provide byte efficient programming capability. The ST6 core has the ability to set or clear any register or RAM location bit of the Data space with a single instruction. Furthermore, the program may branch to a selected address depending on the status of any bit of the Data space. The carry bit is stored with the value of the bit when the SET or RES instruction is processed.
5.2 ADDRESSING MODES
The ST6 core offers nine addressing modes, which are described in the following paragraphs. Three different address spaces are available: Pro­gram space, Data space, and Stack space. Pro­gram space contains the instructions which are to be executed, plus the data for immediate mode in­structions. Data space contains the Accumulator, the X,Y,V and W registers, peripheral and In­put/Output registers, the RAM locations and Data ROM locations (for storage of tables and con­stants). Stack space contains six 12-bit RAM cells used to stack the return addresses for subroutines and interrupts.
Immediate. In the immediate addressing mode, the operand of the instruction follows the opcode location. As theoperand is a ROM byte,the imme­diate addressing mode is used to access con­stants which do not change during program exe­cution (e.g., a constant used to initialize a loop counter).
Direct. In the direct addressing mode, the address of the byte which is processed by the instruction is stored in the location which follows the opcode. Direct addressing allows the user to directly ad­dress the 256 bytes in Data Space memory with a single two-byte instruction.
Short Direct
. The core can address the four RAM registers X,Y,V,W (locations 80h, 81h, 82h, 83h) in the short-direct addressing mode. In this case, the instruction is only one byte and the selection of the location to be processed is contained in the opcode. Short direct addressing is a subset of the direct addressing mode. (Note that 80h and 81h are also indirect registers).
Extended. In the extended addressing mode, the 12-bit address needed to define the instruction is obtained by concatenating the four less significant
bits of the opcode with the byte following the op­code. The instructions (JP, CALL) which use the extended addressing mode are able to branch to any address of the 4K bytes Program space.
An extended addressing mode instruction is two­byte long.
Program Counter Relative. The relative ad­dressing mode is only used in conditional branch instructions. The instruction is used to perform a test and, if the condition is true, a branch with a span of -15 to +16 locations around the address of the relative instruction. If the condition is not true, the instruction which follows the relative instruc­tion is executed. The relative addressing mode in­struction is one-byte long. The opcode is obtained in adding the three most significant bits which characterize the kind of the test, one bit which de­termines whether the branch is a forward (when it is 0) or backward (when it is 1) branch and the four less significant bits which give the span of the branch (0h to Fh) which must be added or sub­tracted to the address of the relative instruction to obtain the address of the branch.
Bit Direct
. In the bit direct addressing mode, the bit to be set or cleared is part of the opcode, and the byte following the opcode points to the ad­dress of the byte in which the specified bit must be set or cleared. Thus, any bit in the 256 locations of Data space memory can be set or cleared.
Bit Test & Branch. The bit test and branch ad­dressing mode is a combination of direct address­ing and relative addressing. The bit test and branch instruction is three-byte long. The bit iden­tification and the tested condition are included in the opcode byte. The address of the byte to be tested follows immediately the opcode in the Pro­gram space. The third byte is the jump displace­ment, which is in the range of -127 to +128. This displacement can be determined using a label, which is converted by the assembler.
Indirect
. In the indirect addressing mode, the byte processed by the register-indirect instruction is at the address pointed by the content of one of the indirect registers, X or Y (80h,81h). The indirect register is selected by the bit 4 of the opcode. A register indirect instruction is one byte long.
Inherent. In the inherent addressing mode, all the information necessary to execute the instruction is contained in the opcode. These instructions are one byte long.
51
53/72
ST62T45B/E45B
5.3 INSTRUCTION SET
The ST6 core offers a set of 40 basic instructions which, when combined with nine addressing modes, yield 244 usable opcodes. They can be di­vided into six different types: load/store, arithme­tic/logic, conditional branch, control instructions, jump/call, and bit manipulation. The following par­agraphs describe the different types.
All the instructions belonging to a given type are presented in individual tables.
Load & Store
. These instructions use one, two or three bytes in relation with the addressing mode. One operand is the Accumulator for LOAD and the other operand is obtained from data memory us­ing one of the addressing modes.
For Load Immediate one operand can be any of the 256 data space bytes while the other is always immediate data.
Table 22. Load & Store Instructions
Notes:
X,Y. Indirect Register Pointers, V & W Short Direct Registers # . Immediate data (stored in ROM memory) rr. Data space register
. Affected
* . Not Affected
Instruction Addressing Mode Bytes Cycles
Flags
ZC
LD A, X Short Direct 1 4 * LD A, Y Short Direct 1 4
* LD A, V Short Direct 1 4 * LD A, W Short Direct 1 4
* LD X, A Short Direct 1 4 * LD Y,A Short Direct 1 4 *
LD V, A Short Direct 1 4
*
LD W,A Short Direct 1 4 * LD A, rr Direct 2 4 * LD rr,A Direct 2 4
*
LD A, (X) Indirect 1 4 * LD A, (Y) Indirect 1 4 * LD (X), A Indirect 1 4
*
LD (Y), A Indirect 1 4 *
LDI A, #N Immediate 2 4
*
LDI rr,#N Immediate 3 4 * *
52
54/72
ST62T45B/E45B
INSTRUCTION SET (Cont’d) Arithmetic and Logic. These instructions are
used to perform the arithmetic calculations and logic operations. In AND, ADD, CP, SUB instruc­tions one operand is always the accumulator while the other can be either a data space memory con-
tent or an immediate value in relation with the ad­dressing mode. In CLR, DEC, INC instructions the operand can be any of the 256 data space ad­dresses. In COM, RLC, SLA the operand is al­ways the accumulator.
Table 23. Arithmetic & Logic Instructions
Notes:
X,Y.Indirect Register Pointers, V & W Short Direct RegistersD. Affected # . Immediate data (stored in ROM memory)* . Not Affected rr. Data space register
Instruction Addressing Mode Bytes Cycles
Flags
ZC
ADD A, (X) Indirect 1 4 ∆∆ ADD A, (Y) Indirect 1 4 ∆∆ ADD A, rr Direct 2 4
∆∆
ADDI A, #N Immediate 2 4 ∆∆ AND A, (X) Indirect 1 4 ∆∆ AND A, (Y) Indirect 1 4
∆∆
AND A, rr Direct 2 4 ∆∆ ANDI A, #N Immediate 2 4 ∆∆ CLR A Short Direct 2 4
∆∆
CLR r Direct 3 4 * * COM A Inherent 1 4
∆∆
CP A, (X) Indirect 1 4 ∆∆ CP A, (Y) Indirect 1 4 ∆∆ CP A, rr Direct 2 4
∆∆
CPI A, #N Immediate 2 4 ∆∆ DEC X Short Direct 1 4 * DEC Y Short Direct 1 4
* DEC V Short Direct 1 4 * DEC W Short Direct 1 4 * DEC A Direct 2 4
* DEC rr Direct 2 4 * DEC (X) Indirect 1 4 * DEC (Y) Indirect 1 4 *
INC X Short Direct 1 4 * INC Y Short Direct 1 4
*
INC V Short Direct 1 4 * INC W Short Direct 1 4 * INC A Direct 2 4
*
INC rr Direct 2 4 * INC (X) Indirect 1 4 * INC (Y) Indirect 1 4
*
RLC A Inherent 1 4 ∆∆ SLA A Inherent 2 4 ∆∆ SUB A, (X) Indirect 1 4 ∆∆ SUB A, (Y) Indirect 1 4 ∆∆ SUB A, rr Direct 2 4
∆∆
SUBI A, #N Immediate 2 4 ∆∆
53
55/72
ST62T45B/E45B
INSTRUCTION SET (Cont’d) Conditional Branch. The branch instructions
achieve a branch in the program when the select­ed condition is met.
Bit Manipulation Instructions. These instruc­tions can handle any bit in data space memory. One group either sets or clears. The other group (see Conditional Branch) performs the bit test branch operations.
Control Instructions. The control instructions control the MCU operations during program exe­cution.
Jump and Call. These two instructions are used to perform long (12-bit) jumps or subroutines call inside the whole program space.
Table 24. Conditional Branch Instructions
Notes
:
b. 3-bit address rr. Data space register e. 5 bit signed displacement in the range -15 to +16<F128M> . Affected. Thetested bit is shifted into carry. ee. 8 bit signed displacement in the range -126 to +129 * . Not Affected
Table 25. Bit Manipulation Instructions
Notes:
b. 3-bit address; * . Not<M> Affected rr. Data space register;
Table 26. Control Instructions
Notes:
1. This instruction is deactivated<N>and a WAIT is automatically executed instead of a STOP if the watchdog function is selected. . Affected *. Not Affected
Table 27. Jump & Call Instructions
Notes:
abc. 12-bit address; * . Not Affected
Instruction Branch If Bytes Cycles
Flags
ZC
JRC e C = 1 1 2 * * JRNC e C = 0 1 2 * * JRZe Z=1 1 2 * * JRNZ e Z = 0 1 2 * * JRR b,rr, ee Bit = 0 3 5 *
JRS b,rr, ee Bit = 1 3 5 *
Instruction Addressing Mode Bytes Cycles
Flags
ZC
SET b,rr Bit Direct 2 4 * * RES b,rr Bit Direct 2 4 * *
Instruction Addressing Mode Bytes Cycles
Flags
ZC
NOP Inherent 1 2 * * RET Inherent 1 2 * * RETI Inherent 1 2 ∆∆ STOP (1) Inherent 1 2 * * WAIT Inherent 1 2 * *
Instruction
Addressing Mode Bytes Cycles
Flags
ZC
CALL abc Extended 2 4 * * JP abc Extended 2 4 * *
54
56/72
ST62T45B/E45B
Opcode Map Summary.The following table contains an opcode map for the instructions used by the ST6
LOW
0
0000
1
0001
2
0010
3
0011
4
0100
5
0101
6
0110
7
0111
LOW
HI HI
0
0000
2 JRNZ 4 CALL 2 JRNC 5 JRR 2 JRZ 2 JRC 4 LD
0
0000
e abc e b0,rr,ee e # e a,(x)
1 pcr 2 ext 1 pcr 3 bt 1 pcr 1 prc 1 ind
1
0001
2 JRNZ 4 CALL 2 JRNC 5 JRS 2 JRZ 4 INC 2 JRC 4 LDI
1
0001
e abc e b0,rr,ee e x e a,nn
1 pcr 2 ext 1 pcr 3 bt 1 pcr 1 sd 1 prc 2 imm
2
0010
2 JRNZ 4 CALL 2 JRNC 5 JRR 2 JRZ 2 JRC 4 CP
2
0010
e abc e b4,rr,ee e # e a,(x)
1 pcr 2 ext 1 pcr 3 bt 1 pcr 1 prc 1 ind
3
0011
2 JRNZ 4 CALL 2 JRNC 5 JRS 2 JRZ 4 LD 2 JRC 4 CPI
3
0011
e abc e b4,rr,ee e a,x e a,nn
1 pcr 2 ext 1 pcr 3 bt 1 pcr 1 sd 1 prc 2 imm
4
0100
2 JRNZ 4 CALL 2 JRNC 5 JRR 2 JRZ 2 JRC 4 ADD
4
0100
e abc e b2,rr,ee e # e a,(x)
1 pcr 2 ext 1 pcr 3 bt 1 pcr 1 prc 1 ind
5
0101
2 JRNZ 4 CALL 2 JRNC 5 JRS 2 JRZ 4 INC 2 JRC 4 ADDI
5
0101
e abc e b2,rr,ee e y e a,nn
1 pcr 2 ext 1 pcr 3 bt 1 pcr 1 sd 1 prc 2 imm
6
0110
2 JRNZ 4 CALL 2 JRNC 5 JRR 2 JRZ 2 JRC 4 INC
6
0110
e abc e b6,rr,ee e # e (x)
1 pcr 2 ext 1 pcr 3 bt 1 pcr 1 prc 1 ind
7
0111
2 JRNZ 4 CALL 2 JRNC 5 JRS 2 JRZ 4 LD 2 JRC
7
0111
e abc e b6,rr,ee e a,y e #
1 pcr 2 ext 1 pcr 3 bt 1 pcr 1 sd 1 prc
8
1000
2 JRNZ 4 CALL 2 JRNC 5 JRR 2 JRZ 2 JRC 4 LD
8
1000
e abc e b1,rr,ee e # e (x),a
1 pcr 2 ext 1 pcr 3 bt 1 pcr 1 prc 1 ind
9
1001
2 RNZ 4 CALL 2 JRNC 5 JRS 2 JRZ 4 INC 2 JRC
9
1001
e abc e b1,rr,ee e v e #
1 pcr 2 ext 1 pcr 3 bt 1 pcr 1 sd 1 prc
A
1010
2 JRNZ 4 CALL 2 JRNC 5 JRR 2 JRZ 2 JRC 4 AND
A
1010
e abc e b5,rr,ee e # e a,(x)
1 pcr 2 ext 1 pcr 3 bt 1 pcr 1 prc 1 ind
B
1011
2 JRNZ 4 CALL 2 JRNC 5 JRS 2 JRZ 4 LD 2 JRC 4 ANDI
B
1011
e abc e b5,rr,ee e a,v e a,nn
1 pcr 2 ext 1 pcr 3 bt 1 pcr 1 sd 1 prc 2 imm
C
1100
2 JRNZ 4 CALL 2 JRNC 5 JRR 2 JRZ 2 JRC 4 SUB
C
1100
e abc e b3,rr,ee e # e a,(x)
1 pcr 2 ext 1 pcr 3 bt 1 pcr 1 prc 1 ind
D
1101
2 JRNZ 4 CALL 2 JRNC 5 JRS 2 JRZ 4 INC 2 JRC 4 SUBI
D
1101
e abc e b3,rr,ee e w e a,nn
1 pcr 2 ext 1 pcr 3 bt 1 pcr 1 sd 1 prc 2 imm
E
1110
2 JRNZ 4 CALL 2 JRNC 5 JRR 2 JRZ 2 JRC 4 DEC
E
1110
e abc e b7,rr,ee e # e (x)
1 pcr 2 ext 1 pcr 3 bt 1 pcr 1 prc 1 ind
F
1111
2 JRNZ 4 CALL 2 JRNC 5 JRS 2 JRZ 4 LD 2 JRC
F
1111
e abc e b7,rr,ee e a,w e #
1 pcr 2 ext 1 pcr 3 bt 1 pcr 1 sd 1 prc
Abbreviations for Addressing Modes: Legend:
dir Direct # Indicates Illegal Instructions sd Short Direct e 5 Bit Displacement imm Immediate b 3 Bit Address inh Inherent rr 1byte dataspace address ext Extended nn 1 byte immediate data b.d Bit Direct abc 12 bit address bt Bit Test ee 8 bit Displacement pcr Program Counter Relative ind Indirect
2
JRC
e
1 prc
Mnemonic
Addressing Mode
Bytes
Cycle Operand
55
57/72
ST62T45B/E45B
Opcode Map Summary(Continued)
LOW
8
1000
9
1001
A
1010
B
1011
C
1100
D
1101
E
1110
F
1111
LOW
HI HI
0
0000
2 JRNZ 4 JP 2 JRNC 4 RES 2 JRZ 4 LDI 2 JRC 4 LD
0
0000
e abc e b0,rr e rr,nn e a,(y)
1 pcr 2 ext 1 pcr 2 b.d 1 pcr 3 imm 1 prc 1 ind
1
0001
2 JRNZ 4 JP 2 JRNC 4 SET 2 JRZ 4 DEC 2 JRC 4 LD
1
0001
e abc e b0,rr e x e a,rr
1 pcr 2 ext 1 pcr 2 b.d 1 pcr 1 sd 1 prc 2 dir
2
0010
2 JRNZ 4 JP 2 JRNC 4 RES 2 JRZ 4 COM 2 JRC 4 CP
2
0010
e abc e b4,rr e a e a,(y)
1 pcr 2 ext 1 pcr 2 b.d 1 pcr 1 prc 1 ind
3
0011
2 JRNZ 4 JP 2 JRNC 4 SET 2 JRZ 4 LD 2 JRC 4 CP
3
0011
e abc e b4,rr e x,a e a,rr
1 pcr 2 ext 1 pcr 2 b.d 1 pcr 1 sd 1 prc 2 dir
4
0100
2 JRNZ 4 JP 2 JRNC 4 RES 2 JRZ 2 RETI 2 JRC 4 ADD
4
0100
e abc e b2,rr e e a,(y)
1 pcr 2 ext 1 pcr 2 b.d 1 pcr 1 inh 1 prc 1 ind
5
0101
2 JRNZ 4 JP 2 JRNC 4 SET 2 JRZ 4 DEC 2 JRC 4 ADD
5
0101
e abc e b2,rr e y e a,rr
1 pcr 2 ext 1 pcr 2 b.d 1 pcr 1 sd 1 prc 2 dir
6
0110
2 JRNZ 4 JP 2 JRNC 4 RES 2 JRZ 2 STOP 2 JRC 4 INC
6
0110
e abc e b6,rr e e (y)
1 pcr 2 ext 1 pcr 2 b.d 1 pcr 1 inh 1 prc 1 ind
7
0111
2 JRNZ 4 JP 2 JRNC 4 SET 2 JRZ 4 LD 2 JRC 4 INC
7
0111
e abc e b6,rr e y,a e rr
1 pcr 2 ext 1 pcr 2 b.d 1 pcr 1 sd 1 prc 2 dir
8
1000
2 JRNZ 4 JP 2 JRNC 4 RES 2 JRZ 2 JRC 4 LD
8
1000
e abc e b1,rr e # e (y),a
1 pcr 2 ext 1 pcr 2 b.d 1 pcr 1 prc 1 ind
9
1001
2 RNZ 4 JP 2 JRNC 4 SET 2 JRZ 4 DEC 2 JRC 4 LD
9
1001
e abc e b1,rr e v e rr,a
1 pcr 2 ext 1 pcr 2 b.d 1 pcr 1 sd 1 prc 2 dir
A
1010
2 JRNZ 4 JP 2 JRNC 4 RES 2 JRZ 4 RCL 2 JRC 4 AND
A
1010
e abc e b5,rr e a e a,(y)
1 pcr 2 ext 1 pcr 2 b.d 1 pcr 1 inh 1 prc 1 ind
B
1011
2 JRNZ 4 JP 2 JRNC 4 SET 2 JRZ 4 LD 2 JRC 4 AND
B
1011
e abc e b5,rr e v,a e a,rr
1 pcr 2 ext 1 pcr 2 b.d 1 pcr 1 sd 1 prc 2 dir
C
1100
2 JRNZ 4 JP 2 JRNC 4 RES 2 JRZ 2 RET 2 JRC 4 SUB
C
1100
e abc e b3,rr e e a,(y)
1 pcr 2 ext 1 pcr 2 b.d 1 pcr 1 inh 1 prc 1 ind
D
1101
2 JRNZ 4 JP 2 JRNC 4 SET 2 JRZ 4 DEC 2 JRC 4 SUB
D
1101
e abc e b3,rr e w e a,rr
1 pcr 2 ext 1 pcr 2 b.d 1 pcr 1 sd 1 prc 2 dir
E
1110
2 JRNZ 4 JP 2 JRNC 4 RES 2 JRZ 2 WAIT 2 JRC 4 DEC
E
1110
e abc e b7,rr e e (y)
1 pcr 2 ext 1 pcr 2 b.d 1 pcr 1 inh 1 prc 1 ind
F
1111
2 JRNZ 4 JP 2 JRNC 4 SET 2 JRZ 4 LD 2 JRC 4 DEC
F
1111
e abc e b7,rr e w,a e rr
1 pcr 2 ext 1 pcr 2 b.d 1 pcr 1 sd 1 prc 2 dir
Abbreviations for Addressing Modes: Legend:
dir Direct # Indicates Illegal Instructions sd Short Direct e 5 Bit Displacement imm Immediate b 3 Bit Address inh Inherent rr 1byte dataspace address ext Extended nn 1 byte immediate data b.d Bit Direct abc 12 bit address bt Bit Test ee 8 bit Displacement pcr Program Counter Relative ind Indirect
2
JRC
e
1 prc
Mnemonic
Addressing Mode
Bytes
Cycle Operand
56
58/72
ST62T45B/E45B
6 ELECTRICAL CHARACTERISTICS
6.1 ABSOLUTE MAXIMUM RATINGS
This product contains devices to protect the inputs against damage due to high static voltages, how­ever it is advisable to take normal precaution to avoid application of any voltage higher than the specified maximum rated voltages.
For proper operation it is recommended that V
I
and VObe higher than VSSand lower than VDD. Reliability is enhanced if unused inputs are con­nected to an appropriate logic voltage level (V
DD
or VSS).
Power Considerations.The average chip-junc­tion temperature, Tj, in Celsius can be obtained from:
Tj= TA + PD x RthJA
Where:TA = Ambient Temperature.
RthJA = Package thermal resistance
(junction-to ambient). PD = Pint + Pport. Pint = IDD x VDD (chip internal power). Pport = Port power dissipation(deter-
mined by the user).
Notes:
- Stresses above those listed as ”absolute maximum ratings” may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.
- (1) Within these limits, clamping diodes are guarantee tobe notconductive. Voltages outside these limits are authorised as long as injection current is kept withinthe specification.
Symbol Parameter Value Unit
V
DD
Supply Voltage -0.3 to 7.0 V
V
I
Input Voltage VSS- 0.3 to VDD+ 0.3
(1)
V
V
O
Output Voltage VSS- 0.3 to VDD+ 0.3
(1)
V
I
O
Current Drain per Pin Excluding VDD,V
SS
±10 mA
IV
DD
TotalCurrent into VDD(source) 50 mA
IV
SS
TotalCurrent out of VSS(sink) 50 mA
Tj Junction Temperature 150 °C
T
STG
Storage Temperature -60 to 150 °C
57
59/72
ST62T45B/E45B
6.2 RECOMMENDED OPERATING CONDITIONS
Notes:
1. Care must be taken in case of negative current injection, where adapted impedance must be respected on analog sources tonot affect the A/D conversion. For a -1mA injection, a maximum 10 Kis recommanded.
2. An oscillator frequency above 1MHz is recommended for reliable A/D results.
Figure 31. Maximum Operating FREQUENCY (Fmax) Versus SUPPLY VOLTAGE (VDD)
The shaded area is outside the recommended operating range; device functionality is not guaranteed under these conditions.
Symbol Parameter Test Conditions
Value
Unit
Min. Typ. Max.
T
A
Operating Temperature
6 Suffix Version 1 Suffix Version
-40 0
85 70
°C
V
DD
Operating Supply Voltage
f
OSC
=4MHz
fosc= 8MHz
3.0
4.5
6.0
6.0
V
f
OSC
Oscillator Frequency
2)
VDD=3V V
DD
= 4.5V
0 0
4.0
8.0
MHz
I
INJ+
Pin Injection Current (positive) VDD= 4.5 to 5.5V +5 mA
I
INJ-
Pin Injection Current (negative) VDD= 4.5 to 5.5V -5 mA
8
7
6
5
4
3
2
1
2.5 3 3.5 4 4.5 5 5.5 6
SUPPLY VOLTAGE (VDD)
Maximum FREQUENCY (MHz)
FUNCTIONALITY ISNOT GUARANTEED IN THIS AREA
58
60/72
ST62T45B/E45B
6.3 DC ELECTRICAL CHARACTERISTICS
(TA= -40 to +85°C unless otherwise specified)
Notes:
(1) Hysteresis voltage between switching levels (2) All peripherals running (3) All peripherals in stand-by
Symbol Parameter Test Conditions
Value
Unit
Min. Typ. Max.
V
IL
Input Low Level Voltage All Input pins
V
DD
x 0.3 V
V
IH
Input High Level Voltage All Input pins
V
DD
x 0.7 V
V
Hys
Hysteresis Voltage
(1)
All Input pins
V
DD
=5V
V
DD
=3V
0.2
0.2
V
V
OL
Low Level Output Voltage All Output pins
VDD= 5.0V; IOL=+10µA V
DD
= 5.0V; IOL= + 5mA
0.1
0.8 V
Low Level Output Voltage 20 mA Sink I/O pins
V
DD
= 5.0V; IOL=+10µA
V
DD
= 5.0V; IOL= +10mA
V
DD
= 5.0V; IOL= +20mA
0.1
0.8
1.3
V
OH
High Level Output Voltage All Output pins
VDD= 5.0V; IOL=-10µA V
DD
= 5.0V; IOL= -5.0mA
4.9
3.5
V
R
PU
Pull-up Resistance
All Input pins 40 100 200
ΚΩ
RESET pin 150 350 900
I
IL
I
IH
Input Leakage Current All Input pins but RESET
VIN=VSS(No Pull-Up configured) V
IN=VDD
0.1 1.0
µ
A
Input Leakage Current RESET pin
V
IN=VSS
VIN=V
DD
-8 -16 -30 10
I
DD
Supply Current in RESET Mode
V
RESET=VSS
f
OSC
=8MHz
7mA
Supply Current in RUN Mode
(2)
VDD=5.0V f
INT
=8MHz 7 mA
Supply Current in WAIT Mode
(3)
VDD=5.0V f
INT
=8MHz 2 mA
Supply Current in STOP Mode
(3)
I
LOAD
=0mA
V
DD
=5.0V
10 µA
59
61/72
ST62T45B/E45B
6.4 AC ELECTRICAL CHARACTERISTICS
(TA= -40 to +85°C unless otherwise specified)
Notes:
1. Period for which V
DD
has to be connected at 0V to allow internal Reset function at next power-up.
6.5 A/D CONVERTER CHARACTERISTICS
(TA= -40 to +85°C unless otherwise specified)
Notes:
1. Noise at AV
DD
,AVSS<10mV
2. With oscillator frequencies less than 1MHz, the A/D Converter accuracy is decreased. .
Symbol Parameter Test Conditions
Value
Unit
Min. Typ. Max.
t
REC
Supply Recovery Time
(1)
100 ms
T
WR
Minimum Pulse Width (VDD= 5V) RESET pin NMI pin
100 100
ns
T
WEE
EEPROM Write Time
T
A
=25°C
T
A
=85°C
5
10
10 20
ms
Endurance EEPROM WRITE/ERASE Cycle Q
ALOT
Acceptance 300,000 1 million cycles
Retention EEPROM Data Retention T
A
=55°C 10 years
C
IN
Input Capacitance All Inputs Pins 10 pF
C
OUT
Output Capacitance All Outputs Pins 10 pF
Symbol Parameter Test Conditions
Value
Unit
Min. Typ. Max.
Res Resolution 8 Bit
A
TOT
Total Accuracy
(1) (2)
f
OSC
> 1.2MHz
f
OSC
> 32kHz
±2 ±4
LSB
t
C
Conversion Time f
OSC
=8MHz 70
µ
s
ZIR Zero Input Reading
Conversion result when V
IN=VSS
00 Hex
FSR Full Scale Reading
Conversion result when V
IN=VDD
FF Hex
AD
I
Analog Input Current During Conversion
V
DD
= 4.5V 1.0 µA
AC
IN
Analog Input Capacitance 2 5 pF
60
62/72
ST62T45B/E45B
6.6 TIMER CHARACTERISTICS
(TA= -40 to +85°C unless otherwise specified)
Note*: When available.
6.7 SPI CHARACTERISTICS
(TA= -40 to +85°C unless otherwise specified)
6.8 LCD ELECTRICAL CHARACTERISTICS
(TA= -40 to +85°C unless otherwise specified)
Notes
:
1. The DC offsetrefers to all segment and common outputs. It is the difference between the measured voltage value and nominal value for every voltage level.
2. An external resistor network is required when VLCD is lower then 4.5V.
6.9 PSS ELECTRICAL CHARACTERISTICS (When available)
(TA= -40 to +85°C unless otherwise specified
Symbol Parameter Test Conditions
Value
Unit
Min. Typ. Max.
f
IN
Input Frequency on TIMER Pin* MHz
t
W
Pulse Width at TIMER Pin*
V
DD
= 3.0V
V
DD
>4.5V
1
125
µ
s
ns
f
INT
8
----------
Symbol Parameter Test Conditions
Value
Unit
Min. Typ. Max.
F
CL
Clock Frequency Applied on Scl 1 MHz
t
SU
Set-up Time Applied on Sin 50 ns
t
h
Hold Time Applied onSin 100 ns
Symbol Parameter Test Conditions
Value
Unit
Min. Typ. Max.
V
os
DC Offset Voltage V
LCD
= Vdd, no load 50 mV
V
OH
COM High Level, Output Voltage
SEG High Level, Output Voltage
I=100µA, V
LCD
=5V
I=50µA, V
LCD
=5V
4.5 V
V
OL
COM Low Level, Output Voltage
SEG Low Level, Output Voltage
I=100µA, V
LCD
=5V
I=50µA, V
LCD
=5V
0.5
V
LCD
Display Voltage See Note 2 VDD-0.2 10
Symbol Parameter Test Conditions
Value
Unit
Min. Typ. Max.
V
PSS
PSS pin Input Voltage Vss V
DD
V
I
PSS
PSS pin Input Current
V
PSS
=5.0V,TA=25°C PSS Running PSS Stopped
350
1
µA
61
63/72
ST62T45B/E45B
7 GENERAL INFORMATION
7.1 PACKAGE MECHANICAL DATA Figure 32. 52-Pin Plastic Quad Flat Package
Figure 33. 52-Pin Ceramic Quad Flat Package with Window
Dim
mm inches
Min Typ Max Min Typ Max
A
3.40 0.134
A1 0.25 0.010 A2
2.55 2.80 3.05 0.100 0.110 0.120
B 0.35 0.50 0.014 0.020 C 0.13 0.23 0.005 0.009 D
16.95 17.20 17.45 0.667 0.677 0.687
D1 13.90 14.00 14.10 0.547 0.551 0.555 D3 12.00 0.472
E
16.95 17.20 17.45 0.667 0.677 0.687
E1 13.90 14.00 14.10 0.547 0.551 0.555 E3 12.00 0.472
e
1.00 0.039
K 0° 7° 0° 7° L
0.65 0.80 0.95 0.026 0.031 0.037
L1 1.60 0.063
M
Number of Pins
N 52
PQFP52
Dim
mm inches
Min Typ Max Min Typ Max
A
3.27 0.129
A1 0.50 0.020
B 0.35 0.40 0.50 0.014 0.016 0.020 C 0.13 0.15 0.23 0.005 0.006 0.009 D 16.65 17.20 17.75 0.656 0.677 0.699
D1
13.57 13.97 14.37 0.566
D2 13.06 13.46 13.86 0.514 0.530 0.546 D3 12.00 0.472
e
1.00 0.039
G 12.70 0.500
G2 0.96 0.038
L
0.35 0.80 0.014 0.031
Ø 8.31 0.327
Number of Pins
N 52
CQFP052W
62
64/72
ST62T45B/E45B
GENERAL INFORMATION (Continued)
7.2 PACKAGE THERMAL CHARACTERISTIC
7.3 ORDERING INFORMATION Table 28. OTP/EPROM VERSION ORDERING INFORMATION
Symbol Parameter Test Conditions
Value
Unit
Min. Typ. Max.
RthJA Thermal Resistance
PQFP52 70
°C/W
CQFP52W 70
Sales Type
Program
Memory (Bytes)
I/O Temperature Range Package
ST62E45BG1 3884 (EPROM)
11 to 19
0to70°C CQFP52W
ST62T45BQ6 3884 (OTP) -40 to 85°C PQFP52
63
March 1998 65/72
R
Rev. 2.3
ST62P45B
8-BIT FASTROM MCU WITH LCD DRIVER,
EEPROM AND A/D CONVERTER
3.0 to 6.0V Supply Operating Range
-40 to +85°C Operating Temperature Range
Run, Wait and Stop Modes
5 Interrupt Vectors
Look-up Table capability in Program Memory
Data Storage in Program Memory: User selectable size
Data RAM: 128 bytes
Data EEPROM: 128 bytes
User Programmable Options
19 I/O pins, fully programmable as:
– Input with pull-up resistor – Input without pull-up resistor – Input with interrupt generation – Open-drain or push-pull output – Analog Input – LCD segments (8 combiport lines)
4 I/O lines can sink up to 20mA to drive LEDs or TRIACs directly
Two 8-bit Timer/Counter with 7-bit
programmable prescaler
Digital Watchdog
8-bit A/D Converter with 7 analog inputs
8-bit Synchronous Peripheral Interface (SPI)
LCD driver with 24 segment outputs, 4
backplane outputs and selectable multiplexing ratio.
32kHz oscillator for stand-by LCD operation
On-chip Clock oscillatorcan be driven byQuartz
Crystal or Ceramic resonator
One external Non-Maskable Interrupt
ST6245-EMU2 Emulation and Development
System (connects to an MS-DOS PC via a parallel port).
DEVICE SUMMARY
PQFP52
DEVICE
ROM
(Bytes)
I/O Pins
ST62P45B 3884 11 to 19
64
66/72
ST62P45B
1 GENERAL DESCRIPTION
1.1 INTRODUCTION The ST62P45B is the Factory Advanced Service
T
echnique ROM (FASTROM) versions of
ST62T45B OTP devices. It offers the same functionality as OTP devices,
selecting as FASTROM options the options de­fined in the programmable option byte of the OTP version.
1.2 ORDERING INFORMATION
The following section deals with the procedure for transfer of customer codes to SGS-THOMSON.
1.2.1 Transfer of Customer Code
Customer code is made up of the ROM contents and the list of the selected FASTROM options. The ROM contents are to be sent on diskette, or by electronic means, with the hexadecimal file generated by the development tool. All unused bytes must be set to FFh.
The selected options are communicated to SGS­THOMSON using the correctly filled OPTION LIST appended.
1.2.2 Listing Generation and Verification
When SGS-THOMSON receives the user’s ROM contents, a computer listing is generated from it. This listing refers exactly to the ROM contents and options which will be used to produce the speci­fied MCU. The listing is then returned to the cus­tomer who must thoroughly check, complete, sign and return it to SGS-THOMSON. The signed list­ing forms a part of the contractual agreement for the production of the specific customer MCU.
The SGS-THOMSON Sales Organization will be pleased to provide detailed information on con­tractual points.
Table 29. ROM Memory Map for ST62P45B
Table 30. FASTROM version Ordering Information
Device Address Description
0000h-007Fh
0080h-0F9h 0FA0h-0FEFh 0FF0h-0FF7h 0FF8h-0FFBh
0FFCh-0FFDh
0FFEh-0FFFh
Reserved
User ROM
Reserved
Interrupt Vectors
Reserved
NMI Vector
Reset Vector
Sales Type ROM I/O Temperature Range Package
ST62P45BQ1/XXX ST62P45BQ6/XXX
3884 11 to 19
0 to +70°C
-40 to 85°C
PQFP52
65
67/72
ST62P45B
ST62P45B FASTROMMICROCONTROLLER OPTION LIST
Customer . . . ......................
Address .........................
.........................
Contact . . . ......................
PhoneNo .........................
Reference . . . ......................
SGS-THOMSON Microelectronics references
Device: [ ] ST62P45B Package: [ ] Plastic Quad Flat Package (Tape & Reel) Temperature Range: [ ] 0°Cto+70°C []-40°Cto+85°C Watchdog Selection: [ ] Software Activation
[ ] Hardware Activation NMI Pull-Up Selection: [ ] Yes [ ] No TIMER Pull-Up Selection: [ ] Yes [ ] No
Readout Protection: [ ] Standard
[ ] Enabled
Comments : Number of segments and backplanes used: Supply Operating Range in the application: Oscillator Fequency in the application:
Notes . . . ......................
Signature . . . ......................
Date .........................
66
68/72
ST62P45B
Notes:
67
March 1998 69/72
R
Rev. 2.3
ST6245B
8-BIT ROM MCU WITH LCD DRIVER,
EEPROM AND A/D CONVERTER
3.0 to 6.0V Supply Operating Range
-40 to +85°C Operating Temperature Range
Run, Wait and Stop Modes
5 Interrupt Vectors
Look-up Table capability in Program Memory
Data Storage in Program Memory: User selectable size
Data RAM: 128 bytes
Data EEPROM: 128 bytes
User Programmable Options
19 I/O pins, fully programmable as:
– Input with pull-up resistor – Input without pull-up resistor – Input with interrupt generation – Open-drain or push-pull output – Analog Input – LCD segments (8 combiport lines)
4 I/O lines can sink up to 20mA to drive LEDs or TRIACs directly
Two 8-bit Timer/Counter with 7-bit
programmable prescaler
Digital Watchdog
8-bit A/D Converter with 7 analog inputs
8-bit Synchronous Peripheral Interface (SPI)
LCD driver with 24 segment outputs, 4
backplane outputs and selectable multiplexing ratio.
32kHz oscillator for stand-by LCD operation
On-chip Clock oscillatorcan be driven byQuartz
Crystal or Ceramic resonator
One external Non-Maskable Interrupt
ST6245-EMU2 Emulation and Development
System (connects to an MS-DOS PC via a parallel port).
DEVICE SUMMARY
PQFP52
DEVICE
ROM
(Bytes)
I/O Pins
ST6245B 3884 11 to 19
1
70/72
ST6245B
1 GENERAL DESCRIPTION
1.1 INTRODUCTION
The ST6245B is mask programmed ROM version of ST62T45B OTP devices.
It offers the same functionality as OTP devices, selecting as ROM options the options defined in the programmable option byte of the OTP version.
Figure 1. Programming wave form
1.2 ROM READOUT PROTECTION
If the ROM READOUT PROTECTION option is selected, a protection fuse can be blown to pre­vent any access to the program memory content.
In case the user wants to blow this fuse, high volt­age must be applied on the TEST pin.
Figure 2. Programming Circuit
Note: ZPD15 is used for overvoltage protection
VR02001
0.5s min
15 10
5
14V typ
100 s max
t
t
4mA typ
100mA
150 s typ
max
TEST
TEST
VR02003
PROTECT
ZPD15
5V
V
SS
V
DD
TEST
47 F
m
100nF
100nF
15V
14V
1
71/72
ST6245B
ST6245B MICROCONTROLLER OPTION LIST
Customer . . . ......................
Address .........................
.........................
Contact . . . ......................
PhoneNo .........................
Reference . . . ......................
SGS-THOMSON Microelectronics references
Device: [ ] ST6245B Package: [ ] Plastic Quad Flat Package (Tape & Reel) Temperature Range: [ ] 0°Cto+70°C []-40°Cto+85°C Special Marking: [ ] No [ ] Yes ”_ _ _ _ _ _ _ _ _ _ _ ” Authorized characters are letters, digits, ’.’, ’-’, ’/’ and spaces only. Maximum character count: PQFP52: 10
Watchdog Selection: [ ] Software Activation
[ ] Hardware Activation NMI Pull-Up Selection: [ ] Yes [ ] No TIMER Pull-Up Selection: [ ] Yes [ ] No
ROM Readout Protection: [ ] Standard (Fuse cannot be blown)
[ ] Enabled (Fuse can be blown by the customer)
Note: No part is delivered with protected ROM.
The fuse must be blown for protection to be effective.
Comments : Number of segments and backplanes used: Supply Operating Range in the application: Oscillator Fequency in the application:
Notes . . . ......................
Signature . . . ......................
Date .........................
1
72/72
ST6245B
1.3 ORDERING INFORMATION
The following section deals with the procedure for transfer of customer codes to SGS-THOMSON.
1.3.1 Transfer of Customer Code
Customer code is made up of the ROM contents and the list of the selected mask options. The ROM contents are to be sent on diskette, or by electronic means, with the hexadecimal file gener­ated by the development tool. All unused bytes must be set to FFh.
The selected mask options are communicated to SGS-THOMSON using the correctly filled OP­TION LIST appended.
1.3.2 Listing Generation and Verification
When SGS-THOMSON receives the user’s ROM contents, a computer listing is generated from it. This listing refers exactly to the mask which will be used to produce the specified MCU. The listing is then returned to the customer who must thorough-
ly check, complete, sign and return it to SGS-THOMSON. The signed listing forms a part of the contractual agreement for the creation of the specific customer mask.
The SGS-THOMSON Sales Organization will be pleased to provide detailed information on con­tractual points.
Table 1. ROM Memory Map for ST6245B
Table 2. ROM version Ordering Information
Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without the express written approval of SGS-THOMSON Microelectronics.
1998 SGS-THOMSON Microelectronics - All rights reserved.
Printed in France by Imprimerie AGL
Purchase of I
2
C Components by SGS-THOMSONMicroelectronics conveys a license under the Philips I2C Patent. Rights to use these
components in an I
2
C system is granted provided that the system conforms to the I2C Standard Specification as defined by Philips.
SGS-THOMSON Microelectronics Group of Companies
Australia - Brazil - Canada - China - France - Germany - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands -
Singapore Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.
Device Address Description
0000h-007Fh
0080h-0F9h 0FA0h-0FEFh 0FF0h-0FF7h 0FF8h-0FFBh
0FFCh-0FFDh
0FFEh-0FFFh
Reserved
User ROM
Reserved
Interrupt Vectors
Reserved
NMI Vector
Reset Vector
Sales Type ROM I/O Temperature Range Package
ST6245BQ1/XXX ST6245BQ6/XXX
3884 11 to 19
0 to +70°C
-40 to 85°C
PQFP52
1
Loading...