Datasheet PI74ALVCH16501A, PI74ALVCH16501V Datasheet (PERICOM)

Page 1
1
PS8133A 01/31/00
12345678901234567890123456789012123456789012345678901234567890121234567890123456789012345678901212345678901234567890123456789012123456789012
12345678901234567890123456789012123456789012345678901234567890121234567890123456789012345678901212345678901234567890123456789012123456789012
PI74ALVCH16501
18-Bit Universal Bus Transceiver
With 3-State Outputs
Logic Block Diagram
Pericom Semiconductor’s PI74ALVCH series of logic circuits are produced in the Company’s advanced 0.5 micron CMOS technology, achieving industry leading speed.
The 18-bit PI74ALVCH16501 univeral bus transceiver is designed for 2.3V to 3.6V VCC operation.
Data flow in each direction is controlled by Output Enable (OEAB and OEBA), Latched Enable (LEAB and LEBA), and CLOCK (CLKAB and CLKBA) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is HIGH. When LEAB is LOW, the A data is latched if CLKAB is held at a high or low logic level. If LEAB is LOW, the A-bus is stored in the latch/flip-flop on the low-to-high transition of CLKAB. When OEAB is HIGH, the outputs are active. When OEAB is LOW, the outputs are in the high­impedance state.
Data flow for B to A is similar to that of A to B but uses OEBA, LEBA, and CLKBA. The Output Enables are complementary (OEAB is active HIGH and OEBA is active LOW).
To ensure the high-impedance state during power up or power down, OEBA should be tied to VCC through a pull-up resistor and OEAB should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.
Product Features
PI74AL VCH16501 is designed for low voltage operation
VCC = 2.3V to 3.6V
Hysteresis on all inputs
T ypical V
OLP
(Output Ground Bounce)
< 0.8V at VCC = 3.3V , TA = 25°C
T ypical V
OHV
(Output VOH Undershoot)
< 2.0V at V
CC
= 3.3V , TA = 25°C
Bus Hold retains last active bus state during 3-ST ATE
eliminating the need for external pullup resistors
Industrial operation at –40°C to +85°C
Packages available:
– 48-pin 240 mil wide plastic TSSOP (A) – 48-pin 300 mil wide plastic SSOP (V)
Page 2
PI74ALVCH16501
18-BIT UNIVERSAL BUS TRANSCEIVER
2
PS8133A 01/31/00
12345678901234567890123456789012123456789012345678901234567890121234567890123456789012345678901212345678901234567890123456789012123456789012
Pin Name Description
O E Output Enable Input (Active HIGH) L E Latch Enable (Active HIGH) C LK Clock Input (Active HIGH) A x Data I/O Bx Data I/O GND Ground VCC Power
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34
33 25 26 27 28
32
31
30
29
Product Pin Description
Truth Table
(1)
Notes:
1 . H = High Signal Level
L = Low Signal Level Z = High Impedance = LOW-to-HIGH Transition
† A-to-B data flow is shown: B-to-A flow is similar but
uses OEBA, LEBA, CLKBA.
‡ Output level before the indicated steady-state input
conditions were established, provided that CLKAB is HIGH before LEAB goes LOW.
§ Output level before the indicated steady-state input conditions were established.
Product Pin Configuration
56-PIN
V-56 A-56
OEAB
LEAB
A1
GND
A2 A3
V
CC A4
A5 A6
GND
A7 A8
A9 A10 A11 A12
GND
A13 A14 A15
V
CC A16
A17
GND
A18
OEBA
LEBA
GND CLKAB B1 GND B2 B3 V
CC
B4 B5 B6 GND B7 B8 B9 B10 B11 B12 GND B13 B14 B15 VCC B16 B17 GND B18 CLKBA GND
stupnI
BtuptuO
BAEOBAELBAKLCA
LX X X Z HH X L L HH X H H HL
LL
HL
HH HL H X B0 HL L X §0B
Page 3
PI74ALVCH16501
18-BIT UNIVERSAL BUS TRANSCEIVER
3
PS8133A 01/31/00
12345678901234567890123456789012123456789012345678901234567890121234567890123456789012345678901212345678901234567890123456789012123456789012
Note:
1 . Unused control inputs must be held HIGH or LOW to prevent them from floating.
sretemaraPnoitpircseDsnoitidnoCtseT.niM.pyT.xaMstinU
V
CC
egatloVylppuS3.26.3
V
V
HI
egatloVHGIHtupnI
V
CC
V7.2otV3.2=7.1
V
CC
V6.3otV7.2=0.2
V
LI
egatloVWOLtupnI
V
CC
V7.2otV3.2=7.0
V
CC
V6.3otV7.2=8.0
V
NI
egatloVtupnI0V
CC
V
TUO
egatloVtuptuO0V
CC
I
HO
tnerruCtuptuOlevel-hgiH
V
CC
V3.2=21-
Am
V
CC
V7.2=21-
V
CC
V0.3=42-
I
LO
tnerruCtuptuOlevel-woL
V
CC
V3.2=21
V
CC
V7.2=21
V
CC
V0.3=42
T
A
erutarepmeTriA-eerFgnitarepO04-58C°
Recommended Operating Conditions
(1)
Storage Temperature ........................................................... –65°C to +150°C
Ambient Temperature with Power Applied ........................ –40°C to +85°C
Input Voltage Range, V
IN
......................................................
–0.5V to V
CC
+0.5V
Output Voltage Range, V
OUT
...............................................
–0.5V to V
CC
+0.5V
DC Input Voltage ....................................................................–0.5V to +5.0V
DC Output Current ............................................................................ 100 mA
Power Dissipation .................................................................................. 1.0W
Note:
Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
Maximum Ratings
(Above which the useful life may be impaired. For user guidelines, not tested.)
Page 4
PI74ALVCH16501
18-BIT UNIVERSAL BUS TRANSCEIVER
4
PS8133A 01/31/00
12345678901234567890123456789012123456789012345678901234567890121234567890123456789012345678901212345678901234567890123456789012123456789012
DC Electrical Characteristics (Over the Operating Range, TA = –40°C to +85°C, VCC = 3.3V ± 10%)
sretemaraPsnoitidnoCtseTV
CC
)1(
.niM.pyT
)2(
.xaMstinU
V
HO
I
HO
001-= µA.xaMot.niMV
CC
-2.0
V
I
HO
AM6-=V
HI
=V7.1V3.20.2
I
HO
21-=mA
V
HI
=V7.1V3.27.1
V
HI
=V0.27.2V 2.2
V
HI
=V0.2V0.34.2
I
HO
42-=mA VHIV0.2=V0.30.2
V
LO
I
LO
001= µA.xaMot.niM2.0
I
LO
=Am6V
LI
=V7.0V3.24.0
I
LO
21=mA
V
LI
=V7.0V3.27.0
V
LI
=V8.0V7.24.0
I
LO
=Am42V
LI
=V8.0V0.355.0
I
I
VI=V
CC
DNGroV6.35±
µA
I
I
)dloH(
)3(
VI=V7.0
V3.2
54
V
I
=V7.154-
V
I
=V8.0
V0.3
57
V
I
=V0.257-
V
I
=V6.3ot0V6.3005±
I
ZO
)4(
VO=V
CC
DNGroV6.301±
I
CC
VI=V
CC
DNGroI
O
0=V6.304
I
CC
VtatupnienO
CC
VtastupnirehtO,V6.0-
CC
DNGroV6.3otV3057
C
I
stupnIlortnoCV
I
=V
CC
DNGroV3.34Fp
C
OI
stropBroAV
O
=V
CC
DNGroV3.38Fp
Notes:
1. For Max. or Min. conditions, use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at VCC = 3.3V, +25°C ambient and maximum loading.
3. Bus Hold maximum dynamic current required to switch the input from one state to another.
4. For I/O ports, the IOZ includes the input leakage current.
Page 5
PI74ALVCH16501
18-BIT UNIVERSAL BUS TRANSCEIVER
5
PS8133A 01/31/00
12345678901234567890123456789012123456789012345678901234567890121234567890123456789012345678901212345678901234567890123456789012123456789012
Timing Requirements over Operating Range
Switching Characteristics Over Operating Range
(1)
Pericom Semiconductor Corporation
2380 Bering Drive • San Jose, CA 95131 • 1-800-435-2336 • Fax (408) 435-1100 • http://www.pericom.com
sretemaraP
morF
)tupnI(
oT
)tuptuO(
snoitidnoC
)1(
V
CC
V2.0±V5.2=V
CC
V7.2=VCCV.0±V3.3=
stinU
.niM
)2(
.xaM.niM
)2(
.xaM.niM
)2(
.xaM
f
XAM
C
L
Fp05=
R
L
005=
051051051zHM
t
DP
BroAAroB2.14.55.419.3
sn
ELBroA6.13.63.53.16.4
KLCBroA7.17.66.54.19.4
t
NE
BAEOB 1.13.63.50.16.4
t
SID
BAEOB 2.24.67.54.10.5
t
NE
ABEOA 4.18.60.61.10.5
t
SID
ABEOA 0.25.56.43.12.4
Notes:
1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
sretemaraPnoitpircseDsnoitidnoC
)1(
V
CC
V2.0±V5.2=V
CC
V7.2=V
CC
V3.0±V3.3=
stinU
.niM.xaM.niM.xaM.niM.xaM
f
KCOLC
ycneuqerfkcolC
C
L
Fp05=
R
L
005=
005100510 051zHM
t
W
esluP noitaruD
hgihEL3.33.33.3
sn
wolrohgihKLC3.33.33.3
t
US
puteS
emit
KLCerofebataD 2.21.27.1 ELerofebataD hgihKLC,9.16.15.1 ELerofebataD wolKLC,3.11.10.1
t
H
dloH
emit
KLCretfaataD 6.06.07.0
ELretfaataD wolrohgihKLC4.17.14.1
/t v
)2(
llaFroesiRnoitisnarTtupnI0010010 01V/sn
Notes:
1. See test circuit and waveforms.
2. Unused control inputs must be held HIGH or LOW to prevent them from floating.
Operating Characteristics, TA = 25ºC
retemaraPsnoitidnoCtseT
V
CC
V2.0±V5.2=VCCV3.0±V3.3=
stinU
lacipyT
C
DP
noitapissiDrewoP
ecnaticapaC
delbanEstuptuO
C
L
zHM01=f,Fp05=
4445
Fp
delbasiDstuptuO66
Loading...