4K/128 OTP/ROM/ROMless low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
Product specification
Supersedes data of 1999 Apr 01
IC28 Data Handbook
2000 Jan 20
Page 2
Philips SemiconductorsProduct specification
80C51 8-bit microcontroller family
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
80C51/87C51/80C31
DESCRIPTION
The Philips 8XC51/31 is a high-performance static 80C51 design
fabricated with Philips high-density CMOS technology with operation
from 2.7V to 5.5V .
The 8XC51/31 contains a 4k × 8 ROM, a 128 × 8 RAM, 32 I/O lines,
three 16-bit counter/timers, a six-source, four-priority level nested
interrupt structure, a serial I/O port for either multi-processor
communications, I/O expansion or full duplex UART, and on-chip
oscillator and clock circuits.
In addition, the device is a low power static design which offers a
wide range of operating frequencies down to zero. Two software
selectable modes of power reduction—idle mode and power-down
mode are available. The idle mode freezes the CPU while allowing
the RAM, timers, serial port, and interrupt system to continue
functioning. The power-down mode saves the RAM contents but
freezes the oscillator, causing all other chip functions to be
inoperative. Since the design is static, the clock can be stopped
without loss of user data and then the execution resumed from the
point the clock was stopped.
SELECTION TABLE
For applications requiring more ROM and RAM,
see the 8XC52/54/58/80C32, 8XC51FA/FB/FC/80C51FA,
and 8XC51RA+/RB+/RC+/80C51RA+ data sheet.
ROM/EPROM
Memory Size
(X by 8)
80C31/8XC51
0K/4K128NoNo
80C32/8XC52/54/58
0K/8K/16K/32K256NoNo
80C51FA/8XC51FA/FB/FC
0K/8K/16K/32K256YesNo
80C51RA+/8XC51RA+/RB+/RC+
0K/8K/16K/32K512YesYes
8XC51RD+
64K1024YesYes
RAM Size
(X by 8)
Programmable
Timer Counter
(PCA)
Hardware
Watch Dog
Timer
FEA TURES
•8051 Central Processing Unit
– 4k × 8 ROM (80C51)
– 128 × 8 RAM
– Three 16-bit counter/timers
– Boolean processor
– Full static operation
– Low voltage (2.7V to 5.5V@ 16MHz) operation
•Memory addressing capability
– 64k ROM and 64k RAM
•Power control modes:
– Clock can be stopped and resumed
– Idle mode
– Power-down mode
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
PIN DESCRIPTIONS
PIN NUMBER
MNEMONICDIPLCCQFPTYPE NAME AND FUNCTION
V
SS
V
CC
P0.0–0.739–32 43–36 37–30I/OPort 0: Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to
P1.0–P1.71–82–940–44,
P2.0–P2.721–28 24–31 18–25I/OPort 2: Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s
P3.0–P3.710–1711,
RST9104IReset: A high on this pin for two machine cycles while the oscillator is running, resets the
ALE/PROG303327OAddress Latch Enable/Program Pulse: Output pulse for latching the low byte of the
PSEN293226OProgram Store Enable: The read strobe to external program memory. When the 8XC51/31
EA/V
PP
XTAL1192115ICrystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator
XTAL2182014OCrystal 2: Output from the inverting oscillator amplifier.
NOTE:
To avoid “latch-up” effect at power-on, the voltage on any pin at any time must not be higher than V
202216IGround: 0V reference.
404438IPower Supply: This is the power supply voltage for normal, idle, and power-down operation.
them float and can be used as high-impedance inputs. Port 0 is also the multiplexed
low-order address and data bus during accesses to external program and data memory. In
this application, it uses strong internal pull-ups when emitting 1s. Port 0 also outputs the
code bytes during program verification and received code bytes during EPROM
programming. External pull-ups are required during program verification.
10115IRxD (P3.0): Serial input port
11137OTxD (P3.1): Serial output port
12148IINT0 (P3.2): External interrupt
13159IINT1 (P3.3): External interrupt
141610IT0 (P3.4): Timer 0 external input
151711IT1 (P3.5): Timer 1 external input
161812OWR (P3.6): External data memory write strobe
171913ORD (P3.7): External data memory read strobe
313529IExternal Access Enable/Programming Supply Voltage: EA must be externally held low
I/OPort 1: Port 1 is an 8-bit bidirectional I/O port with internal pull-ups. Port 1 pins that have 1s
written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs,
port 1 pins that are externally pulled low will source current because of the internal pull-ups.
(See DC Electrical Characteristics: I
during program memory verification. Alternate functions for Port 1 include:
written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs,
port 2 pins that are externally being pulled low will source current because of the internal
pull-ups. (See DC Electrical Characteristics: IIL). Port 2 emits the high-order address byte
during fetches from external program memory and during accesses to external data memory
that use 16-bit addresses (MOVX @DPTR). In this application, it uses strong internal
pull-ups when emitting 1s. During accesses to external data memory that use 8-bit addresses
(MOV @Ri), port 2 emits the contents of the P2 special function register. Some Port 2 pins
receive the high order address bits during EPROM programming and verification.
I/OPort 3: Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s
written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs,
port 3 pins that are externally being pulled low will source current because of the pull-ups.
(See DC Electrical Characteristics: IIL). Port 3 also serves the special features of the 80C51
family, as listed below:
device. An internal diffused resistor to VSS permits a power-on reset using only an external
capacitor to VCC.
address during an access to external memory. In normal operation, ALE is emitted at a
constant rate of 1/6 the oscillator frequency, and can be used for external timing or clocking.
Note that one ALE pulse is skipped during each access to external data memory. This pin is
also the program pulse input (PROG
setting SFR auxiliary.0. With this bit set, ALE will be active only during a MOVX instruction.
is executing code from the external program memory, PSEN is activated twice each
machine cycle, except that two PSEN activations are skipped during each access to
external data memory. PSEN is not activated during fetches from internal program memory.
to enable the device to fetch code from external program memory locations 0000H and
0FFFH. If EA
program counter contains an address greater than 0FFFH. This pin also receives the
12.75V programming supply voltage (VPP) during EPROM programming. If security bit 1 is
programmed, EA will be internally latched on Reset.
circuits.
is held high, the device executes from internal program memory unless the
). Port 1 also receives the low-order address byte
IL
) during EPROM programming. ALE can be disabled by
80C51/87C51/80C31
+ 0.5V or VSS – 0.5V, respectively.
CC
2000 Jan 20
6
Page 7
Philips SemiconductorsProduct specification
80C51 8-bit microcontroller family
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
TH0Timer High 08CH00H
TH1Timer High 18DH00H
TH2#Timer High 2CDH00H
TL0Timer Low 08AH00H
TL1Timer Low 18BH00H
TL2#Timer Low 2CCH00H
TMODTimer Mode89HGA TEC/TM1M0GATEC/TM1M000H
* SFRs are bit addressable.
# SFRs are modified from or added to the 80C51 SFRs.
– Reserved bits.
1. Reset value depends on reset source.
2. LPEP – Low Power EPROM operation (OTP/EPROM only)
3. Not available on 80C31.
SM0/FE
8F8E8D8C8B8A8988
CFCECDCCCBCAC9C8
SM1SM2RENTB8RB8TIRI00H
2000 Jan 20
7
Page 8
Philips SemiconductorsProduct specification
80C51 8-bit microcontroller family
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
80C51/87C51/80C31
OSCILLA T OR CHARACTERISTICS
XTAL1 and XTAL2 are the input and output, respectively, of an
inverting amplifier . The pins can be configured for use as an on-chip
oscillator, as shown in the logic symbol.
To drive the device from an external clock source, XTAL1 should be
driven while XTAL2 is left unconnected. There are no requirements
on the duty cycle of the external clock signal, because the input to
the internal clock circuitry is through a divide-by-two flip-flop.
However, minimum and maximum high and low times specified in
the data sheet must be observed.
Reset
A reset is accomplished by holding the RST pin high for at least two
machine cycles (24 oscillator periods), while the oscillator is running.
To insure a good power-up reset, the RST pin must be high long
enough to allow the oscillator time to start up (normally a few
milliseconds) plus two machine cycles.
Stop Clock Mode
The static design enables the clock speed to be reduced down to
0 MHz (stopped). When the oscillator is stopped, the RAM and
Special Function Registers retain their values. This mode allows
step-by-step utilization and permits reduced system power
consumption by lowering the clock frequency down to any value. For
lowest power consumption the Power Down mode is suggested.
Idle Mode
In idle mode (see Table 2), the CPU puts itself to sleep while all of
the on-chip peripherals stay active. The instruction to invoke the idle
mode is the last instruction executed in the normal operating mode
before the idle mode is activated. The CPU contents, the on-chip
RAM, and all of the special function registers remain intact during
this mode. The idle mode can be terminated either by any enabled
interrupt (at which time the process is picked up at the interrupt
service routine and continued), or by a hardware reset which starts
the processor in the same manner as a power-on reset.
Power-Down Mode
To save even more power, a Power Down mode (see Table 2) can
be invoked by software. In this mode, the oscillator is stopped and
the instruction that invoked Power Down is the last instruction
executed. The on-chip RAM and Special Function Registers retain
their values down to 2.0V and care must be taken to return VCC to
the minimum specified operating voltages before the Power Down
Mode is terminated.
For the 87C51 and 80C51 either a hardware reset or external
interrupt can be used to exit from Power Down. Reset redefines all
the SFRs but does not change the on-chip RAM. An external
interrupt allows both the SFRs and the on-chip RAM to retain their
values. WUPD (AUXR1.3–Wakeup from Power Down) enables or
disables the wakeup from power down with external interrupt.
Where:
WUPD = 0 Disable
WUPD = 1 Enable
To properly terminate Power Down the reset or external interrupt
should not be executed before V
operating level and must be held active long enough for the
oscillator to restart and stabilize (normally less than 10ms).
With an external interrupt, INT0 or INT1 must be enabled and
configured as level-sensitive. Holding the pin low restarts the
oscillator but bringing the pin back high completes the exit. Once the
interrupt is serviced, the next instruction to be executed after RETI
will be the one following the instruction that put the device into
Power Down.
For the 80C31, wakeup from power down is always enabled.
is restored to its normal
CC
LPEP
The eprom array contains some analog circuits that are not required
when V
4V. The LPEP bit (AUXR.4), when set, will powerdown these analog
circuits resulting in a reduced supply current. This bit should be set
ONLY for applications that operate at a V
is less than 4V, but are required for a VCC greater than
CC
less tan 4V.
CC
Design Consideration
•When the idle mode is terminated by a hardware reset, the device
normally resumes program execution, from where it left off, up to
two machine cycles before the internal reset algorithm takes
control. On-chip hardware inhibits access to internal RAM in this
event, but access to the port pins is not inhibited. To eliminate the
possibility of an unexpected write when Idle is terminated by reset,
the instruction following the one that invokes Idle should not be
one that writes to a port pin or to external memory.
ONCE Mode
The ONCE (“On-Circuit Emulation”) Mode facilitates testing and
debugging of systems without the device having to be removed from
the circuit. The ONCE Mode is invoked by:
1. Pull ALE low while the device is in reset and PSEN
2. Hold ALE low as RST is deactivated.
While the device is in ONCE Mode, the Port 0 pins go into a float
state, and the other port pins and ALE and PSEN
high. The oscillator circuit remains active. While the 8XC51/31 is in
this mode, an emulator or test CPU can be used to drive the circuit.
Normal operation is restored when a normal reset is applied.
is high;
are weakly pulled
Table 2. External Pin Status During Idle and Power-Down Modes
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
80C51/87C51/80C31
Programmable Clock-Out
A 50% duty cycle clock can be programmed to come out on P1.0.
This pin, besides being a regular I/O pin, has two alternate
functions. It can be programmed:
1. to input the external clock for Timer/Counter 2, or
2. to output a 50% duty cycle clock ranging from 61Hz to 4MHz at a
16MHz operating frequency.
To configure the Timer/Counter 2 as a clock generator, bit C/T2 (in
T2CON) must be cleared and bit T20E in T2MOD must be set. Bit
TR2 (T2CON.2) also must be set to start the timer.
The Clock-Out frequency depends on the oscillator frequency and
the reload value of Timer 2 capture registers (RCAP2H, RCAP2L)
as shown in this equation:
Oscillator Frequency
4 (65536 * RCAP2H, RCAP2L)
Where:
(RCAP2H,RCAP2L) = the content of RCAP2H and RCAP2L
taken as a 16-bit unsigned integer.
In the Clock-Out mode Timer 2 roll-overs will not generate an
interrupt. This is similar to when it is used as a baud-rate generator.
It is possible to use Timer 2 as a baud-rate generator and a clock
generator simultaneously. Note, however, that the baud-rate and the
Clock-Out frequency will be the same.
TIMER 2 OPERATION
Timer 2
Timer 2 is a 16-bit Timer/Counter which can operate as either an
event timer or an event counter, as selected by C/T
function register T2CON (see Figure 1). Timer 2 has three operating
modes:Capture, Auto-reload (up or down counting) ,and Baud Rate
Generator, which are selected by bits in the T2CON as shown in
Table 3.
2* in the special
Capture Mode
In the capture mode there are two options which are selected by bit
EXEN2 in T2CON. If EXEN2=0, then timer 2 is a 16-bit timer or
counter (as selected by C/T2* in T2CON) which, upon overflowing
sets bit TF2, the timer 2 overflow bit. This bit can be used to
generate an interrupt (by enabling the Timer 2 interrupt bit in the
IE register). If EXEN2= 1, Timer 2 operates as described above, but
with the added feature that a 1- to -0 transition at external input
T2EX causes the current value in the Timer 2 registers, TL2 and
TH2, to be captured into registers RCAP2L and RCAP2H,
respectively. In addition, the transition at T2EX causes bit EXF2 in
T2CON to be set, and EXF2 like TF2 can generate an interrupt
(which vectors to the same location as Timer 2 overflow interrupt.
The Timer 2 interrupt service routine can interrogate TF2 and EXF2
to determine which event caused the interrupt). The capture mode is
illustrated in Figure 2 (There is no reload value for TL2 and TH2 in
this mode. Even when a capture event occurs from T2EX, the
counter keeps on counting T2EX pin transitions or osc/12 pulses.).
Auto-Reload Mode (Up or Down Counter)
In the 16-bit auto-reload mode, Timer 2 can be configured (as either
a timer or counter (C/T2* in T2CON)) then programmed to count up
or down. The counting direction is determined by bit DCEN(Down
Counter Enable) which is located in the T2MOD register (see
Figure 3). When reset is applied the DCEN=0 which means Timer 2
will default to counting up. If DCEN bit is set, Timer 2 can count up
or down depending on the value of the T2EX pin.
Figure 4 shows Timer 2 which will count up automatically since
DCEN=0. In this mode there are two options selected by bit EXEN2
in T2CON register. If EXEN2=0, then T imer 2 counts up to 0FFFFH
and sets the TF2 (Overflow Flag) bit upon overflow. This causes the
Timer 2 registers to be reloaded with the 16-bit value in RCAP2L
and RCAP2H. The values in RCAP2L and RCAP2H are preset by
software means.
If EXEN2=1, then a 16-bit reload can be triggered either by an
overflow or by a 1-to-0 transition at input T2EX. This transition also
sets the EXF2 bit. The Timer 2 interrupt, if enabled, can be
generated when either TF2 or EXF2 are 1.
In Figure 5 DCEN=1 which enables Timer 2 to count up or down.
This mode allows pin T2EX to control the direction of count. When a
logic 1 is applied at pin T2EX Timer 2 will count up. Timer 2 will
overflow at 0FFFFH and set the TF2 flag, which can then generate
an interrupt, if the interrupt is enabled. This timer overflow also
causes the 16–bit value in RCAP2L and RCAP2H to be reloaded
into the timer registers TL2 and TH2.
When a logic 0 is applied at pin T2EX this causes Timer 2 to count
down. The timer will underflow when TL2 and TH2 become equal to
the value stored in RCAP2L and RCAP2H. Timer 2 underflow sets
the TF2 flag and causes 0FFFFH to be reloaded into the timer
registers TL2 and TH2.
The external flag EXF2 toggles when Timer 2 underflows or
overflows. This EXF2 bit can be used as a 17th bit of resolution if
needed. The EXF2 flag does not generate an interrupt in this mode
of operation.
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
(MSB)(LSB)
80C51/87C51/80C31
TF2EXF2RCLKTCLKEXEN2TR2C/T2
CP/RL2
SymbolPositionName and Significance
TF2T2CON.7Timer 2 overflow flag set by a Timer 2 overflow and must be cleared by software. TF2 will not be set
when either RCLK or TCLK = 1.
EXF2T2CON.6Timer 2 external flag set when either a capture or reload is caused by a negative transition on T2EX and
EXEN2 = 1. When Timer 2 interrupt is enabled, EXF2 = 1 will cause the CPU to vector to the Timer 2
interrupt routine. EXF2 must be cleared by software. EXF2 does not cause an interrupt in up/down
counter mode (DCEN = 1).
RCLKT2CON.5Receive clock flag. When set, causes the serial port to use Timer 2 overflow pulses for its receive clock
in modes 1 and 3. RCLK = 0 causes Timer 1 overflow to be used for the receive clock.
TCLKT2CON.4Transmit clock flag. When set, causes the serial port to use Timer 2 overflow pulses for its transmit clock
in modes 1 and 3. TCLK = 0 causes Timer 1 overflows to be used for the transmit clock.
EXEN2T2CON.3Timer 2 external enable flag. When set, allows a capture or reload to occur as a result of a negative
transition on T2EX if Timer 2 is not being used to clock the serial port. EXEN2 = 0 causes Timer 2 to
ignore events at T2EX.
TR2T2CON.2Start/stop control for Timer 2. A logic 1 starts the timer.
C/T2
T2CON.0Capture/Reload flag. When set, captures will occur on negative transitions at T2EX if EXEN2 = 1. When
cleared, auto-reloads will occur either with Timer 2 overflows or negative transitions at T2EX when
EXEN2 = 1. When either RCLK = 1 or TCLK = 1, this bit is ignored and the timer is forced to auto-reload
on Timer 2 overflow .
SU00728
Figure 1. Timer/Counter 2 (T2CON) Control Register
T2 Pin
T2EX Pin
OSC
÷ 12
Transition
Detector
C/T2 = 0
= 1
C/T2
EXEN2
Control
TR2
Capture
Control
Figure 2. Timer 2 in Capture Mode
TL2
(8-bits)
RCAP2LRCAP2H
TH2
(8-bits)
TF2
EXF2
Timer 2
Interrupt
SU00066
2000 Jan 20
10
Page 11
Philips SemiconductorsProduct specification
80C51 8-bit microcontroller family
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
T2MODAddress = 0C9HReset Value = XXXX XX00B
Not Bit Addressable
——————T2OEDCEN
80C51/87C51/80C31
Bit
76543210
SymbolFunction
—Not implemented, reserved for future use.*
T2OETimer 2 Output Enable bit.
DCENDown Count Enable bit. When set, this allows Timer 2 to be configured as an up/down counter.
* User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new features.
In that case, the reset or inactive value of the new bit will be 0, and its active value will be 1. The value read from a reserved bit is
indeterminate.
SU00729
Figure 3. Timer 2 Mode (T2MOD) Control Register
OSC
T2 PIN
÷ 12
TRANSITION
DETECTOR
C/T2 = 0
= 1
C/T2
TR2
CONTROL
RELOAD
TL2
(8-BITS)
RCAP2LRCAP2H
TH2
(8-BITS)
TF2
T2EX PIN
CONTROL
EXEN2
Figure 4. Timer 2 in Auto-Reload Mode (DCEN = 0)
EXF2
TIMER 2
INTERRUPT
SU00067
2000 Jan 20
11
Page 12
Philips SemiconductorsProduct specification
80C51 8-bit microcontroller family
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
(DOWN COUNTING RELOAD VALUE)
FFHFFH
80C51/87C51/80C31
TOGGLE
EXF2
OSC
OSC
T2 Pin
T2 PIN
÷12
÷ 2
C/T2 = 0
= 1
C/T2
CONTROL
TR2
Figure 5. Timer 2 Auto Reload Mode (DCEN = 1)
NOTE: OSC. Freq. is divided by 2, not 12.
C/T2 = 0
C/T2
= 1
Transition
Detector
TR2
TH2
(8-bits)
OVERFLOW
Reload
TL2TH2
RCAP2LRCAP2H
(UP COUNTING RELOAD VALUE)T2EX PIN
TL2
(8-bits)
Control
RCAP2LRCAP2H
COUNT
DIRECTION
1 = UP
0 = DOWN
Overflow
÷ 2
“0”“1”
“0”“1”
“0”“1”
Timer 1
TF2
÷ 16
÷ 16TX Clock
INTERRUPT
SU00730
SMOD
RCLK
RX Clock
TCLK
T2EX Pin
2000 Jan 20
EXF2
Control
EXEN2
Note availability of additional external interrupt.
Figure 6. Timer 2 in Baud Rate Generator Mode
Timer 2
Interrupt
12
SU00068
Page 13
Philips SemiconductorsProduct specification
Baud Rate
Osc Freq
80C51 8-bit microcontroller family
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
80C51/87C51/80C31
Baud Rate Generator Mode
Bits TCLK and/or RCLK in T2CON (Table 3) allow the serial port
transmit and receive baud rates to be derived from either Timer 1 or
Timer 2. When TCLK= 0, Timer 1 is used as the serial port transmit
baud rate generator . When TCLK= 1, Timer 2 is used as the serial
port transmit baud rate generator. RCLK has the same effect for the
serial port receive baud rate. With these two bits, the serial port can
have different receive and transmit baud rates – one generated by
Timer 1, the other by Timer 2.
Figure 6 shows the Timer 2 in baud rate generation mode. The baud
rate generation mode is like the auto-reload mode, in that a rollover
in TH2 causes the Timer 2 registers to be reloaded with the 16-bit
value in registers RCAP2H and RCAP2L, which are preset by
software.
The baud rates in modes 1 and 3 are determined by Timer 2’s
overflow rate given below:
Modes 1 and 3 Baud Rates +
The timer can be configured for either “timer” or “counter” operation.
In many applications, it is configured for “timer” operation (C/T
Timer operation is different for Timer 2 when it is being used as a
baud rate generator.
Usually, as a timer it would increment every machine cycle (i.e., 1/12
the oscillator frequency). As a baud rate generator, it increments
every state time (i.e., 1/2 the oscillator frequency). Thus the baud
rate formula is as follows:
Modes 1 and 3 Baud Rates =
Oscillator Frequency
[32 [65536 * (RCAP2H, RCAP2L)]]
Where: (RCAP2H, RCAP2L)= The content of RCAP2H and
RCAP2L taken as a 16-bit unsigned integer.
The Timer 2 as a baud rate generator mode shown in Figure 6, is
valid only if RCLK and/or TCLK = 1 in T2CON register. Note that a
rollover in TH2 does not set TF2, and will not generate an interrupt.
Thus, the Timer 2 interrupt does not have to be disabled when
Timer 2 is in the baud rate generator mode. Also if the EXEN2
(T2 external enable flag) is set, a 1-to-0 transition in T2EX
(Timer/counter 2 trigger input) will set EXF2 (T2 external flag) but
will not cause a reload from (RCAP2H, RCAP2L) to (TH2,TL2).
Therefore when Timer 2 is in use as a baud rate generator, T2EX
can be used as an additional external interrupt, if needed.
When Timer 2 is in the baud rate generator mode, one should not try
to read or write TH2 and TL2. As a baud rate generator, T imer 2 is
incremented every state time (osc/2) or asynchronously from pin T2;
Timer 2 Overflow Rate
16
2*=0).
under these conditions, a read or write of TH2 or TL2 may not be
accurate. The RCAP2 registers may be read, but should not be
written to, because a write might overlap a reload and cause write
and/or reload errors. The timer should be turned off (clear TR2)
before accessing the Timer 2 or RCAP2 registers.
Table 4 shows commonly used baud rates and how they can be
obtained from Timer 2.
Timer 2 is in baud rate generating mode. If Timer 2 is being clocked
through pin T2(P1.0) the baud rate is:
Baud Rate +
If Timer 2 is being clocked internally , the baud rate is:
Baud Rate +
Where f
OSC
To obtain the reload value for RCAP2H and RCAP2L, the above
equation can be rewritten as:
RCAP2H,RCAP2L + 65536 *
Timer 2 Overflow Rate
[32 [65536 * (RCAP2H, RCAP2L)]]
= Oscillator Frequency
16
f
ǒ
OSC
32 Baud Rate
f
OSC
Ǔ
Timer/Counter 2 Set-up
Except for the baud rate generator mode, the values given for
T2CON do not include the setting of the TR2 bit. Therefore, bit TR2
must be set, separately, to turn the timer on. See Table 5 for set-up
of Timer 2 as a timer. Also see Table 6 for set-up of Timer 2 as a
counter.
2000 Jan 20
13
Page 14
Philips SemiconductorsProduct specification
MODE
MODE
80C51 8-bit microcontroller family
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
Table 5. Timer 2 as a Timer
INTERNAL CONTROL (Note 1)EXTERNAL CONTROL (Note 2)
16-bit Auto-Reload00H08H
16-bit Capture01H09H
Baud rate generator receive and transmit same baud rate34H36H
Receive only24H26H
Transmit only14H16H
Table 6. Timer 2 as a Counter
INTERNAL CONTROL (Note 1)EXTERNAL CONTROL (Note 2)
16-bit02H0AH
Auto-Reload03H0BH
NOTES:
1. Capture/reload occurs only on timer/counter overflow.
2. Capture/reload occurs on timer/counter overflow and a 1-to-0 transition on T2EX (P1.1) pin except when Timer 2 is used in the baud rate
generator mode.
80C51/87C51/80C31
T2CON
TMOD
Enhanced UART
The UART operates in all of the usual modes that are described in
the first section of
Microcontrollers
detect by looking for missing stop bits, and automatic address
recognition. The 8XC51/31 UART also fully supports multiprocessor
communication.
When used for framing error detect the UART looks for missing stop
bits in the communication. A missing bit will set the FE bit in the
SCON register. The FE bit shares the SCON.7 bit with SM0 and the
function of SCON.7 is determined by PCON.6 (SMOD0) (see
Figure 7). If SMOD0 is set then SCON.7 functions as FE. SCON.7
functions as SM0 when SMOD0 is cleared. When used as FE
SCON.7 can only be cleared by software. Refer to Figure 8.
Automatic Address Recognition
Automatic Address Recognition is a feature which allows the UART
to recognize certain addresses in the serial bit stream by using
hardware to make the comparisons. This feature saves a great deal
of software overhead by eliminating the need for the software to
examine every serial address which passes by the serial port. This
feature is enabled by setting the SM2 bit in SCON. In the 9 bit UART
modes, mode 2 and mode 3, the Receive Interrupt flag (RI) will be
automatically set when the received byte contains either the “Given”
address or the “Broadcast” address. The 9 bit mode requires that
the 9th information bit is a 1 to indicate that the received information
is an address and not data. Automatic address recognition is shown
in Figure 9.
The 8 bit mode is called Mode 1. In this mode the RI flag will be set
if SM2 is enabled and the information received has a valid stop bit
following the 8 address bits and the information is either a Given or
Broadcast address.
Mode 0 is the Shift Register mode and SM2 is ignored.
Using the Automatic Address Recognition feature allows a master to
selectively communicate with one or more slaves by invoking the
Given slave address or addresses. All of the slaves may be
contacted by using the Broadcast address. Two special Function
Registers are used to define the slave’s address, SADDR, and the
address mask, SADEN. SADEN is used to define which bits in the
Data Handbook IC20, 80C51-Based 8-Bit
. In addition the UART can perform framing error
SADDR are to b used and which bits are “don’t care”. The SADEN
mask can be logically ANDed with the SADDR to create the “Given”
address which the master will use for addressing each of the slaves.
Use of the Given address allows multiple slaves to be recognized
while excluding others. The following examples will help to show the
versatility of this scheme:
Slave 0SADDR = 1100 0000
SADEN = 1111 1101
Given=1100 00X0
Slave 1SADDR = 1100 0000
SADEN = 1111 1110
Given=1100 000X
In the above example SADDR is the same and the SADEN data is
used to differentiate between the two slaves. Slave 0 requires a 0 in
bit 0 and it ignores bit 1. Slave 1 requires a 0 in bit 1 and bit 0 is
ignored. A unique address for Slave 0 would be 1100 0010 since
slave 1 requires a 0 in bit 1. A unique address for slave 1 would be
1100 0001 since a 1 in bit 0 will exclude slave 0. Both slaves can be
selected at the same time by an address which has bit 0 = 0 (for
slave 0) and bit 1 = 0 (for slave 1). Thus, both could be addressed
with 1100 0000.
In a more complex system the following could be used to select
slaves 1 and 2 while excluding slave 0:
Slave 0SADDR = 1100 0000
SADEN = 1111 1001
Given=1100 0XX0
Slave 1SADDR = 1110 0000
SADEN = 1111 1010
Given=11 10 0X0X
Slave 2SADDR = 1110 0000
SADEN = 1111 1100
Given=1110 00XX
In the above example the differentiation among the 3 slaves is in the
lower 3 address bits. Slave 0 requires that bit 0 = 0 and it can be
uniquely addressed by 1110 0110. Slave 1 requires that bit 1 = 0 and
it can be uniquely addressed by 1110 and 0101. Slave 2 requires
that bit 2 = 0 and its unique address is 1110 0011. To select Slaves 0
2000 Jan 20
14
Page 15
Philips SemiconductorsProduct specification
80C51 8-bit microcontroller family
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
80C51/87C51/80C31
and 1 and exclude Slave 2 use address 1110 0100, since it is
necessary to make bit 2 = 1 to exclude slave 2.
The Broadcast Address for each slave is created by taking the
logical OR of SADDR and SADEN. Zeros in this result are trended
as don’t-cares. In most cases, interpreting the don’t-cares as ones,
the broadcast address will be FF hexadecimal.
SCON Address = 98H
Upon reset SADDR (SFR address 0A9H) and SADEN (SFR
address 0B9H) are leaded with 0s. This produces a given address
of all “don’t cares” as well as a Broadcast address of all “don’t
cares”. This effectively disables the Automatic Addressing mode and
allows the microcontroller to use standard 80C51 type UART drivers
which do not make use of this feature.
Reset Value = 0000 0000B
Bit Addressable
SM0/FESM1SM2RENTB8RB8TlRl
Bit:76543210
(SMOD0 = 0/1)*
SymbolFunction
FEFraming Error bit. This bit is set by the receiver when an invalid stop bit is detected. The FE bit is not cleared by valid
frames but should be cleared by software. The SMOD0 bit must be set to enable access to the FE bit.
SM0Serial Port Mode Bit 0, (SMOD0 must = 0 to access bit SM0)
SM1Serial Port Mode Bit 1
SM0SM1ModeDescriptionBaud Rate**
000shift registerf
OSC
/12
0118-bit UARTvariable
1029-bit UARTf
OSC
/64 or f
OSC
/32
1139-bit UARTvariable
SM2Enables the Automatic Address Recognition feature in Modes 2 or 3. If SM2 = 1 then Rl will not be set unless the
received 9th data bit (RB8) is 1, indicating an address, and the received byte is a Given or Broadcast Address.
In Mode 1, if SM2 = 1 then Rl will not be activated unless a valid stop bit was received, and the received byte is a
Given or Broadcast Address. In Mode 0, SM2 should be 0.
RENEnables serial reception. Set by software to enable reception. Clear by software to disable reception.
TB8The 9th data bit that will be transmitted in Modes 2 and 3. Set or clear by software as desired.
RB8In modes 2 and 3, the 9th data bit that was received. In Mode 1, if SM2 = 0, RB8 is the stop bit that was received.
In Mode 0, RB8 is not used.
TlTransmit interrupt flag. Set by hardware at the end of the 8th bit time in Mode 0, or at the beginning of the stop bit in the
other modes, in any serial transmission. Must be cleared by software.
RlReceive interrupt flag. Set by hardware at the end of the 8th bit time in Mode 0, or halfway through the stop bit time in
the other modes, in any serial reception (except see SM2). Must be cleared by software.
NOTE:
*SMOD0 is located at PCON6.
= oscillator frequency
**f
OSC
Figure 7. SCON: Serial Port Control Register
SU00043
2000 Jan 20
15
Page 16
Philips SemiconductorsProduct specification
80C51 8-bit microcontroller family
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
D0D1D2D3D4D5D6D7D8
80C51/87C51/80C31
START
BIT
SM0 / FESM1SM2RENTB8RB8TIRI
SMOD1SMOD0–POFGF1GF0PDIDL
0 : SCON.7 = SM0
1 : SCON.7 = FE
DATA BYTE
SET FE BIT IF STOP BIT IS 0 (FRAMING ERROR)
SM0 TO UART MODE CONTROL
Figure 8. UART Framing Error Detection
D0D1D2D3D4D5D6D7D8
SM0SM1SM2RENTB8RB8TIRI
1
1
1
0
11 X
ONLY IN
MODE 2, 3
SCON
(98H)
PCON
(87H)
STOP
BIT
SU01191
SCON
(98H)
RECEIVED ADDRESS D0 TO D7
PROGRAMMED ADDRESS
IN UART MODE 2 OR MODE 3 AND SM2 = 1:
INTERRUPT IF REN=1, RB8=1 AND “RECEIVED ADDRESS” = “PROGRAMMED ADDRESS”
– WHEN OWN ADDRESS RECEIVED, CLEAR SM2 TO RECEIVE DATA BYTES
– WHEN ALL DATA BYTES HAVE BEEN RECEIVED: SET SM2 TO WAIT FOR NEXT ADDRESS.
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
80C51/87C51/80C31
Interrupt Priority Structure
The 8XC51 and 80C31 only have a 6-source four-level interrupt
structure. They are the IE, IP and IPH. (See Figures 10, 11, and 12.)
The IPH (Interrupt Priority High) register that makes the four-level
interrupt structure possible. The IPH is located at SFR address B7H.
The structure of the IPH register and a description of its bits is
shown in Figure 12.
The function of the IPH SFR is simple and when combined with the
IP SFR determines the priority of each interrupt. The priority of each
interrupt is determined as shown in the following table:
X01IE0N (L)1Y (T)
T02TP0Y0BH
X13IE1N (L) Y (T)13H
T14TF1Y1BH
SP5RI, TIN23H
T26TF2, EXF2N2BH
NOTES:
1. L = Level activated
2. T = Transition activated
An interrupt will be serviced as long as an interrupt of equal or
higher priority is not already being serviced. If an interrupt of equal
or higher level priority is being serviced, the new interrupt will wait
until it is finished before being serviced. If a lower priority level
interrupt is being serviced, it will be stopped and the new interrupt
serviced. When the new interrupt is finished, the lower priority level
interrupt that was stopped will be completed.
2
03H
BITSYMBOLFUNCTION
IE.7EAGlobal disable bit. If EA = 0, all interrupts are disabled. If EA = 1, each interrupt can be individually
IE.6—Not implemented. Reserved for future use.
Priority Bit = 1 assigns higher priority
Priority Bit = 0 assigns lower priority
BITSYMBOLFUNCTION
IPH.7—Not implemented, reserved for future use.
IPH.6—Not implemented, reserved for future use.
IPH.5PT2HTimer 2 interrupt priority bit high.
IPH.4PSHSerial Port interrupt priority bit high.
IPH.3PT1HTimer 1 interrupt priority bit high.
IPH.2PX1HExternal interrupt 1 priority bit high.
IPH.1PT0HTimer 0 interrupt priority bit high.
IPH.0PX0HExternal interrupt 0 priority bit high.
Figure 12. IPH Registers
SU01058
2000 Jan 20
18
Page 19
Philips SemiconductorsProduct specification
80C51 8-bit microcontroller family
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
80C51/87C51/80C31
Reduced EMI Mode
The AO bit (AUXR.0) in the AUXR register when set disables the
ALE output.
Reduced EMI Mode
AUXR (8EH)
765432 1 0
–––––––AO
AUXR.0AOTurns off ALE output.
Dual DPTR
The dual DPTR structure (see Figure 13) enables a way to specify
the address of an external data memory location. There are two
16-bit DPTR registers that address the external memory, and a
single bit called DPS = AUXR1/bit0 that allows the program code to
switch between them.
•New Register Name: AUXR1#
•SFR Address: A2H
•Reset Value: xxx000x0B
AUXR1 (A2H)
76543210
–––LPEPWUPD0–DPS
Where:
DPS = AUXR1/bit0 = Switches between DPTR0 and DPTR1.
Select RegDPS
DPTR00
DPTR11
The DPS bit status should be saved by software when switching
between DPTR0 and DPTR1.
Note that bit 2 is not writable and is always read as a zero. This
allows the DPS bit to be quickly toggled simply by executing an INC
DPTR insstruction without affecting the WOPD or LPEP bits.
DPS
BIT0
AUXR1
DPH
(83H)
DPL
(82H)
DPTR1
DPTR0
EXTERNAL
DATA
MEMORY
SU00745A
Figure 13.
DPTR Instructions
The instructions that refer to DPTR refer to the data pointer that is
currently selected using the AUXR1/bit 0 register. The six
instructions that use the DPTR are as follows:
INC DPTRIncrements the data pointer by 1
MOV DPTR, #data16Loads the DPTR with a 16-bit constant
MOV A, @ A+DPTRMove code byte relative to DPTR to ACC
MOVX A, @ DPTRMove external RAM (16-bit address) to
ACC
MOVX @ DPTR , AMove ACC to external RAM (16-bit
address)
JMP @ A + DPTRJump indirect relative to DPTR
The data pointer can be accessed on a byte-by-byte basis by
specifying the low or high byte in an instruction which accesses the
SFRs. See application note AN458 for more details.
2000 Jan 20
19
Page 20
Philips SemiconductorsProduct specification
80C51 8-bit microcontroller family
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
80C51/87C51/80C31
ABSOLUTE MAXIMUM RATINGS
Operating temperature under bias0 to +70 or –40 to +85°C
Storage temperature range–65 to +150°C
Voltage on EA/VPP pin to V
Voltage on any other pin to V
Maximum IOL per I/O pin15mA
Power dissipation (based on package heat transfer limitations, not device power consumption)1.5W
NOTES:
1. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and
functional operation of the device at these or any conditions other than those described in the AC and DC Electrical Characteristics section
of this specification is not implied.
2. This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static
charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum.
3. Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V
noted.
SS
SS
1, 2, 3
PARAMETER
RATINGUNIT
0 to +13.0V
–0.5 to +6.5V
unless otherwise
SS
AC ELECTRICAL CHARACTERISTICS
T
= 0°C to +70°C or –40°C to +85°C
amb
CLOCK FREQUENCY
RANGE –f
SYMBOLFIGUREPARAMETERMINMAXUNIT
1/t
CLCL
29Oscillator frequency
Speed versions : S (16MHz)
U (33MHz)
0
0
16
33
MHz
MHz
2000 Jan 20
20
Page 21
Philips SemiconductorsProduct specification
SYMBOL
PARAMETER
UNIT
VILInput lo
oltage
VOHOutput high voltage, ports 1, 2, 3
3
80C51 8-bit microcontroller family
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
DC ELECTRICAL CHARACTERISTICS
T
= 0°C to +70°C or –40°C to +85°C, VCC = 2.7V to 5.5V, VSS = 0V (16MHz devices)
amb
TEST
CONDITIONS
p
w v
V
V
V
V
V
I
I
I
I
IH
IH1
OL
OL1
OH1
IL
TL
LI
CC
Input high voltage (ports 0, 1, 2, 3, EA)0.2VCC+0.9VCC+0.5V
Input high voltage, XTAL1, RST0.7V
Output low voltage, ports 1, 2,
Output low voltage, port 0, ALE, PSEN
p
Output high voltage (port 0 in external bus mode),
ALE9, PSEN
1. Typical ratings are not guaranteed. The values listed are at room temperature, 5V.
2. Capacitive loading on ports 0 and 2 may cause spurious noise to be superimposed on the V
to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operations. In the
worst cases (capacitive loading > 100pF), the noise pulse on the ALE pin may exceed 0.8V . In such cases, it may be desirable to qualify
ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input. I
single output sinks more than 5mA and no more than two outputs exceed the test conditions.
3. Capacitive loading on ports 0 and 2 may cause the V
address bits are stabilizing.
on ALE and PSEN to momentarily fall below the VCC–0.7 specification when the
OH
4. Pins of ports 1, 2 and 3 source a transition current when they are being externally driven from 1 to 0. The transition current reaches its
maximum value when V
5. See Figures 22 through 25 for I
Active mode:I
Idle mode:I
6. This value applies to T
7. Load capacitance for port 0, ALE, and PSEN
8. Under steady state (non-transient) conditions, I
Maximum I
Maximum I
Maximum total I
exceeds the test condition, VOL may exceed the related specification. Pins are not guaranteed to sink current greater than the listed
If I
OL
test conditions.
per port pin:15mA (*NOTE: This is 85°C specification.)
OL
per 8-bit port:26mA
OL
9. ALE is tested to V
10.Pin capacitance is characterized but not tested. Pin capacitance is less than 25pF. Pin capacitance of ceramic package is less than 15pF
(except EA
is 25pF).
is approximately 2V .
IN
= 0.9 × FREQ. + 1.1mA
CC
= 0.18 × FREQ. +1.01mA; See Figure 21.
CC
amb
for all outputs:71mA
OL
, except when ALE is off then VOH is the voltage specification.
OH1
test conditions.
CC
= 0°C to +70°C. For T
= 100pF, load capacitance for all other outputs = 80pF.
= –40°C to +85°C, ITL = –750µA.
amb
must be externally limited as follows:
OL
4.0V < VCC < 5.5V–0.50.2VCC–0.1V
2.7V<VCC< 4.0V–0.50.7V
VCC = 2.7V
IOL = 1.6mA
VCC = 2.7V
IOL = 3.2mA
2
2
VCC = 2.7V
IOH = –20µA
VCC = 4.5V
IOH = –30µA
VCC = 2.7V
IOH = –3.2mA
VIN = 2.0V
See note 4
T
= 0°C to 70°C350µA
amb
T
= –40°C to +85°C75µA
amb
OL
OL
80C51/87C51/80C31
LIMITS
MINTYP
CC
VCC – 0.7V
VCC – 0.7V
VCC – 0.7V
s of ALE and ports 1 and 3. The noise is due
can exceed these conditions provided that no
1
MAX
VCC+0.5V
0.4V
0.4V
–650µA
2000 Jan 20
21
Page 22
Philips SemiconductorsProduct specification
SYMBOL
PARAMETER
UNIT
80C51 8-bit microcontroller family
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
DC ELECTRICAL CHARACTERISTICS
T
= 0°C to +70°C or –40°C to +85°C, 33MHz devices; 5V ±10%; VSS = 0V
amb
TEST
CONDITIONS
V
IL
V
IH
V
IH1
V
OL
V
OL1
V
OH
V
OH1
I
IL
I
TL
I
LI
I
CC
R
RST
C
IO
NOTES:
1. Typical ratings are not guaranteed. The values listed are at room temperature, 5V.
2. Capacitive loading on ports 0 and 2 may cause spurious noise to be superimposed on the V
to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operations. In the
worst cases (capacitive loading > 100pF), the noise pulse on the ALE pin may exceed 0.8V . In such cases, it may be desirable to qualify
ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input. I
single output sinks more than 5mA and no more than two outputs exceed the test conditions.
3. Capacitive loading on ports 0 and 2 may cause the VOH on ALE and PSEN to momentarily fall below the VCC–0.7 specification when the
address bits are stabilizing.
4. Pins of ports 1, 2 and 3 source a transition current when they are being externally driven from 1 to 0. The transition current reaches its
maximum value when V
5. See Figures 22 through 25 for I
6. This value applies to T
7. Load capacitance for port 0, ALE, and PSEN
8. Under steady state (non-transient) conditions, I
If I
test conditions.
9. ALE is tested to V
10.Pin capacitance is characterized but not tested. Pin capacitance is less than 25pF. Pin capacitance of ceramic package is less than 15pF
(except EA
Input low voltage4.5V < VCC < 5.5V–0.50.2VCC–0.1V
Input high voltage (ports 0, 1, 2, 3, EA)0.2VCC+0.9VCC+0.5V
Input high voltage, XTAL1, RST0.7V
Output low voltage, ports 1, 2, 3
Output low voltage, port 0, ALE, PSEN
Output high voltage, ports 1, 2, 3
Output high voltage (port 0 in external bus mode),
= 100pF, load capacitance for all other outputs = 80pF.
must be externally limited as follows:
OL
is 25pF).
80C51/87C51/80C31
LIMITS
MINTYP
CC
VCC – 0.7V
VCC – 0.7V
s of ALE and ports 1 and 3. The noise is due
can exceed these conditions provided that no
1
MAX
VCC+0.5V
0.4V
0.4V
–650µA
2000 Jan 20
22
Page 23
Philips SemiconductorsProduct specification
80C51 8-bit microcontroller family
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
80C51/87C51/80C31
AC ELECTRICAL CHARACTERISTICS
T
= 0°C to +70°C or –40°C to +85°C, VCC = +2.7V to +5.5V, VSS = 0V
amb
1, 2, 3
16MHz CLOCKVARIABLE CLOCK
SYMBOLFIGUREPARAMETERMINMAXMINMAXUNIT
1/t
t
LHLL
t
AVLL
t
LLAX
t
LLIV
t
LLPL
t
PLPH
t
PLIV
t
PXIX
t
PXIZ
t
AVIV
t
PLAZ
CLCL
14Oscillator frequency
Speed versions :S
14ALE pulse width852t
14Address valid to ALE low22t
14Address hold after ALE low32t
14ALE low to valid instruction in1504t
14ALE low to PSEN low32t
14PSEN pulse width1423t
14PSEN low to valid instruction in823t
14Input instruction hold after PSEN00ns
14Input instruction float after PSEN37t
4
14Address to valid instruction in2075t
14PSEN low to address float1010ns
5
3.516MHz
–40ns
CLCL
–40ns
CLCL
–30ns
CLCL
–100ns
CLCL
–30ns
CLCL
–45ns
CLCL
–105ns
CLCL
–25ns
CLCL
–105ns
CLCL
Data Memory
t
RLRH
t
WLWH
t
RLDV
t
RHDX
t
RHDZ
t
LLDV
t
AVDV
t
LLWL
t
AVWL
t
QVWX
t
WHQX
t
QVWH
t
RLAZ
t
WHLH
15, 16RD pulse width2756t
15, 16WR pulse width2756t
15, 16RD low to valid data in1475t
–100ns
CLCL
–100ns
CLCL
–165ns
CLCL
15, 16Data hold after RD00ns
15, 16Data float after RD652t
15, 16ALE low to valid data in3508t
15, 16Address to valid data in3979t
15, 16ALE low to RD or WR low1372393t
15, 16Address valid to WR low or RD low1224t
15, 16Data valid to WR transition13t
15, 16Data hold after WR13t
16Data valid to WR high2877t
–503t
CLCL
–130ns
CLCL
–50ns
CLCL
–50ns
CLCL
–150ns
CLCL
–60ns
CLCL
–150ns
CLCL
–165ns
CLCL
+50ns
CLCL
15, 16RD low to address float00ns
15, 16RD or WR high to ALE high23103t
–40t
CLCL
+40ns
CLCL
External Clock
t
CHCX
t
CLCX
t
CLCH
t
CHCL
18High time2020t
18Low time2020t
CLCL–tCLCX
CLCL–tCHCX
ns
ns
18Rise time2020ns
18Fall time2020ns
Shift Register
t
XLXL
t
QVXH
t
XHQX
t
XHDX
t
XHDV
17Serial port clock cycle time75012t
17Output data setup to clock rising edge49210t
17Output data hold after clock rising edge82t
CLCL
CLCL
CLCL
–133ns
–117ns
ns
17Input data hold after clock rising edge00ns
17Clock rising edge to input data valid49210t
–133ns
CLCL
NOTES:
1. Parameters are valid over operating temperature range unless otherwise specified.
2. Load capacitance for port 0, ALE, and PSEN
= 100pF, load capacitance for all other outputs = 80pF.
3. Interfacing the 8XC51 and 80C31 to devices with float times up to 45ns is permitted. This limited bus contention will not cause damage to
Port 0 drivers.
4. See application note AN457 for external memory interface.
5. Parts are guaranteed to operate down to 0Hz.
2000 Jan 20
23
Page 24
Philips SemiconductorsProduct specification
80C51 8-bit microcontroller family
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
80C51/87C51/80C31
AC ELECTRICAL CHARACTERISTICS
T
= 0°C to +70°C or –40°C to +85°C, VCC = 5V ±10%, VSS = 0V
amb
1, 2, 3
VARIABLE CLOCK
16MHz to f
max
4
33MHz CLOCK
SYMBOLFIGUREPARAMETERMINMAXMINMAXUNIT
t
LHLL
t
AVLL
t
LLAX
t
LLIV
t
LLPL
t
PLPH
t
PLIV
t
PXIX
t
PXIZ
t
AVIV
t
PLAZ
14ALE pulse width2t
14Address valid to ALE lowt
14Address hold after ALE lowt
14ALE low to valid instruction in4t
14ALE low to PSEN lowt
14PSEN pulse width3t
14PSEN low to valid instruction in3t
–4021ns
CLCL
–255ns
CLCL
–25ns
CLCL
–6555ns
CLCL
–255ns
CLCL
–4545ns
CLCL
–6030ns
CLCL
14Input instruction hold after PSEN00ns
14Input instruction float after PSENt
14Address to valid instruction in5t
–255ns
CLCL
–8070ns
CLCL
14PSEN low to address float1010ns
Data Memory
t
RLRH
t
WLWH
t
RLDV
t
RHDX
t
RHDZ
t
LLDV
t
AVDV
t
LLWL
t
AVWL
t
QVWX
t
WHQX
t
QVWH
t
RLAZ
t
WHLH
15, 16RD pulse width6t
15, 16WR pulse width6t
15, 16RD low to valid data in5t
–10082ns
CLCL
–10082ns
CLCL
–9060ns
CLCL
15, 16Data hold after RD00ns
15, 16Data float after RD2t
15, 16ALE low to valid data in8t
15, 16Address to valid data in9t
15, 16ALE low to RD or WR low3t
15, 16Address valid to WR low or RD low4t
15, 16Data valid to WR transitiont
15, 16Data hold after WRt
16Data valid to WR high7t
–503t
CLCL
–7545ns
CLCL
–300ns
CLCL
–255ns
CLCL
–13080ns
CLCL
–2832ns
CLCL
–15090ns
CLCL
–165105ns
CLCL
+5040140ns
CLCL
15, 16RD low to address float00ns
15, 16RD or WR high to ALE hight
–25t
CLCL
+25555ns
CLCL
External Clock
t
CHCX
t
CLCX
t
CLCH
t
CHCL
18High time0.38t
18Low time0.38t
CLCL
CLCL
t
CLCL–tCLCX
t
CLCL–tCHCX
18Rise time5ns
18Fall time5ns
ns
ns
Shift Register
t
XLXL
t
QVXH
t
XHQX
t
XHDX
t
XHDV
17Serial port clock cycle time12t
17Output data setup to clock rising edge10t
17Output data hold after clock rising edge2t
CLCL
CLCL
CLCL
–133167ns
–80ns
360ns
17Input data hold after clock rising edge00ns
17Clock rising edge to input data valid10t
–133167ns
CLCL
NOTES:
1. Parameters are valid over operating temperature range unless otherwise specified.
2. Load capacitance for port 0, ALE, and PSEN
= 100pF, load capacitance for all other outputs = 80pF.
3. Interfacing the 8XC51 and 80C31 to devices with float times up to 45ns is permitted. This limited bus contention will not cause damage to
Port 0 drivers.
4. Variable clock is specified for oscillator frequencies greater than 16MHz to 33MHz. For frequencies equal or less than 16MHz, see 16MHz
“AC Electrical Characteristics”, page 23.
5. Parts are guaranteed to operate down to 0Hz.
2000 Jan 20
24
Page 25
Philips SemiconductorsProduct specification
80C51 8-bit microcontroller family
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
EXPLANATION OF THE AC SYMBOLS
Each timing symbol has five characters. The first character is always
‘t’ (= time). The other characters, depending on their positions,
indicate the name of a signal or the logical status of that signal. The
designations are:
A – Address
C – Clock
D – Input data
H – Logic level high
I – Instruction (program memory contents)
L – Logic level low, or ALE
t
ALE
LHLL
P – PSEN
Q – Output data
R–RD
signal
t – Time
V – Valid
W– WR
signal
X – No longer a valid logic level
Z – Float
Examples: t
= Time for address valid to ALE low.
AVLL
t
=Time for ALE low to PSEN low.
LLPL
80C51/87C51/80C31
ALE
PSEN
RD
PSEN
PORT 0
PORT 2
t
t
AVLL
LLPL
t
LLAX
A0–A7A0–A7
t
AVIV
t
PLPH
t
LLIV
t
PLIV
t
t
PLAZ
t
PXIX
INSTR IN
A0–A15A8–A15
PXIZ
Figure 14. External Program Memory Read Cycle
t
WHLH
t
LLDV
t
LLWL
t
RLRH
SU00006
PORT 0
PORT 2
2000 Jan 20
t
AVLL
t
LLAX
A0–A7
FROM RI OR DPL
t
AVWL
t
t
t
RLAZ
t
AVDV
P2.0–P2.7 OR A8–A15 FROM DPFA0–A15 FROM PCH
RLDV
t
RHDX
DATA INA0–A7 FROM PCLINSTR IN
RHDZ
Figure 15. External Data Memory Read Cycle
25
SU00025
Page 26
Philips SemiconductorsProduct specification
80C51 8-bit microcontroller family
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
ALE
PSEN
t
WHLH
80C51/87C51/80C31
WR
PORT 0
PORT 2
INSTRUCTION
ALE
CLOCK
OUTPUT DATA
WRITE TO SBUF
INPUT DATA
CLEAR RI
t
WLWH
t
WHQX
t
QVWH
DATA OUTA0–A7 FROM PCLINSTR IN
SU00026
t
AVLL
t
t
LLAX
A0–A7
FROM RI OR DPL
t
AVWL
LLWL
t
QVWX
P2.0–P2.7 OR A8–A15 FROM DPFA0–A15 FROM PCH
Figure 16. External Data Memory Write Cycle
012345678
t
XLXL
t
t
QVXH
t
XHDV
VALIDVALIDVALIDVALIDVALIDVALIDVALIDVALID
XHQX
12304567
t
XHDX
SET TI
SET RI
SU00027
Figure 17. Shift Register Mode Timing
2000 Jan 20
VCC–0.5
0.45V
0.7V
CC
0.2VCC–0.1
t
CHCL
t
CLCX
t
CLCL
t
CHCX
t
CLCH
Figure 18. External Clock Drive
26
SU00009
Page 27
Philips SemiconductorsProduct specification
80C51 8-bit microcontroller family
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
80C51/87C51/80C31
VCC–0.5
0.45V
NOTE:
AC inputs during testing are driven at VCC –0.5 for a logic ‘1’ and 0.45V for a logic ‘0’.
Timing measurements are made at VIH min for a logic ‘1’ and VIL max for a logic ‘0’.
0.2V
0.2V
CC
CC
+0.9
–0.1
SU00717
Figure 19. AC Testing Input/Output
35
30
25
I
ACTIVE MODE
CCMAX
20
(mA)
CC
I
15
10
(8XC51RD+)
I
= 0.9 X FREQ + 2.1
CCMAX
5
481216
FREQ AT XTAL1 (MHz)
Figure 21. ICC vs. FREQ
Valid only within frequency specifications of the device under test
V
LOAD
NOTE:
For timing purposes, a port is no longer floating when a 100mV change from
load voltage occurs, and begins to float when a 100mV change from the loaded
V
OH/VOL
TYP ACTIVE MODE
MAX IDLE MODE
TYP IDLE MODE
2024283236
V
+0.1V
LOAD
V
–0.1V
LOAD
level occurs. IOH/IOL ≥±20mA.
Figure 20. Float Waveform
MAX ACTIVE
MODE (EXCEPT
8XC51RD+)
ICCMAX = 0.9 X
FREQ. + 1.1
SU00837A
TIMING
REFERENCE
POINTS
V
OH
V
OL
SU00718
–0.1V
+0.1V
2000 Jan 20
27
Page 28
Philips SemiconductorsProduct specification
80C51 8-bit microcontroller family
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
80C51/87C51/80C31
V
CC
RST
(NC)
CLOCK SIGNAL
XTAL2
XTAL1
V
SS
Figure 22. ICC Test Condition, Active Mode
All other pins are disconnected
VCC–0.5
Figure 24. Clock Signal Waveform for ICC Tests in Active and Idle Modes
V
0.45V
CC
P0
EA
I
CC
SU00719
V
CC
V
CC
0.7V
0.2VCC–0.1
t
CHCL
t
CC
CLCH
= t
t
CLCX
CHCL
CLOCK SIGNAL
t
CLCL
= 5ns
RST
(NC)
XTAL2
XTAL1
V
SS
Figure 23. ICC Test Condition, Idle Mode
All other pins are disconnected
t
CHCX
t
CLCH
SU00009
V
CC
P0
EA
V
I
CC
V
SU00720
CC
CC
V
CC
I
CC
V
CC
P0
EA
V
SU00016
CC
(NC)
RST
XTAL2
XTAL1
V
SS
Figure 25. ICC Test Condition, Power Down Mode
All other pins are disconnected. V
= 2V to 5.5V
CC
2000 Jan 20
28
Page 29
Philips SemiconductorsProduct specification
80C51 8-bit microcontroller family
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
80C51/87C51/80C31
EPROM CHARACTERISTICS
All these devices can be programmed by using a modified Improved
Quick-Pulse Programming algorithm. It differs from older methods
in the value used for V
width and number of the ALE/PROG
The family contains two signature bytes that can be read and used
by an EPROM programming system to identify the device. The
signature bytes identify the device as being manufactured by
Philips.
Table 8 shows the logic levels for reading the signature byte, and for
programming the program memory, the encryption table, and the
security bits. The circuit configuration and waveforms for quick-pulse
programming are shown in Figures 26 and 27. Figure 28 shows the
circuit configuration for normal program memory verification.
(programming supply voltage) and in the
PP
pulses.
Quick-Pulse Programming
The setup for microcontroller quick-pulse programming is shown in
Figure 26. Note that the device is running with a 4 to 6MHz
oscillator. The reason the oscillator needs to be running is that the
device is executing internal address and program data transfers.
The address of the EPROM location to be programmed is applied to
ports 1 and 2, as shown in Figure 26. The code byte to be
programmed into that location is applied to port 0. RST, PSEN
pins of ports 2 and 3 specified in Table 8 are held at the ‘Program
Code Data’ levels indicated in Table 8. The ALE/PROG
low 5 times as shown in Figure 27.
To program the encryption table, repeat the 5 pulse programming
sequence for addresses 0 through 1FH, using the ‘Pgm Encryption
Table’ levels. Do not forget that after the encryption table is
programmed, verification cycles will produce only encrypted data.
To program the security bits, repeat the 5 pulse programming
sequence using the ‘Pgm Security Bit’ levels. After one security bit is
programmed, further programming of the code memory and
encryption table is disabled. However , the other security bits can still
be programmed.
Note that the EA
maximum specified V
glitch above that voltage can cause permanent damage to the
device. The V
and overshoot.
Program Verification
If security bits 2 and 3 have not been programmed, the on-chip
program memory can be read out for program verification. The
address of the program memory locations to be read is applied to
ports 1 and 2 as shown in Figure 28. The other pins are held at the
‘Verify Code Data’ levels indicated in Table 8. The contents of the
address location will be emitted on port 0. External pull-ups are
required on port 0 for this operation.
/VPP pin must not be allowed to go above the
level for any amount of time. Even a narrow
PP
source should be well regulated and free of glitches
PP
and
is pulsed
If the 64 byte encryption table has been programmed, the data
presented at port 0 will be the exclusive NOR of the program byte
with one of the encryption bytes. The user will have to know the
encryption table contents in order to correctly decode the verification
data. The encryption table itself cannot be read out.
Reading the Signature Bytes
The signature bytes are read by the same procedure as a normal
verification of locations 030H and 031H, except that P3.6 and P3.7
need to be pulled to a logic low. The values are:
(030H) = 15H indicates manufactured by Philips
(031H) = 92H indicates 87C51
Program/Verify Algorithms
Any algorithm in agreement with the conditions listed in Table 8, and
which satisfies the timing specifications, is suitable.
Erasure Characteristics
Erasure of the EPROM begins to occur when the chip is exposed to
light with wavelengths shorter than approximately 4,000 angstroms.
Since sunlight and fluorescent lighting have wavelengths in this
range, exposure to these light sources over an extended time (about
1 week in sunlight, or 3 years in room level fluorescent lighting)
could cause inadvertent erasure. For this and secondary effects,
it is recommended that an opaque label be placed over the
window. For elevated temperature or environments where solvents
are being used, apply Kapton tape Fluorglas part number 2345–5, or
equivalent.
The recommended erasure procedure is exposure to ultraviolet light
(at 2537 angstroms) to an integrated dose of at least 15W-s/cm
Exposing the EPROM to an ultraviolet lamp of 12,000µW/cm
for 20 to 39 minutes, at a distance of about 1 inch, should be
sufficient.
Erasure leaves the array in an all 1s state.
2
2
rating
.
Security Bits
With none of the security bits programmed the code in the program
memory can be verified. If the encryption table is programmed, the
code will be encrypted when verified. When only security bit 1 (see
Table 9) is programmed, MOVC instructions executed from external
program memory are disabled from fetching code bytes from the
internal memory , EA is latched on Reset and all further programming
of the EPROM is disabled. When security bits 1 and 2 are
programmed, in addition to the above, verify mode is disabled.
When all three security bits are programmed, all of the conditions
above apply and all external program memory execution is disabled.
Encryption Array
64 bytes of encryption array are initially unprogrammed (all 1s).
Trademark phrase of Intel Corporation.
2000 Jan 20
29
Page 30
Philips SemiconductorsProduct specification
80C51 8-bit microcontroller family
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
Table 8. EPROM Programming Modes
MODERSTPSENALE/PROGEA/V
Read signature10110000
Program code data100*V
Verify code data10110011
Pgm encryption table100*V
Pgm security bit 1100*V
Pgm security bit 2100*V
Pgm security bit 3100*V
NOTES:
1. ‘0’ = Valid low for that pin, ‘1’ = valid high for that pin.
= 12.75V ±0.25V.
2. V
PP
3. V
= 5V±10% during programming and verification.
CC
* ALE/PROG
12.75V. Each programming pulse is low for 100µs (±10µs) and high for a minimum of 10µs.
receives 5 programming pulses for code data (also for user array; 5 pulses for encryption or security bits) while VPP is held at
PP
PP
PP
PP
PP
PP
Table 9. Program Security Bits for EPROM Devices
PROGRAM LOCK BITS
SB1SB2SB3PROTECTION DESCRIPTION
1UUUNo Program Security features enabled. (Code verify will still be encrypted by the Encryption Array if
2PUUMOVC instructions executed from external program memory are disabled from fetching code bytes
3PPUSame as 2, also verify is disabled.
4PPPSame as 3, external execution is disabled. Internal data RAM is not accessible.
NOTES:
1. P – programmed. U – unprogrammed.
2. Any other combination of the security bits is not defined.
1, 2
programmed.)
from internal memory, EA
is disabled.
is sampled and latched on Reset, and further programming of the EPROM
80C51/87C51/80C31
P2.7P2.6P3.7P3.6
1011
1010
1111
1100
0101
2000 Jan 20
30
Page 31
Philips SemiconductorsProduct specification
80C51 8-bit microcontroller family
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
A0–A7
1
1
1
4–6MHz
P1
RST
P3.6
P3.7
EPROM/OTP
XTAL2
XTAL1
V
SS
Figure 26. Programming Configuration
V
CC
/V
EA
PP
ALE/PROG
PSEN
P2.7
P2.6
P2.0–P2.5
+5V
P0
80C51/87C51/80C31
PGM DATA
+12.75V
5 PULSES TO GROUND
0
1
0
A8–A13
SU00873
ALE/PROG:
ALE/PROG:
1
12345
0
SEE EXPLODED VIEW BELOW
1
0
A0–A7
4–6MHz
1
1
1
5 PULSES
t
GLGH
= 100µs±10µs
Figure 27. PROG Waveform
P1
RST
P3.6
P3.7
XTAL2
XTAL1
V
SS
EPROM/OTP
1
/V
EA
ALE/PROG
PSEN
P2.0–P2.5
V
P0
PP
P2.7
P2.6
P3.4
t
GHGL
CC
= 10µs MIN
SU00875
+5V
PGM DATA
1
1
0
0 ENABLE
0
A8–A13
A14
2000 Jan 20
SU00839A
Figure 28. Program Verification
31
Page 32
Philips SemiconductorsProduct specification
80C51 8-bit microcontroller family
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
EPROM PROGRAMMING AND VERIFICATION CHARACTERISTICS
T
= 21°C to +27°C, VCC = 5V±10%, VSS = 0V (See Figure 29)
amb
SYMBOL
V
PP
I
PP
1/t
CLCL
t
AVGL
t
GHAX
t
DVGL
t
GHDX
t
EHSH
t
SHGL
t
GHSL
t
GLGH
t
AVQV
t
ELQZ
t
EHQZ
t
GHGL
NOTE:
1. Not tested.
Programming supply voltage12.513.0V
Programming supply current50
Oscillator frequency46MHz
Address setup to PROG low48t
Address hold after PROG48t
Data setup to PROG low48t
Data hold after PROG48t
P2.7 (ENABLE) high to V
VPP setup to PROG low10µs
VPP hold after PROG10µs
PROG width90110µs
Address to data valid48t
ENABLE low to data valid48t
Data float after ENABLE048t
PROG high to PROG low10µs
PARAMETERMINMAXUNIT
PP
80C51/87C51/80C31
1
CLCL
CLCL
CLCL
CLCL
48t
CLCL
CLCL
CLCL
CLCL
mA
P1.0–P1.7
P2.0–P2.5
P3.4
(A0 – A14)
PORT 0
P0.0 – P0.7
(D0 – D7)
t
DVGL
t
ALE/PROG
EA/V
P2.7
PP
**
AVGL
t
EHSH
t
GLGH
t
SHGL
NOTES:
FOR PROGRAMMING CONFIGURATION SEE FIGURE 26.
*
FOR VERIFICATION CONDITIONS SEE FIGURE 28.
** SEE TABLE 8.
PROGRAMMING*VERIFICATION*
ADDRESSADDRESS
t
AVQV
DATA INDATA OUT
t
GHDX
t
GHAX
t
GHGL
LOGIC 0
t
GHSL
LOGIC 1LOGIC 1
t
ELQV
Figure 29. EPROM Programming and Verification
t
EHQZ
SU00871
2000 Jan 20
32
Page 33
Philips SemiconductorsProduct specification
80C51 8-bit microcontroller family
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
MASK ROM DEVICES
80C51/87C51/80C31
Security Bits
With none of the security bits programmed the code in the program
memory can be verified. If the encryption table is programmed, the
code will be encrypted when verified. When only security bit 1 (see
Table 10) is programmed, MOVC instructions executed from
external program memory are disabled from fetching code bytes
from the internal memory, EA
programming of the EPROM is disabled. When security bits 1 and 2
are programmed, in addition to the above, verify mode is disabled.
Encryption Array
64 bytes of encryption array are initially unprogrammed (all 1s).
is latched on Reset and all further
Table 10. Program Security Bits
PROGRAM LOCK BITS
SB1SB2PROTECTION DESCRIPTION
1UUNo Program Security features enabled.
2PUMOVC instructions executed from external program memory are disabled from fetching code bytes from
NOTES:
1. P – programmed. U – unprogrammed.
2. Any other combination of the security bits is not defined.
1, 2
(Code verify will still be encrypted by the Encryption Array if programmed.)
internal memory, EA
is sampled and latched on Reset, and further programming of the EPROM is disabled.
ROM CODE SUBMISSION
When submitting ROM code for the 80C51, the following must be specified:
1. 4k byte user ROM data
2. 64 byte ROM encryption key
3. ROM security bits.
ADDRESS
0000H to 0FFFHDATA7:0User ROM Data
1000H to 103FHKEY7:0ROM Encryption Key
1040HSEC0ROM Security Bit 1
1040HSEC1ROM Security Bit 2
CONTENTBIT(S)COMMENT
Security Bit 1: When programmed, this bit has two effects on masked ROM parts:
1. External MOVC is disabled, and
2. EA is latched on Reset.
Security Bit 2: When programmed, this bit inhibits Verify User ROM.
NOTE: Security Bit 2 cannot be enabled unless Security Bit 1 is enabled.
If the ROM Code file does not include the options, the following information must be included with the ROM code.
For each of the following, check the appropriate box, and send to Philips along with the code:
Security Bit #1:
Security Bit #2:V EnabledV Disabled
Encryption:
2000 Jan 20
V EnabledV Disabled
V NoV YesIf Yes, must send key file.
33
Page 34
Philips SemiconductorsProduct specification
80C51 8-bit microcontroller family
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
QFP44: plastic quad flat package; 44 leads (lead length 1.3 mm); body 10 x 10 x 1.75 mmSOT307-2
80C51/87C51/80C31
2000 Jan 20
36
Page 37
Philips SemiconductorsProduct specification
80C51 8-bit microcontroller family
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
NOTES
80C51/87C51/80C31
2000 Jan 20
37
Page 38
Philips SemiconductorsProduct specification
80C51 8-bit microcontroller family
4K/128 OTP/ROM/ROMless, low voltage (2.7V–5.5V),
low power, high speed (33 MHz)
Data sheet status
Data sheet
status
Objective
specification
Preliminary
specification
Product
specification
Product
status
Development
Qualification
Production
Definition
This data sheet contains the design target or goal specifications for product development.
Specification may change in any manner without notice.
This data sheet contains preliminary data, and supplementary data will be published at a later date.
Philips Semiconductors reserves the right to make changes at any time without notice in order to
improve design and supply the best possible product.
This data sheet contains final specifications. Philips Semiconductors reserves the right to make
changes at any time without notice in order to improve design and supply the best possible product.
[1]
80C51/87C51/80C31
[1] Please consult the most recently issued datasheet before initiating or completing a design.
Definitions
Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For
detailed information see the relevant data sheet or data handbook.
Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one
or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or
at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended
periods may affect device reliability.
Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips
Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or
modification.
Disclaimers
Life support — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can
reasonably be expected to result in personal injury . Philips Semiconductors customers using or selling these products for use in such applications
do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.
Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard
cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no
responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these
products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless
otherwise specified.
Philips Semiconductors
811 East Arques Avenue
P.O. Box 3409
Sunnyvale, California 94088–3409
Telephone 800-234-7381
Copyright Philips Electronics North America Corporation 2000
All rights reserved. Printed in U.S.A.
Date of release: 01-00
Document order number:9397 750 06795
2000 Jan 20
38
Loading...
+ hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.