Datasheet MC74HC4351AD, MC74HC4351ADW, MC74HC4351AN Datasheet (Motorola)

Page 1

SEMICONDUCTOR TECHNICAL DATA
1
REV 0
Motorola, Inc. 1997
12/97
 
 "  " !  
High–Performance Silicon–Gate CMOS
The MC74HC4351A utilizes silicon–gate CMOS technology to achieve fast propagation delays, low ON resistances, and low OFF leakage currents. These analog multiplexers/demultiplexers control analog voltages that may vary across the complete power supply range (from VCC to VEE).
The Channel–Select inputs determine which one of the Analog Inputs/ Outputs is to be connected, by means of an analog switch, to the Common Output/Input. The data at the Channel–Select inputs may be latched by using the active–low Latch Enable pin. When Latch Enable is high, the latch is transparent. When either Enable 1 (active low) or Enable 2 (active high) is inactive, all analog switches are turned off.
The Channel–Select and Enable inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs.
The device has been designed so the ON resistance (Ron) is more linear over input voltage than Ron of metal–gate CMOS analog switches.
For multiplexers/demultiplexers without latches, see the HC4051A, HC4052A, and HC4053A.
Fast Switching and Propagation Speeds
Low Crosstalk Between Switches
Diode Protection on All Inputs/Outputs
Analog Power Supply Range (VCC – VEE) = 2.0 to 12.0 V
Digital (Control) Power Supply Range (VCC – GND) = 2.0 to 6.0 V
Improved Linearity and Lower ON Resistance than Metal–Gate Types
Low Noise
In Compliance with the Requirements Defined by JEDEC Standard
No. 7A
Chip Complexity: 222 FETs or 55.5 Equivalent Gates
This document contains information on a new product. Specifications and information herein are subject to change without notice.

PIN ASSIGNMENT
MC74HC4351A
X5
X
NC
X6
X4
GND
V
EE
ENABLE 2
ENABLE 1
X7 5
4
3
2
1
10
9
8
7
6
14
15
16
17
18
19
20
11
12
13
X3
X0
X1
X2
V
CC
LATCH ENABLE
C
B
NC
A
NC = NO CONNECTION
DW SUFFIX
SOIC PACKAGE
CASE 751D–04
N SUFFIX
PLASTIC PACKAGE
CASE 738–03
ORDERING INFORMATION
MC74HCXXXXAN MC74HCXXXXADW MC74HCXXXXADT
Plastic SOIC TSSOP
1
20
1
20
DT SUFFIX
TSSOP PACKAGE
CASE 948E–02
1
20
Page 2
MC74HC4351A
MOTOROLA High–Speed CMOS Logic Data
DL129 — Rev 6
2
LOGIC DIAGRAM
MC74HC4351A
Single–Pole, 8–Position Plus Common Off and Address Latch
FUNCTION TABLE
MC74HC4351
Control Inputs
ON
Enable Select
ON
Channel
1 2 C B A
(LE = H)*
L
H
L
L
L
X0
L
H
L
L
H
X1
L
H
L
H
L
X2
L
H
L
H
H
X3
L
H
H
L
L
X4
L
H
H
L
H
X5
L
H
H
H
L
X6
L
H
H
H
H
X7
H
X
X
X
X
None
X L X X X
oe
None
X = don’t care * When Latch Enable is low, the Channel
Selection is latched and the Channel Address Latch does not change states.
MAXIMUM RATINGS*
Symbol
Parameter
Value
Unit
Î
Î
V
CC
ОООООООООООО
Î
Positive DC Supply Voltage (Ref. to GND)
(Ref. to VEE)
ÎÎÎÎ
Î
– 0.5 to + 7.0
– 0.5 to 14.0
Î
Î
V
V
EE
Negative DC Supply Voltage (Ref. to GND)
– 7.0 to + 0.5
V
V
IS
Analog Input Voltage
VEE – 0.5
to VCC + 0.5
V
V
in
DC Input Voltage (Ref. to GND)
– 0.5 to VCC + 0.5
V
I
DC Current Into or Out of Any Pin
± 25
mA
Î
Î
P
D
ОООООООООООО
Î
Power Dissipation in Still Air, Plastic DIP†
SOIC or TSSOP Package†
ÎÎÎÎ
Î
750 500
Î
Î
mW
T
stg
Storage Temperature
– 65 to + 150
_
C
Î
T
L
ОООООООООООО
Lead Temperature, 1 mm from Case for 10 Seconds (Plastic DIP or SOIC Package)
ÎÎÎÎ
260
Î
_
C
*Maximum Ratings are those values beyond which damage to the device may occur.
Functional operation should be restricted to the Recommended Operating Conditions.
†Derating — Plastic DIP: – 10 mW/_C from 65_ to 125_C
SOIC Package: – 7 mW/_C from 65_ to 125_C TSSOP Package: – 6.1 mW/_C from 65_ to 125_C
For high frequency or heavy load considerations, see Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D).
This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance cir­cuit. For proper operation, Vin and V
out
should be constrained to the ranges indicated in the Recom­mended Operating Conditions.
Unused digital input pins must be tied to an appropriate logic voltage level (e.g., either GND or VCC). Unused Analog I/O pins may be left open or terminated. See Applica­tions Information.
MULTIPLEXER/
DEMUL TIPLEXER
17
X0
18
X1
19
X2
16
X3
1
X4
6
X5
2
X6
5
X7
ANALOG
INPUTS/OUTPUTS
4
X
COMMON OUTPUT/INPUT
CHANNEL ADDRESS
LATCH
13
B
15
A
12
C
11
LATCH ENABLE
7
ENABLE 1
8
ENABLE 2
SWITCH
ENABLES
PIN 20 = V
CC
PIN 9 = V
EE
PIN 10 = GND PINS 3, 14 = NC
CHANNEL–SELECT
INPUTS
Page 3
MC74HC4351A
High–Speed CMOS Logic Data DL129 — Rev 6
3 MOTOROLA
RECOMMENDED OPERATING CONDITIONS
Symbol
Parameter
Min
Max
Unit
ÎÎ
Î
V
CC
ОООООООООООО
Î
Positive DC Supply Voltage (Ref. to GND)
(Ref. to VEE)
Î
Î
2.0
2.0
Î
Î
6.0
12.0
Î
Î
V
V
EE
Negative DC Supply Voltage (Ref. to GND)
– 6.0
GND
V
V
IS
Analog Input Voltage
V
EEVCC
V
V
in
Digital Input Voltage (Ref. to GND)
GND
V
CC
V
VIO*
Static or Dynamic Voltage Across Switch
1.2
V
T
A
Operating Temperature, All Package Types
– 55
+ 125
_
C
ÎÎ
Î
ÎÎ
Î
tr, t
f
ОООООООООООО
Î
ОООООООООООО
Î
Input Rise and Fall Time, VCC = 2.0 V Channel Select or Enable VCC = 4.5 V Inputs (Figure 9a) VCC = 6.0 V
Î
Î
Î
Î
0 0 0
Î
Î
Î
Î
1000
500 400
Î
Î
Î
Î
ns
*For voltage drops across the switch greater than 1.2 V (switch on), excessive VCC current may
be drawn; i.e., the current out of the switch may contain both VCC and switch input components. The reliability of the device will be unaffected unless the Maximum Ratings are exceeded.
DC ELECTRICAL CHARACTERISTICS Digital Section (Voltages Referenced to GND) V
EE
= GND, Except Where Noted
Guaranteed Limit
ÎÎ
Î
Symbol
ООООООО
Î
Parameter
ООООООО
Î
Test Conditions
ÎÎ
Î
V
CC
V
ÎÎ
– 55 to
25_C
ÎÎ
Î
v
85_C
ÎÎ
Î
v
125_C
Î
Î
Unit
ÎÎ
Î
ÎÎ
Î
V
IH
ООООООО
Î
ООООООО
Î
Minimum High–Level Input Voltage, Channel–Select or Enable Inputs
ООООООО
Î
ООООООО
Î
Ron = Per Spec
ÎÎ
Î
ÎÎ
Î
2.0
3.0
4.5
6.0
ÎÎ
ÎÎ
1.5
2.1
3.15
4.2
ÎÎ
Î
ÎÎ
Î
1.5
2.1
3.15
4.2
ÎÎ
Î
ÎÎ
Î
1.5
2.1
3.15
4.2
Î
Î
Î
Î
V
ÎÎ
Î
ÎÎ
Î
V
IL
ООООООО
Î
ООООООО
Î
Maximum Low–Level Input Voltage, Channel–Select or Enable Inputs
ООООООО
Î
ООООООО
Î
Ron = Per Spec
ÎÎ
Î
ÎÎ
Î
2.0
3.0
4.5
6.0
ÎÎ
ÎÎ
0.5
0.9
1.35
1.8
ÎÎ
Î
ÎÎ
Î
0.5
0.9
1.35
1.8
ÎÎ
Î
ÎÎ
Î
0.5
0.9
1.35
1.8
Î
Î
Î
Î
V
ÎÎ
Î
ÎÎ
I
in
ООООООО
Î
ООООООО
Maximum Input Leakage Current, Channel–Select or Enable Inputs
ООООООО
Î
ООООООО
Vin = VCC or GND, VEE = – 6.0 V
ÎÎ
Î
ÎÎ
6.0
ÎÎ
ÎÎ
± 0.1
ÎÎ
Î
ÎÎ
± 1.0
ÎÎ
Î
ÎÎ
± 1.0
Î
Î
Î
µA
ÎÎ
Î
ÎÎ
Î
I
CC
ООООООО
Î
ООООООО
Î
Maximum Quiescent Supply Current (per Package)
ООООООО
Î
ООООООО
Î
Channel Select = VCC or GND Enables = VCC or GND VIS = VCC or GND VEE = GND VIO = 0 V VEE = – 6.0
ÎÎ
Î
ÎÎ
Î
6.0
6.0
ÎÎ
ÎÎ
1 4
ÎÎ
Î
ÎÎ
Î
10 40
ÎÎ
Î
ÎÎ
Î
40
160
Î
Î
Î
Î
µA
NOTE:Information on typical parametric values can be found in Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D).
DC ELECTRICAL CHARACTERISTICS Analog Section
Guaranteed Limit
Î
Î
Symbol
ООООООО
Î
Parameter
ООООООО
Î
Test Conditions
Î
Î
V
CC V
Î
Î
V
EE V
ÎÎ
Î
– 55 to
25_C
ÎÎ
Î
v
85_C
ÎÎ
v
125_C
Î
Î
Unit
Î
Î
R
on
ООООООО
Î
Maximum “ON” Resistance
ООООООО
Î
Vin = VIL or V
IH
VIS = VCC to V
EE
IS v 2.0 mA (Figures 1, 2)
Î
Î
4.5
4.5
6.0
Î
Î
0.0 – 4.5 – 6.0
ÎÎ
Î
190 120 100
ÎÎ
Î
240 150 125
ÎÎ
280 170 140
Î
Î
ÎÎОООООООÎООООООО
Î
Vin = VIL or V
IH
VIS = VCC or VEE (Endpoints) IS v 2.0 mA (Figures 1, 2)
Î
Î
4.5
4.5
6.0
Î
Î
0.0 – 4.5 – 6.0
ÎÎ
Î
150 100
80
ÎÎ
Î
190 125 100
ÎÎ
230 140 115
Î
Î
Î
Î
Î
Î
R
on
ООООООО
Î
ООООООО
Î
Maximum Difference in “ON” Resistance Between Any Two Channels in the Same Package
ООООООО
Î
ООООООО
Î
Vin = VIL or V
IH
VIS = 1/2 (VCC – VEE) IS v 2.0 mA
Î
Î
Î
Î
4.5
4.5
6.0
Î
Î
Î
Î
0.0 – 4.5 – 6.0
ÎÎ
Î
ÎÎ
Î
30 12 10
ÎÎ
Î
ÎÎ
Î
35 15 12
ÎÎ
ÎÎ
40 18 14
Î
Î
Î
Î
Page 4
MC74HC4351A
MOTOROLA High–Speed CMOS Logic Data
DL129 — Rev 6
4
DC ELECTRICAL CHARACTERISTICS Analog Section
Unit
Guaranteed Limit
V
EE V
V
CC
V
Test Conditions
Parameter
Symbol
Unit
v
125_C
v
85_C
– 55 to
25_C
V
EE V
V
CC
V
Test Conditions
Parameter
Symbol
Î
Î
Î
Î
I
off
ООООООО
Î
ООООООО
Î
Maximum Off–Channel Leakage Current, Any One Channel
ООООООО
Î
ООООООО
Î
Vin = VIL or V
IH
VIO = VCC – V
EE
Switch Off (Figure 3)
Î
Î
Î
Î
6.0
Î
Î
Î
Î
– 6.0
ÎÎ
Î
ÎÎ
Î
0.1
ÎÎ
Î
ÎÎ
Î
0.5
ÎÎ
ÎÎ
1.0
Î
Î
Î
Î
µA
ÎÎООООООО
Î
Maximum Off–Channel Leakage Current, Common Channel
ООООООО
Î
Vin = VIL or V
IH
VIO = VCC – V
EE
Switch Off (Figure 4)
Î
Î
6.0
Î
Î
– 6.0
ÎÎ
Î
0.2
ÎÎ
Î
2.0
ÎÎ
4.0
Î
Î
Î
Î
I
on
ООООООО
Î
Maximum On–Channel Leakage Current, Channel to Channel
ООООООО
Î
Vin = VIL or V
IH
Switch to Switch = VCC – V
EE
(Figure 5)
Î
Î
6.0
Î
Î
– 6.0
ÎÎ
Î
0.2
ÎÎ
Î
2.0
ÎÎ
4.0
Î
Î
µA
AC ELECTRICAL CHARACTERISTICS (C
L
= 50 pF, Input tr = tf = 6 ns)
Guaranteed Limit
ÎÎ
Î
Symbol
ОООООООООООООООО
Î
Parameter
ÎÎ
Î
V
CC V
ÎÎ
Î
– 55 to
25_C
ÎÎ
v
85_C
ÎÎ
Î
v
125_C
Î
Î
Unit
ÎÎ
Î
t
PLH
,
t
PHL
ОООООООООООООООО
Î
Maximum Propagation Delay , Channel–Select to Analog Output
(Figure 9)
ÎÎ
Î
2.0
4.5
6.0
ÎÎ
Î
370
74 63
ÎÎ
465
93 79
ÎÎ
Î
550 110
94
Î
Î
ns
ÎÎ
Î
t
PLH
,
t
PHL
ОООООООООООООООО
Î
Maximum Propagation Delay , Analog Input to Analog Output
(Figure 10)
ÎÎ
Î
2.0
4.5
6.0
ÎÎ
Î
60 12 10
ÎÎ
75 15 13
ÎÎ
Î
90 18 15
Î
Î
ns
ÎÎ
Î
ÎÎ
t
PLH
,
t
PHL
ОООООООООООООООО
Î
ОООООООООООООООО
Maximum Propagation Delay , Latch Enable to Analog Output
(Figure 12)
ÎÎ
Î
ÎÎ
2.0
4.5
6.0
ÎÎ
Î
ÎÎ
325
65 55
ÎÎ
ÎÎ
410
82 70
ÎÎ
Î
ÎÎ
485
97 82
Î
Î
Î
ns
ÎÎ
Î
ÎÎ
Î
t
PLZ
,
t
PHZ
ОООООООООООООООО
Î
ОООООООООООООООО
Î
Maximum Propagation Delay, Enable 1 or 2 to Analog Output
(Figure 11)
ÎÎ
Î
ÎÎ
Î
2.0
4.5
6.0
ÎÎ
Î
ÎÎ
Î
290
58 49
ÎÎ
ÎÎ
365
73 62
ÎÎ
Î
ÎÎ
Î
435
87 74
Î
Î
Î
Î
ns
ÎÎ
Î
t
PZL
,
t
PZH
ОООООООООООООООО
Î
Maximum Propagation Delay, Enable 1 or 2 to Analog Output
(Figure 11)
ÎÎ
Î
2.0
4.5
6.0
ÎÎ
Î
345
69 59
ÎÎ
435
87 74
ÎÎ
Î
515 103
87
Î
Î
ns
C
in
Maximum Input Capacitance
10
10
10
pF
C
l/O
Maximum Capacitance Analog I/O
ОООООООО
Enable 1 = VIH, Enable 2 = V
IL
35
35
35
pF
Common O/I
ОООООООО
130
130
130
Feedthrough
ОООООООО
1.0
1.0
1.0
NOTES:
1. For propagation delays with loads other than 50 pF, see Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D).
2. Information on typical parametric values can be found in Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D).
C
Power Dissipation Capacitance (Per Package) (Figure 14)*
Typical @ 25°C, VCC = 5.0 V
pF
CPDPower Dissipation Capacitance (Per Package) (Figure 14)
45
pF
*Used to determine the no–load dynamic power consumption: PD = CPD V
CC
2
f + ICC VCC. For load considerations, see Chapter 2 of the
Motorola High–Speed CMOS Data Book (DL129/D).
Page 5
MC74HC4351A
High–Speed CMOS Logic Data DL129 — Rev 6
5 MOTOROLA
TIMING REQUIREMENTS (Input t
r
= tf = 6 ns)
Guaranteed Limit
ÎÎ
Î
Symbol
ООООООООООООООО
Î
Parameter
ÎÎ
Î
V
CC
V
ÎÎ
– 55 to
25_C
ÎÎ
Î
v
85_C
ÎÎ
Î
v
125_C
Î
Î
Unit
ÎÎ
Î
t
su
ООООООООООООООО
Î
Minimum Setup Time, Channel–Select to Latch Enable
(Figure 12)
ÎÎ
Î
2.0
4.5
6.0
ÎÎ
100
20 17
ÎÎ
Î
125
25 21
ÎÎ
Î
150
30 26
Î
Î
ns
ÎÎ
Î
t
h
ООООООООООООООО
Î
Minimum Hold Time, Latch Enable to Channel Select
(Figure 12)
ÎÎ
Î
2.0
4.5
6.0
ÎÎ
0 0 0
ÎÎ
Î
0 0 0
ÎÎ
Î
0 0 0
Î
Î
ns
ÎÎ
Î
t
w
ООООООООООООООО
Î
Minimum Pulse Width, Latch Enable
(Figure 12)
ÎÎ
Î
2.0
4.5
6.0
ÎÎ
80 16 14
ÎÎ
Î
100
20 17
ÎÎ
Î
120
24 20
Î
Î
ns
ÎÎ
Î
ÎÎ
Î
tr, t
f
ООООООООООООООО
Î
ООООООООООООООО
Î
Maximum Input Rise and Fall Times, Channel–Select, Latch Enable, and Enables 1 and 2
ÎÎ
Î
ÎÎ
Î
2.0
4.5
6.0
ÎÎ
ÎÎ
1000
500 400
ÎÎ
Î
ÎÎ
Î
1000
500 400
ÎÎ
Î
ÎÎ
Î
1000
500 400
Î
Î
Î
Î
ns
NOTE:Information on typical parametric values can be found in Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D).
ADDITIONAL APPLICATION CHARACTERISTICS (GND = 0.0 V)
Limit*
Î
Symbol
ООООООООО
Parameter
ООООООООО
Test Condition
Î
V
CC
V
Î
V
EE V
ÎÎÎ
25_C
74HC
Î
Unit
Î
Î
BW
ООООООООО
Î
Maximum On–Channel Bandwidth or
ООООООООО
Î
fin = 1 MHz Sine Wave
ÎÎÎÎÎÎÎ
Î
51 52 53
Î
Î
MHz
ÎÎООООООООО
Î
Minimum Frequency Response
(Figure 6)
ООООООООО
Î
Adjust f
i
n
Voltage to Obtain 0 dBm at V
OS
Increase fin Frequency Until dB Meter
Reads – 3 dB
RL = 50 , CL = 10 pF
Î
Î
2.25
4.50
6.00
Î
Î
– 2.25 – 4.50 – 6.00
ÎÎÎ
Î
80 95 120 80 95 120 80 95 120
Î
Î
Î
Î
Î
Î
Î
Î
ООООООООО
Î
ООООООООО
Î
ООООООООО
Î
Off–Channel Feedthrough Isolation
(Figure 7)
ООООООООО
Î
ООООООООО
Î
ООООООООО
Î
fin Sine Wave Adjust fin Voltage to Obtain 0 dBm at V
IS
fin = 10 kHz, RL = 600 , CL = 50 pF
Î
Î
Î
Î
Î
Î
2.25
4.50
6.00
Î
Î
Î
Î
Î
Î
– 2.25 – 4.50 – 6.00
ÎÎÎ
Î
ÎÎÎ
Î
ÎÎÎ
Î
– 50 – 50 – 50
Î
Î
Î
Î
Î
Î
dB
ÎÎОООООООООÎООООООООО
Î
fin = 1.0 MHz, RL = 50 , CL = 10 pF
Î
Î
2.25
4.50
6.00
Î
Î
– 2.25 – 4.50 – 6.00
ÎÎÎ
Î
– 40 – 40 – 40
Î
Î
Î
Î
Î
Î
Î
Î
ООООООООО
Î
ООООООООО
Î
ООООООООО
Î
Feedthrough Noise, Channel Select Input to Common O/I
(Figure 8)
ООООООООО
Î
ООООООООО
Î
ООООООООО
Î
Vin v 1 MHz Square Wave (tr = tf = 6 ns) Adjust RL at Setup so that IS = 0 A Enable = GND
RL = 600 , CL = 50 pF
Î
Î
Î
Î
Î
Î
2.25
4.50
6.00
Î
Î
Î
Î
Î
Î
– 2.25 – 4.50 – 6.00
ÎÎÎ
Î
ÎÎÎ
Î
ÎÎÎ
Î
25 105 135
Î
Î
Î
Î
Î
Î
mV
PP
ÎÎОООООООООÎООООООООО
Î
RL = 10 k, CL = 10 pF
Î
Î
2.25
4.50
6.00
Î
Î
– 2.25 – 4.50 – 6.00
ÎÎÎ
Î
35 145 190
Î
Î
Î
Î
Î
Î
Î
Î
ООООООООО
Î
ООООООООО
Î
ООООООООО
Î
Crosstalk Between Any Two Switches
(Figure 13) (Test does not apply to HC4351)
ООООООООО
Î
ООООООООО
Î
ООООООООО
Î
fin Sine Wave Adjust fin Voltage to Obtain 0 dBm at V
IS
fin = 10 kHz, RL = 600 , CL = 50 pF
Î
Î
Î
Î
Î
Î
2.25
4.50
6.00
Î
Î
Î
Î
Î
Î
– 2.25 – 4.50 – 6.00
ÎÎÎ
Î
ÎÎÎ
Î
ÎÎÎ
Î
– 50 – 50 – 50
Î
Î
Î
Î
Î
Î
dB
ÎÎОООООООООÎООООООООО
Î
fin = 1 MHz, RL = 50 , CL = 10 pF
Î
Î
2.25
4.50
6.00
Î
Î
– 2.25 – 4.50 – 6.00
ÎÎÎ
Î
– 60 – 60 – 60
Î
Î
Î
Î
Î
Î
Î
Î
THD
ООООООООО
Î
ООООООООО
Î
ООООООООО
Î
Total Harmonic Distortion
(Figure 15)
ООООООООО
Î
ООООООООО
Î
ООООООООО
Î
fin = 1 kHz, RL = 10 k, CL = 50 pF THD = THD
Measured
– THD
Source
VIS = 4.0 VPP sine wave VIS = 8.0 VPP sine wave
VIS = 11.0 VPP sine wave
Î
Î
Î
Î
Î
Î
2.25
4.50
6.00
Î
Î
Î
Î
Î
Î
– 2.25 – 4.50 – 6.00
ÎÎÎ
Î
ÎÎÎ
Î
ÎÎÎ
Î
0.10
0.08
0.05
Î
Î
Î
Î
Î
Î
%
*Limits not tested. Determined by design and verified by qualification.
Page 6
MC74HC4351A
MOTOROLA High–Speed CMOS Logic Data
DL129 — Rev 6
6
Figure 1a. Typical On Resistance, VCC – VEE = 2.0 V Figure 1b. Typical On Resistance, VCC – VEE = 4.5 V
250
200
150
100
50
0 0.25 0.50 0.75 1.0 1.25 1.5 1.75 2.0 2.25
VIS, INPUT VOLTAGE (VOLTS), REFERENCED TO V
EE
R
on
, ON RESISTANCE (OHMS)
100
80
60
40
20
0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.5
VIS, INPUT VOLTAGE (VOLTS), REFERENCED TO V
EE
R
on
, ON RESISTANCE (OHMS)
25°C
–55°C
125°C
25°C
–55°C
125°C
4.0
TBD TBD
Figure 1c. Typical On Resistance, VCC – VEE = 6.0 V Figure 1d. Typical On Resistance, VCC – VEE = 9.0 V
105
90 75 60 45
0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5
VIS, INPUT VOLTAGE (VOLTS), REFERENCED TO V
EE
R
on
, ON RESISTANCE (OHMS)
75
60
45
30
15
0 1.0 2.0 3.0 4.0 5.0 6.0 7.0 8.0 9.0
VIS, INPUT VOLTAGE (VOLTS), REFERENCED TO V
EE
R
on
, ON RESISTANCE (OHMS)
30 15
5.0 5.5 6.0
25°C
–55°C
125°C
25°C
–55°C
125°C
TBD TBD
Figure 1e. Typical On Resistance, VCC – VEE = 12.0 V Figure 2. On Resistance Test Set–Up
1.0 2.0
70 60 50 40 30
0
VIS, INPUT VOLTAGE (VOLTS), REFERENCED TO V
EE
R
on
, ON RESISTANCE (OHMS)
20 10
3.0 4.0 5.0 6.0 7.0 8.0 9.0 10.0 11.0 12.0
25°C
–55°C
125°C
PLOTTER
MINI COMPUTER
PROGRAMMABLE
POWER SUPPLY
DC ANALYZER
V
CC
DEVICE
UNDER TEST
+
V
EE
ANALOG IN COMMON OUT
GND
TBD
Page 7
MC74HC4351A
High–Speed CMOS Logic Data DL129 — Rev 6
7 MOTOROLA
Figure 3. Maximum Off Channel Leakage Current,
Any One Channel, Test Set–Up
Figure 4. Maximum Off Channel Leakage Current,
Common Channel, Test Set–Up
OFF OFF
8
20
V
CC
V
EE
NC
A
V
CC
V
EE
V
CC
OFF OFF
20
V
CC
ANALOG I/O
COMMON O/I
V
CC
V
EE
V
CC
COMMON O/I
ANALOG I/O
7
V
IH
9 10
8
V
EE
7
V
IH
9 10
A
Figure 5. Maximum On Channel Leakage Current,
Channel to Channel, Test Set–Up
Figure 6. Maximum On Channel Bandwidth,
Test Set–Up
ON
OFF
20
V
CC
N/C
A
ANALOG I/O
ON
20
V
CC
0.1µF
CL*
f
in
R
L
dB
METER
*Includes all probe and jig capacitance.
V
OS
V
CC
V
EE
V
CC
COMMON O/I
8
V
EE
7
V
IL
9 10
V
IH
8
V
EE
7
V
CC
9 10
Figure 7. Off Channel Feedthrough Isolation,
Test Set–Up
Figure 8. Feedthrough Noise, Channel Select to
Common Out, Test Set–Up
OFF
20
V
CC
0.1 µF
CL*
f
in
R
L
dB
METER
*Includes all probe and jig capacitance.
V
OS
R
L
V
IS
ON/OFF
20
V
CC
CL*
R
L
*Includes all probe and jig capacitance.
CHANNEL SELECT
TEST POINT
11
V
CC
OFF/ON
R
L
R
L
V
CC
GND
Vin
1 MHz
tr = tf = 6 ns
ANALOG I/O
COMMON O/I
8
V
EE
7 9
10
8
V
EE
7
V
CC
9 10
Page 8
MC74HC4351A
MOTOROLA High–Speed CMOS Logic Data
DL129 — Rev 6
8
Figure 9a. Propagation Delays, Channel Select
to Analog Out
Figure 9b. Propagation Delay, Test Set–Up Channel
Select to Analog Out
ON/OFF
20
V
CC
CL*
*Includes all probe and jig capacitance.
CHANNEL SELECT
TEST POINT
OFF/ON
V
CC
ANALOG I/O
COMMON O/I
CHANNEL SELECT
ANALOG OUT
t
r
t
f
90%
50%
10%
V
CC
GND
t
PHL
t
PLH
50%
8
7
V
CC
9 10
V
CC
GND
ANALOG
IN
ANALOG
OUT
50%
t
PLH
t
PHL
50%
Figure 10a. Propagation Delays, Analog In to
Analog Out
Figure 10b. Propagation Delay, Test Set–Up
Analog In to Analog Out
ON
20
V
CC
*Includes all probe and jig capacitance.
TEST POINT
COMMON O/I
ANALOG I/O
CL*
8
7
V
CC
9 10
ON/OFF
V
CC
TEST POINT
20
V
CC
1 k
CL*
1 2
1 2
ANALOG I/O
8
7 9
10
ENABLE
Figure 11a. Propagation Delay, Enable 1 or 2
to Analog Out
50%
50%
90%
10%
t
PZL
t
PLZ
t
PZHtPHZ
HIGH IMPEDANCE
V
OL
V
OH
HIGH IMPEDANCE
V
CC
GND
50%
ANALOG
OUT
ENABLE
Figure 11b. Propagation Delay, Test Set–Up
Enable to Analog Out
ANALOG
OUT
POSITION WHEN TESTING t
PLZ
AND t
PZL
POSITION WHEN TESTING t
PHZ
AND t
PZH
1 2
Page 9
MC74HC4351A
High–Speed CMOS Logic Data DL129 — Rev 6
9 MOTOROLA
Figure 12a. Propagation Delay, Latch Enable to
Analog Out
ON/OFF
20
V
CC
CL*
*Includes all probe and jig capacitance.
LATCH ENABLE
TEST POINT
OFF/ON
V
CC
ANALOG I/O
COMMON O/I
Figure 12b. Propagation Delay, Test Set–Up
Latch Enable to Analog Out
CHANNEL
SELECT
LATCH
ENABLE 2
COMMON O/I
GND
V
CC
GND
V
CC
50%
50%
50%
90%
10%
t
su
t
h
t
f
t
r
t
w
t
PLH
,
t
PHL
8
7
V
CC
9 10
CHANNEL SELECT
11
Figure 13. Crosstalk Between Any Two
Switches, Test Set–Up
R
L
ON
20
CL*
*Includes all probe and jig capacitance.
OFF
R
L
V
IS
R
L
CL*
V
OS
f
in
0.1
µ
F
V
CC
dB
METER
8
7 9
10
R
L
VCCV
EE
Figure 14. Power Dissipation Capacitance,
Test Set-Up
ON/OFF
20
V
CC
CHANNEL SELECT
NC
OFF/ON
V
CC
11
V
CC
ANALOG I/O
COMMON O/I
A
8
7
V
CC
9 10
V
EE
Figure 15a. Total Harmonic Distortion, Test Set-Up
ON
20
V
CC
0.1 µF
CL*
f
in
R
L
TO
DISTORTION
METER
*Includes all probe and jig capacitance.
V
OS
V
IS
8
7
V
CC
9 10
V
EE
Figure 15b. Plot, Harmonic Distortion
0 –10 –20 –30 –40 –50
1.0 2.0 3.125 FREQUENCY (kHz)
dB
–60 –70 –80 –90
FUNDAMENT AL FREQUENCY
DEVICE SOURCE
Page 10
MC74HC4351A
MOTOROLA High–Speed CMOS Logic Data
DL129 — Rev 6
10
APPLICATIONS INFORMATION
The Channel Select and Enable control pins should be at VCC or GND logic levels. VCC being recognized as a logic high and GND being recognized as a logic low. In this example:
VCC = + 5 V = logic high
GND = 0 V = logic low
The maximum analog voltage swings are determined by the supply voltages VCC and VEE. The positive peak analog voltage should not exceed VCC. Similarly, the negative peak analog voltage should not go below VEE. In this example, the difference between VCC and VEE is ten volts. Therefore, us­ing the configuration in Figure 16, a maximum analog signal of ten volts peak–to–peak can be controlled. Unused analog inputs/outputs may be left floating (i.e., not connected). How-
ever, tying unused analog inputs and outputs to VCC or GND through a low value resistor helps minimize crosstalk and feedthrough noise that may be picked up by an unused switch.
Although used here, balanced supplies are not a require-
ment. The only constraints on the power supplies are that:
VCC – GND = 2 to 6 volts
VEE – GND = 0 to – 6 volts
VCC – VEE = 2 to 12 volts
and VEE v GND
When voltage transients above VCC and/or below VEE are anticipated on the analog channels, external Germanium or Schottky diodes (Dx) are recommended as shown in Figure 17. These diodes should be able to absorb the maxi­mum anticipated current surges during clipping.
Figure 16. Application Example Figure 17. External Germanium or
Schottky Clipping Diodes
ANALOG
SIGNAL
ON
20
+5 V
ANALOG
SIGNAL
+ 5 V
– 5 V
+ 5 V
– 5 V
TO EXTERNAL CMOS
CIRCUITRY
0 TO 5 V DIGIT AL
SIGNALS
ON/OFF
9
20
V
CC
V
EE
D
x
V
EE
D
x
V
CC
D
x
8
7 9
10
–5 V
+5 V
15 13 12
11
10
V
EE
V
CC
D
x
Figure 18. Interfacing LSTTL/NMOS to CMOS Inputs
a. Using Pull–Up Resistors b. Using HCT Interface
ANALOG
SIGNAL
ON/OFF
20
+ 5 V
ANALOG
SIGNAL
+ 5 V
V
EE
+ 5 V
V
EE
R
*
LSTTL/NMOS
CIRCUITRY
+ 5 V
* 2 k ≤ R ≤ 10 k
ANALOG
SIGNAL
ON/OFF
20
+ 5 V
ANALOG
SIGNAL
+ 5 V
V
EE
+ 5 V
V
EE
LSTTL/NMOS
CIRCUITRY
+ 5 V
HCT
BUFFER
8
7 9
10
V
EE
V
CC
15 13 12 11
R
RR
8
7
9 10
V
EE
V
CC
15 13 12 11
Page 11
MC74HC4351A
High–Speed CMOS Logic Data DL129 — Rev 6
11 MOTOROLA
FUNCTION DIAGRAM HC4351A
X0
17
X1
X2
X3
X4
X5
X6
X7
6
2
5
X
4
A
15
LATCH &
LEVEL SHIFTER
LATCH &
LEVEL SHIFTER
LATCH &
LEVEL SHIFTER
B
13
C
12
LATCH
ENABLE
11
LEVEL SHIFTER
ENABLE 1
7
8
ENABLE 2
Page 12
MC74HC4351A
MOTOROLA High–Speed CMOS Logic Data
DL129 — Rev 6
12
OUTLINE DIMENSIONS
N SUFFIX
PLASTIC PACKAGE
CASE 738–03
ISSUE E
NOTES:
1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
2. CONTROLLING DIMENSION: INCH.
3. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL.
4. DIMENSION B DOES NOT INCLUDE MOLD FLASH.
M
L
J
20 PL
M
B
M
0.25 (0.010) T
DIM MIN MAX MIN MAX
MILLIMETERSINCHES
A 25.66 27.171.010 1.070 B 6.10 6.600.240 0.260 C 3.81 4.570.150 0.180 D 0.39 0.550.015 0.022
G 2.54 BSC0.100 BSC
J 0.21 0.380.008 0.015 K 2.80 3.550.110 0.140 L 7.62 BSC0.300 BSC
M 0 15 0 15
N 0.51 1.010.020 0.040
____
E
1.27 1.770.050 0.070
1
11
10
20
–A–
SEATING PLANE
K
N
FG
D
20 PL
–T–
M
A
M
0.25 (0.010) T
E
B
C
F
1.27 BSC0.050 BSC
DW SUFFIX
PLASTIC SOIC PACKAGE
CASE 751D–04
ISSUE E
NOTES:
1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
2. CONTROLLING DIMENSION: MILLIMETER.
3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
4. MAXIMUM MOLD PROTRUSION 0.150 (0.006) PER SIDE.
5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION.
–A–
–B–
20
1
11
10
S
A
M
0.010 (0.25) B
S
T
D20X
M
B
M
0.010 (0.25)
P10X
J
F
G
18X
K
C
–T–
SEATING PLANE
M
R
X 45
_
DIM MIN MAX MIN MAX
INCHESMILLIMETERS
A 12.65 12.95 0.499 0.510 B 7.40 7.60 0.292 0.299 C 2.35 2.65 0.093 0.104 D 0.35 0.49 0.014 0.019 F 0.50 0.90 0.020 0.035 G 1.27 BSC 0.050 BSC J 0.25 0.32 0.010 0.012 K 0.10 0.25 0.004 0.009 M 0 7 0 7 P 10.05 10.55 0.395 0.415 R 0.25 0.75 0.010 0.029
__
__
Page 13
MC74HC4351A
High–Speed CMOS Logic Data DL129 — Rev 6
13 MOTOROLA
OUTLINE DIMENSIONS
DT SUFFIX
PLASTIC TSSOP PACKAGE
CASE 948E–02
ISSUE A
DIMAMIN MAX MIN MAX
INCHES
6.60 0.260
MILLIMETERS
B 4.30 4.50 0.169 0.177 C 1.20 0.047 D 0.05 0.15 0.002 0.006 F 0.50 0.75 0.020 0.030
G 0.65 BSC 0.026 BSC
H 0.27 0.37 0.011 0.015 J 0.09 0.20 0.004 0.008
J1 0.09 0.16 0.004 0.006
K 0.19 0.30 0.007 0.012
K1 0.19 0.25 0.007 0.010
L 6.40 BSC 0.252 BSC
M 0 8 0 8
____
NOTES:
1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
2. CONTROLLING DIMENSION: MILLIMETER.
3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED
0.15 (0.006) PER SIDE.
4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION.
6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.
7. DIMENSION A AND B ARE TO BE DETERMINED AT DA TUM PLANE –W–.
110
1120
PIN 1 IDENT
A
B
–T–
0.100 (0.004)
C
D
G
H
SECTION N–N
K
K1
JJ1
N
N
M
F
–W–
SEATING PLANE
–V–
–U–
S
U
M
0.10 (0.004) V
S
T
20X REFK
L
L/2
2X
S
U0.15 (0.006) T
DETAIL E
0.25 (0.010)
DETAIL E
6.40 0.252 ––– –––
S
U0.15 (0.006) T
Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty , representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. “T ypical” parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.
MC74HC4351A/D
Mfax is a trademark of Motorola, Inc.
How to reach us: USA/EUROPE /Locations Not Listed: Motorola Literature Distribution; JAPAN: Nippon Motorola Ltd.: SPD, Strategic Planning Office, 141,
P.O. Box 5405, Denver, Colorado 80217. 1–303–675–2140 or 1–800–441–2447 4–32–1 Nishi–Gotanda, Shagawa–ku, Tokyo, Japan. 03–5487–8488
Customer Focus Center: 1–800–521–6274 Mfax: RMFAX0@email.sps.mot.com – TOUCHTONE 1–602–244–6609 ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park,
Moto rola Fax Back System – US & Canada ONLY 1–800–774–1848 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298
– http://sps.motorola.com/mfax/
HOME PAGE: http://motorola.com/sps/
Loading...