Datasheet MAX3748ETE, MAX3748AETE Datasheet (Maxim)

Page 1
General Description
The MAX3748/MAX3748A multirate limiting amplifier func­tions as a data quantizer for SONET, Fibre Channel, and Gigabit Ethernet optical receivers. The amplifier accepts a wide range of input voltages and provides constant­level current-mode logic (CML) output voltages with con­trolled edge speeds.
A received-signal-strength indicator (RSSI) is available when the MAX3748/MAX3748A is combined with the MAX3744 SFP transimpedance amplifier (TIA). A receiver consisting of the MAX3744* and the MAX3748/ MAX3748A can provide up to 19dB RSSI dynamic range. Additional features include a programmable loss-of-signal (LOS) detect, an optional disable function (DISABLE), and an output signal polarity reversal (OUTPOL). Output disable can be used to implement squelch.
The combination of the MAX3748/MAX3748A and the MAX3744 allows for the implementation of all the small­form-factor SFF-8472 digital diagnostic specifications using a standard 4-pin TO-46 header. The MAX3748/ MAX3748A is packaged in a 3mm 3mm 16-pin QFN package with an exposed pad.
*Future product—contact factory for availability.
Applications
Gigabit Ethernet SFF/SFP Transceiver Modules
Fibre Channel SFF/SFP Transceiver Modules
Multirate OC-3 to OC-48-FEC SFF/SFP Transceiver Modules
Features
SFP Reference Design Available
16-Pin QFN Package with 3mm
3mm Footprint
Single +3.3V Supply Voltage
86ps Rise and Fall Time
Loss of Signal with Programmable Threshold
RSSI Interface (with MAX3744 TIA)
Output Disable
Polarity Select
8.5ps
P-P
Deterministic Jitter (3.2Gbps)
MAX3748/MAX3748A
Compact 155Mbps to 3.2Gbps
Limiting Amplifier
________________________________________________________________ Maxim Integrated Products 1
Ordering Information
MAX3748/
MAX3748A
MAX3744 TIA*
DS1858
3-INPUT DIAGNOSTIC
MONITOR
R1
3k
C1
0.1µF
IN+
IN-
RSSI TH DISABLE LOS
0.1µF
OUTPOL CAZ1 CAZ2V
CC
GND
4.7k TO 10k
LOS
V
CC
_HOST
OUT+
50
0.1µF
OUT-
50
0.1µF
SERDES
R
TH
SUPPLY FILTER HOST FILTER
V
CC
_RX
4-PIN TO HEADER
HOST BOARDSFP OPTICAL RECEIVER
*FUTURE PRODUCT.
Typical Operating Circuits
19-2717; Rev 1; 7/03
For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at 1-888-629-4642, or visit Maxim’s website at www.maxim-ic.com.
EVALUATION KIT
AVAILABLE
*EP = Exposed pad.
Functional Diagram and Pin Configuration appear at end of data sheet.
Typical Operating Circuits continued at end of data sheet.
PART TEMP RANGE
MAX3748ETE -40°C to +85°C 16 QFN-EP* T1633-3
MAX3748AETE -40°C to +85°C 16 QFN-EP* T1633-3
PIN­PACKAGE
PACKAGE
CODE
Page 2
MAX3748/MAX3748A
Compact 155Mbps to 3.2Gbps Limiting Amplifier
2 _______________________________________________________________________________________
ABSOLUTE MAXIMUM RATINGS
ELECTRICAL CHARACTERISTICS
(VCC= 2.97V to 3.63V, ambient temperature = -40°C to +85°C, CML output load is 50to VCC, CAZ= 0.1µF, typical values are at +25°C, V
CC
= 3.3V, unless otherwise specified. The data input transition time is controlled by a 4th-order Bessel filter with f
-3dB
=
0.75
2.667GHz for all data rates of 2.667Gbps and below, and with f
-3dB
= 0.75 3.2GHz for a data rate of 3.2Gbps.)
Stresses beyond those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
Power-Supply Voltage (VCC).................................-0.5V to +6.0V
Voltage at IN+, IN- ..........................(VCC- 2.4V) to (VCC+ 0.5V)
Voltage at DISABLE, OUTPOL, RSSI,
CAZ1, CAZ2, LOS, TH............................-0.5V to (VCC+ 0.5V)
Current into LOS ...................................................-1mA to +9mA
Differential Input Voltage (IN+ - IN-) .....................................2.5V
Continuous Current at CML Outputs
(OUT+, OUT-) ...............................................-25mA to +25mA
Continuous Power Dissipation (TA= +70°C)
16-Pin QFN (derate 17.7mW above +70°C) ....................1.4W
Operating Junction Temperature Range (T
J
) ....-55°C to +150°C
Storage Ambient Temperature Range (T
s
)........-55°C to +150°C
Single-Ended Input Resistance Single ended to V
Input Return Loss Differential, f < 3GHz, DUT is powered on 13 dB
Input Sensitivity V
Input Overload V
Single-Ended Output Resistance Single ended to V
Output Return Loss Differential, f < 3GHz, DUT is powered on 10 dB
Differential Output Voltage 600 780 1200 mV
Differential Output Signal when Disabled
Deterministic Jitter (Notes 2, 3)
Random Jitter (Note 5)
Data Output Transition Time 20% to 80% (Note 2) 86 115 ps
Input-Referred Noise 185 µV
Low-Frequency Cutoff
Power-Supply Current I
Power-Supply Noise Rejection PSNR f < 2MHz 26 dB
LOSS OF SIGNAL at 2.5Gbps (Notes 2, 7)
LOS Hysteresis 10l og ( V
LOS Assert/Deassert Time (Note 8) 2 100 µs
Low LOS Assert Level RTH = 20k 2.8 4.1 mV
Low LOS Deassert Level RTH = 20k 6.7 11.6 mV
Medium LOS Assert Level RTH = 280 10.3 15.2 mV
PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS
IN-MIN
IN-MAX
DJ
CC
(Note 1) 5 mV
(Note 1) 1200 mV
Outputs AC-coupled, V input (Note 2)
K28.5 pattern at 3.2Gbps 8.5 25
223- 1 PRBS equivalent pattern at 2.7Gbps (Note 4)
K28.5 pattern at 2.1Gbps 7.8 25
23
2
- 1 PRBS equivalent pattern at 155Mbps 25 50
Input = 5mV
Input = 10mV
CAZ = open 70
= 0.1µF 0.8
C
AZ
(Note 6) 32 49
LOS disabled 37
D E A S S E R T
CC
CC
applied to
IN-MAX
P-P
P-P
/V
) 1.25 2.2 dB
A S S E R T
42 50 58
42 50 58
10 mV
9.3 30
6.5
3
ps
ps
kHz
P-P
P-P
P-P
P-P
P-P
RMS
RMS
mA
P-P
P-P
P-P
Page 3
MAX3748/MAX3748A
Compact 155Mbps to 3.2Gbps
Limiting Amplifier
_______________________________________________________________________________________ 3
Note 1: Between sensitivity and overload, all AC specifications are met. Note 2: Guaranteed by design and characterization. Note 3: The deterministic jitter caused by this filter is not included in the DJ generation specifications (input). Note 4: 2
23
- 1 PRBS pattern was substituted by K28.5 pattern to determine the high-speed portion of the deterministic jitter. The low-speed portion of the DJ (baseline wander) was obtained by measuring the eye width difference between outputs gen­erated using K28.5 and 2
23
- 1 PRBS patterns.
Note 5: Random jitter was measured without using a filter at the input. Note 6: The supply current measurement excludes the CML output currents by connecting the CML outputs to a separate V
CC
(see Figure 1).
Note 7: Unless otherwise specified, the pattern for all LOS detect specifications is 2
23
- 1 PRBS.
Note 8: The signal at the input is switched between two amplitudes, Signal_ON and Signal_OFF, as shown in Figure 2. Note 9: I
CM_INPUT
is the input common mode. I
RSSI
is the current at the RSSI output.
Note 10: Stability is defined as variation over temperature and power supply with respect to the typical gain of the part.
ELECTRICAL CHARACTERISTICS (continued)
(VCC= 2.97V to 3.63V, ambient temperature = -40°C to +85°C, CML output load is 50to VCC, CAZ= 0.1µF, typical values are at +25°C, V
CC
= 3.3V, unless otherwise specified. The data input transition time is controlled by a 4th-order Bessel filter with f
-3dB
=
0.75
2.667GHz for all data rates of 2.667Gbps and below, and with f
-3dB
= 0.75 3.2GHz for data rate of 3.2Gbps.)
Medium LOS Deassert Level RTH = 280 25 38.6 mV
High LOS Assert Level RTH = 80 22.8 38.3 mV
High LOS Deassert Level RTH = 80 65.2 99.3 mV
LOSS OF SIGNAL at 155Mbps (Note 7)
LOS Hysteresis 10log ( V
LOS Assert/Deassert Time (Note 8) 20 µs
Low LOS Assert Level RTH = 20k 3.5 mV
Low LOS Deassert Level RTH = 20k 5.6 mV
Medium LOS Assert Level RTH = 280 13.3 mV
Medium LOS Deassert Level RTH = 280 21.2 mV
High LOS Assert Level RTH = 80 33.3 mV
High LOS Deassert Level RTH = 80 55.5 mV
RSSI
RSSI Current Gain (Note 9) A
Input-Referred RSSI Current Stability
TTL/CMOS I/O
LOS Output High Voltage V
LOS Output Low Voltage V
LOS Output Current
DISABLE Input High V
DISABLE Input Low V
DISABLE Input Current R
PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS
D E A S S E R T
A
RSSI
= I
RSSI
I
RSSI/ARSSI
RSSI/ICM_RSSI
(Note 10)
R
OH
OL
= 4.7k to10kΩ to V
LOS
R
= 4.7k to10kΩ to V
LOS
R
= 4.7k to10kΩ to V
LOS
IC is powered down
IH
IL
= 4.7k to 10kΩ to V
LOS
/V
) 2.1 dB
A S S E R T
I
CM_INPUT
I
CM_INPUT
< 6.6mA -31 +33
> 6.6mA -73 +90
(3V) 2.4 V
CC_host
(3.6V) 0.4 V
CC_host
(3.3V);
CC_host
2.0 V
CC_host
0.03
40 µA
0.8 V
10 µA
P-P
P-P
P-P
P-P
P-P
P-P
P-P
P-P
P-P
µA
Page 4
MAX3748/MAX3748A
Compact 155Mbps to 3.2Gbps Limiting Amplifier
4 _______________________________________________________________________________________
Typical Operating Characteristics
(TA= +25°C and VCC= +3.3V, unless otherwise specified.)
SUPPLY CURRENT vs. TEMPERATURE
MAX3748 toc01
TEMPERATURE (°C)
CURRENT (mA)
908060 70-10 0 10 20 30 40 50-30-20
10
20
30
40
50
60
70
80
90
100
0
-40 100
TRANSFER FUNCTION
MAX3748 toc02
DIFFERENTIAL INPUT (mV
P-P
)
DIFFERENTIAL OUTPUT (mV
P-P
)
5432
100
200
300
400
500
600
700
800
900
0
16
OUTPUT VOLTAGE vs. INPUT VOLTAGE
RANDOM JITTER vs. TEMPERATURE
(INPUT LEVEL 10mV
P-P
)
MAX3748 toc03
TEMPERATURE (°C)
RANDOM JITTER (ps
RMS
)
9080706050403020100-10-20-30
2
4
3
1
6
8
9
7
5
10
0
-40 100
RANDOM JITTER
vs. INPUT AMPLITUDE
MAX3748 toc04
DIFFERENTIAL INPUT AMPLITUDE (mV
P-P
)
RANDOM JITTER (ps
RMS
)
302010
1
2
3
4
5
6
7
8
9
10
0
040
BIT-ERROR RATIO vs. INPUT VOLTAGE
MAX3748 toc05
INPUT VOLTAGE (mV
P-P
)
BIT-ERROR RATIO (10
-12
)
4.54.03.53.02.5
200
400
600
800
1000
1200
0
2.0 5.0
DETERMINISTIC JITTER vs. INPUT
COMMON-MODE VOLTAGE (V
CC
TO V
CC
- 0.8V)
MAX3748 toc06
COMMON-MODE VOLTAGE (VCC + x)
DETERMINISTIC JITTER (ps
P-P
)
-0.1-0.2-0.3-0.4-0.5-0.6-0.7-0.8-0.9
12
14
16
18
20
22
24
10
-1.0 0
OUTPUT EYE DIAGRAM (MINIMUM INPUT)
MAX3748 toc07
50ps/div
100mV/div
3.2Gbps, 223 - 1 PRBS, 5mV
P-P
OUTPUT EYE DIAGRAM (MAXIMUM INPUT)
MAX3748 toc08
50ps/div
100mV/div
3.2Gbps, 223 - 1 PRBS, 1200mV
P-P
OUTPUT EYE DIAGRAM (MINIMUM INPUT)
MAX3748 toc09
100ps/div
100mV/div
2.7Gbps, 223 - 1 PRBS, 5mV
P-P
Page 5
MAX3748/MAX3748A
Compact 155Mbps to 3.2Gbps
Limiting Amplifier
_______________________________________________________________________________________ 5
Typical Operating Characteristics (continued)
(TA= +25°C and VCC= +3.3V, unless otherwise specified.)
OUTPUT EYE DIAGRAM WITH MAXIMUM INPUT
(DATA RATE OF 2.6667Gbps)
2.7Gbps, 223 - 1 PRBS, 1200mV
100mV/div
50ps/div
INPUT RETURN GAIN vs. FREQUENCY (SDD11)
(INPUT SIGNAL LEVEL = -40dBm)
30
20
10
0
GAIN (dB)
-10
-20
-30
-40 100M 10G
1G
FREQUENCY (Hz)
6
MAX3748 toc10
P-P
100mV/div
OUTPUT RETURN GAIN vs. FREQUENCY (SDD22)
GAIN (dB)
- 1 PRBS)
30
20
10
0
-10
-20
-30
-40 100M 10G
OUTPUT DISABLED
LOS HYSTERESIS vs. TEMPERATURE
(2.667bps, 2
MAX3748 toc13
10
OUTPUT EYE DIAGRAM AT +100°C
(MINIMUM INPUT)
3.2Gbps, 223 - 1 PRBS, 5mV
50ps/div
MAX3748 toc11
P-P
(INPUT SIGNAL LEVEL = -40dBm)
1G
FREQUENCY (Hz)
RSSI CURRENT GAIN vs. INPUT TIA CURRENT
700
ASSERT/DEASSERT LEVELS vs. R
100
)
P-P
10
ASSERT/DEASSERT (mV
1
0.01 100
DETERMINISTIC JITTER vs. INPUT OFFSET VOLTAGE
20
18
)
MAX3748 toc14
16
P-P
14
12
10
8
6
DETERMINISTIC JITTER (ps
4
2
0
-6 6
(MAX3744 AND MAX3748)
DEASSERT
ASSERT
0.1
1
RTH (k)
(2.667Gbps, K28.5)
INPUT OFFSET VOLTAGE (mV
TH
MAX3748 toc12
10
MAX3748 toc15
420-2-4 )
P-P
5
4
3
RTH = 20k
2
10LOG (DEASSERT/ASSERT) (dB)
1
0
-40 100 TEMPERATURE (°C)
RTH = 80
RTH = 280
MAX3748 toc16
9080706050403020100-10-20-30
600
500
400
300
200
OUTPUT RSSI CURRENT (µA)
100
0
0400200 600 800100 500300 700 900 1000
INPUT TIA CURRENT (µA)
MAX3748 toc17
Page 6
MAX3748/MAX3748A
Detailed Description
The limiting amplifier consists of an input buffer, a multi­stage amplifier, offset correction circuitry, an output buffer, power-detection circuitry, and signal-detect cir­cuitry (see Functional Diagram).
Input Buffer
The input buffer is shown in Figure 3. It provides 50 termination for each input signal IN+ and IN-. The MAX3748/MAX3748A can be DC- or AC-coupled to a TIA (TIA output offset degrades receiver performance if DC-coupled). The CML input buffer is optimized for the MAX3744 TIA.
Gain Stage
The high-bandwidth gain stage provides approximately 53dB of gain.
Compact 155Mbps to 3.2Gbps Limiting Amplifier
6 _______________________________________________________________________________________
Pin Description
Figure 1. Power-Supply Current Measurement
PIN NAME FUNCTION
1, 4, 12 V
2 IN+ Noninverted Input Signal, CML
3 IN- Inverted Input Signal, CML
5TH
6 DISABLE
7 LOS
8, 16 GND Supply Ground
9 OUTPOL
CC
10 OUT- Inverted Data Output, CML
11 OUT+ Noninverted Data Output, CML
13 RSSI
14 CAZ2
15 CAZ1
EP
Exposed
paddle
Supply Voltage
Loss-of-Signal Threshold Pin. Resistor to ground (R
disables the LOS circuitry and reduces power consumption.
V
CC
Disable Input, CMOS/TTL. The data outputs are held static when this pin is asserted high. The LOS function remains active when the outputs are disabled, CMOS. On the MAX3748, this pin does not include ESD protection. If routed through the DS1858/DS1859 controller IC, no additional ESD protection is required. On the MAX3748A, this pin has ESD protection.
Noninverted Loss-of-Signal Output. LOS is asserted high when the signal drops below the assert threshold set by the TH input. The output is open collector (Figure 5). On the MAX3748, this pin does not include ESD protection. If routed through the DS1858/DS1859 controller IC, no additional ESD protection is required. On the MAX3748A, this pin has ESD protection.
Output Polarity Control Input. Connect to GND for an inversion of polarity through the limiting amplifier and connect to V
Received-Signal-Strength Indicator. This current output can be used to obtain a ground-referenced voltage proportional to photodiode current with the MAX3744 by connecting an external resistor between this pin and GND.
Offset Correction Loop Capacitor Connection. A capacitor connected between this pin and CAZ1 extends the time constant of the offset correction loop. Typical value of CAZ is 0.1µF. The offset correction is disabled when the CAZ1 and CAZ2 pins are shorted together.
O ffset C or r ecti on Loop C ap aci tor C onnecti on. A cap aci tor connected b etw een thi s p i n and C AZ 2 extend s the ti m e constant of the offset cor r ecti on l oop . Typ i cal val ue of C w hen the C AZ 1 and C AZ 2 p i ns ar e shor ted tog ether .
Connect the exposed paddle to board ground for optimal electrical and thermal performance.
for normal operation.
CC
) sets the LOS threshold. Connecting this pin to
TH
i s 0.1µF. The offset cor r ecti on i s d i sab l ed
A Z
V
CC
I
(SUPPLY CURRENT)
CC
MAX3748/
MAX3748A
50
50
R
TH
I
(CML
OUT
OUTPUT CURRENT)
Page 7
Offset Correction Loop
The MAX3748/MAX3748A is susceptible to DC offsets in the signal path because it has high gain. In commu­nication systems using NRZ data with a 50% duty cycle, pulse-width distortion present in the signal or generated in the transimpedance amplifier appears as an input offset and is reduced by the offset correction loop. For Gigabit Ethernet and Fibre Channel applica­tions, no capacitor is required. For SONET applications, C
AZ
= 0.1µF is recommended. This capacitor deter-
mines the lower 3dB frequency of the data path.
CML Output Buffer
The MAX3748/MAX3748A limiting amplifiers CML out­put provides high tolerance to impedance mismatches and inductive connectors. The output current is approx­imately 18mA. The output is disabled by connecting the DISABLE pin to VCC. If the LOS pin is connected to the DISABLE pin, the outputs OUT+ and OUT- are at a stat­ic voltage (squelch) whenever the input signal level drops below the LOS threshold. The output buffer can be AC- or DC-coupled to the load (Figure 4).
Power-Detect and
Loss-of-Signal Indicator
The MAX3748/MAX3748A is equipped with an LOS cir­cuitry, which indicates when the input signal is below a programmable threshold, set by resistor RTHat the TH pin (see Typical Operating Characteristics for appropri­ate resistor sizing). An averaging peak-power detector compares the input signal amplitude with this threshold and feeds the signal detect information to the LOS out­put, which is open collector. Two control voltages, V
ASSERT
and V
DEASSERT
, define the LOS assert and
deassert levels. To prevent LOS chatter in the region of the programmed threshold, approximately 2dB of hys­teresis is built into the LOS assert/deassert function. Once asserted, LOS is not deasserted until the input amplitude rises to the required level (V
DEASSERT
)
(Figure 5).
Design Procedure
Program the LOS Assert Threshold
External resistor RTHprograms the LOS threshold. See the Assert/Deassert Levels vs. R
TH
graph in the Typical Operating Characteristics to select the appropriate resistor.
MAX3748/MAX3748A
Compact 155Mbps to 3.2Gbps
Limiting Amplifier
_______________________________________________________________________________________________________ 7
Figure 2. LOS Deassert Threshold Set 1dB Below the Minimum by Receiver Sensitivity (for Selected R
TH
)
Figure 3. CML Input Buffer
Figure 4. CML Output Buffer
V
IN
SIGNAL ON
1dB
6dB
0V
MAX DEASSERT LEVEL
POWER-DETECT WINDOW
MIN DEASSERT LEVEL
SIGNAL OFF
TIME
0.25pF
IN+
IN-
0.25pF
ESD
STRUCTURES
V
CC
50 50
V
CC
75k
Q3 Q4 Q1
DISABLE
5050
OUT+
OUT-
Q2
ESD
STRUCTURES
DATA
DISABLE
18mA 18mA
DISABLE
Page 8
MAX3748/MAX3748A
Select the Coupling Capacitor
When AC-coupling is desired, coupling capacitors C
IN
and C
OUT
should be selected to minimize the receiver’s deterministic jitter. Jitter is decreased as the input low­frequency cutoff (fIN) is decreased:
fIN= 1 / [2π(50)(CIN)]
For ATM/SONET or other applications using scrambled NRZ data, select (CIN, C
OUT
) 0.1µF, which provides fIN< 32kHz. For Fibre Channel, Gigabit Ethernet, or other applications using 8B/10B data coding, select (CIN, C
OUT
) 0.01µF, which provides fIN< 320kHz. Refer to Application Note HFAN-1.1: Choosing AC- Coupling Capacitors.
Select the Offset-Correction Capacitor
The capacitor between CAZ1 and CAZ2 determines the time constant of the signal path DC offset cancellation loop. To maintain stability, it is important to keep a one­decade separation between fINand the low-frequency cutoff (fOC) associated with the DC offset cancellation circuit. For ATM/SONET or other applications using scrambled NRZ data, fIN< 32kHz, so f
OCMAX
< 3.2kHz. Therefore, CAZ= 0.1µF (fOC= 2kHz). For Fibre Channel or Gigabit Ethernet applications, leave pins CAZ1 and CAZ2 open.
RSSI Implementation
The SFF-8472 Digital Diagnostic specification requires monitoring of input receive power. The MAX3748/ MAX3748A and MAX3744 receiver chipset allows for the monitoring of the average receive power by mea­suring the average DC current of the photodiode.
The MAX3744 preamp measures the average photodi­ode current and provides the information to the output common mode. The MAX3748/MAX3748A RSSI detect block senses the common-mode DC level of input sig­nals IN+ and IN- and provides a ground-referenced out­put signal (RSSI) proportional to the photodiode current. The advantage of this implementation is that it allows the TIA to be packaged in a low-cost conventional 4-pin TO­46 header.
The MAX3748/MAX3748A RSSI output is connected to an analog input channel of the DS1858/DS1859 SFP controller to convert the analog information into a 16-bit word. The DS1858/DS1859 provide the receive-power information to the host board of the optical receiver through a 2-wire interface. The DS1859 allows for internal calibration of the receive-power monitor.
The MAX3744 and the MAX3748/MAX3748A have been optimized to achieve RSSI stability of 2.5dB within the range of 6µA to 500µA of average input photodiode current. To achieve the best accuracy, Maxim recom­mends receive power calibration at the low end (6µA) and the high end (500µA) of the required range; see the RSSI Current Gain graph in the Typical Operating Characteristics.
Connecting to the DS1858/DS1859
For best use of the RSSI monitor, capacitor C1 and resistor R1 shown in the first Typical Application Circuit need to be placed as close as possible to the Dallas diagnostic monitor with the ground of C1 and R1 the same as the DS1858/DS1859 ground. Capacitor C1 suppresses system noise on the RSSI signal. R1 = 3k and C1 = 0.1µF is recommended.
Compact 155Mbps to 3.2Gbps Limiting Amplifier
8 _______________________________________________________________________________________
Figure 5. MAX3748 LOS Output Circuit
Figure 6. MAX3748A LOS Output Circuit
V
CC
ESD STRUCTURE
GND
LOS
V
CC
LOS
ESD STRUCTURE
GND
Page 9
MAX3748/MAX3748A
Compact 155Mbps to 3.2Gbps
Limiting Amplifier
_______________________________________________________________________________________ 9
Typical Operating Circuits (continued)
MAX3744 TIA
DS1858
3-INPUT DIAGNOSTIC
MONITOR
IN+
IN-
RSSI TH DISABLE LOS
0.1µF
OUTPOL CAZ1 CAZ2V
CC
GND
4.7k TO 10k V
CC_HOST
LOS
OUT+
50
OUT-
50
C
IN
0.1µF
C
OUT
0.1µF
C
OUT
0.1µF
C
IN
0.1µF
SERDES
R
TH
SUPPLY FILTER HOST FILTER
V
CC_RX
5-PIN TO HEADER
HOST BOARDSFP OPTICAL RECEIVER
PIN OR
APD
V
CC
(+3.3V OR APD
REFERENCE VOLTAGE)
VCC (+3.3V)
HIGH-SIDE
CURRENT SENSE
MAX3748/
MAX3748A
V
(+3.3V OR APD
CC
REFERENCE VOLTAGE)
PIN OR
APD
DS1858
3-INPUT DIAGNOSTIC
MONITOR
MAX3744 TIA
VCC (+3.3V)
5-PIN TO HEADER
R1
3k
OUTPOL CAZ1 CAZ2V
IN+
IN-
MAX3748/
MAX3748A
RSSI TH DISABLE LOS
R
TH
C1
0.1µF
CC
GND
0.1µF
HOST BOARDSFP OPTICAL RECEIVER
SUPPLY FILTER HOST FILTER
OUT+
OUT-
0.1µF
0.1µF
50
50
4.7k TO 10k V
CC_HOST
V
CC_RX
SERDES
LOS
Page 10
MAX3748/MAX3748A
Compact 155Mbps to 3.2Gbps Limiting Amplifier
10 ______________________________________________________________________________________
Chip Information
TRANSISTOR COUNT: 1468
PROCESS: SiGe Bipolar
16
1
2
3
4
GND
V
CC
IN+
IN-
V
CC
V
CC
OUT+
OUT-
OUTPOL
15
CAZ114CAZ2
13
5 6 7 8
12
11
10
9
RSSI
TH DISABLE LOS GND
3mm x 3mm QFN
MAX3748/
MAX3748A
Pin Configuration
50 50
OUT­OUT+
V
CC
50 50
V
CC
18mA
DISABLE
OFFSET
CORRECTION
CAZ1 CAZ2
C
AZ
RSSI
DETECT
POWER DETECT
RSSI
IN-
IN+
TH LOS OUTPOL
MAX3748/
MAX3748A
Functional Diagram
Page 11
MAX3748/MAX3748A
Compact 155Mbps to 3.2Gbps
Limiting Amplifier
Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.
Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 ____________________ 11
© 2003 Maxim Integrated Products Printed USA is a registered trademark of Maxim Integrated Products.
Package Information
(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages
.)
D2
b
D
D/2
- A -
C
L
0.10
C
E/2
E
- B -
C
L
0.08
C
A
A2
A1
(NE - 1) X e
L
D2/2
e
C
L
e
PROPRIETARY INFORMATION
TITLE:
PACKAGE OUTLINE 12 & 16L, QFN THIN, 3x3x0.8 mm
0.10 M C A B
k
(ND - 1) X e
C
L
e
21-0136
E2/2
E2
L
L
REV.DOCUMENT CONTROL NO.APPROVAL
1
C
2
12x16L QFN THIN.EPS
EXPOSED PAD VARIATIONS
NOTES:
1. DIMENSIONING & TOLERANCING CONFORM TO ASME Y14.5M-1994.
2. ALL DIMENSIONS ARE IN MILLIMETERS. ANGLES ARE IN DEGREES.
3. N IS THE TOTAL NUMBER OF TERMINALS.
4. THE TERMINAL #1 IDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL CONFORM TO JESD 95-1 SPP-012. DETAILS OF TERMINAL #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE TERMINAL #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE.
5. DIMENSION b APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.20 mm AND 0.25 mm FROM TERMINAL TIP.
6. ND AND NE REFER TO THE NUMBER OF TERMINALS ON EACH D AND E SIDE RESPECTIVELY.
7. DEPOPULATION IS POSSIBLE IN A SYMMETRICAL FASHION.
8. COPLANARITY APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS.
9. DRAWING CONFORMS TO JEDEC MO220 REVISION C.
PROPRIETARY INFORMATION
TITLE:
PACKAGE OUTLINE 12 & 16L, QFN THIN, 3x3x0.8 mm
APPROVAL
DOCUMENT CONTROL NO.
21-0136
REV.
2
C
2
Loading...