Datasheet LMC6034IN Datasheet (NSC)

Page 1
LMC6034 CMOS Quad Operational Amplifier
LMC6034 CMOS Quad Operational Amplifier
August 2000
General Description
The LMC6034 is a CMOS quad operational amplifier which can operate from either a single supply or dual supplies. Its performance features include an input common-mode range that reaches ground, low input bias current, and high voltage gain into realistic loads, such as 2 kand 600.
This chip is built with National’s advanced Double-Poly Silicon-Gate CMOS process.
See the LMC6032 datasheet for a CMOS dual operational amplifier with these same features. For higher performance characteristics refer to the LMC660.
Features
n Specified for 2 kand 600loads n High voltage gain: 126 dB
Connection Diagram
14-Pin DIP/SO
n Low offset voltage drift: 2.3 µV/˚C n Ultra low input bias current: 40 fA n Input common-mode range includes V n Operating Range from +5V to +15V supply n I
= 400 µA/amplifier; independent of V
SS
n Low distortion: 0.01% at 10 kHz n Slew rate: 1.1 V/µs n Improved performance over TLC274
+
Applications
n High-impedance buffer or preamplifier n Current-to-voltage converter n Long-term integrator n Sample-and-hold circuit n Medical instrumentation
DS011134-1
Top View
Guard Ring Connections Non-Inverting Amplifier
DS011134-8
© 2000 National Semiconductor Corporation DS011134 www.national.com
Page 2
Absolute Maximum Ratings (Note 1)
LMC6034
Distributors for availability and specifications.
Differential Input Voltage
+−V−
Supply Voltage (V Output Short Circuit to V Output Short Circuit to V
) 16V
+
Lead Temperature
(Soldering, 10 sec.) 260˚C Storage Temperature Range −65˚C to +150˚C Power Dissipation (Note 3) Voltage at Output/Input Pin (V Current at Output Pin
±
Supply Voltage
+
) +0.3V, (V−) −0.3V
(Note 10)
(Note 2)
±
18 mA
Current at Input Pin Current at Power Supply Pin 35 mA Junction Temperature (Note 3) 150˚C ESD Tolerance (Note 4) 1000V
Operating Ratings(Note 1)
Temperature Range −40˚C T Supply Voltage Range 4.75V to 15.5V Power Dissipation (Note 11) Thermal Resistance (θ
14-Pin DIP 85˚C/W 14-Pin SO 115˚C/W
), (Note 12)
JA
DC Electrical Characteristics
Unless otherwise specified, all limits guaranteed for TJ= 25˚C. Boldface limits apply at the temperature extremes. V+= 5V,
V
= GND = 0V, VCM= 1.5V, V
= 2.5V, and R
OUT
Symbol Parameter Conditions Typical
V
OS
V
/T Input Offset Voltage 2.3 µV/˚C
OS
Input Offset Voltage 1 9 mV
Average Drift
I
B
I
OS
R
IN
Input Bias Current 0.04 pA
Input Offset Current 0.01 pA
Input Resistance
CMRR Common Mode 0V V
Rejection Ratio V
+PSRR Positive Power Supply 5V V
Rejection Ratio V
−PSRR Negative Power Supply 0V V Rejection Ratio 70 min
V
CM
Input Common-Mode V+= 5V & 15V −0.4 −0.1 V Voltage Range For CMRR 50 dB 0 max
A
V
Large Signal Voltage Gain RL=2kΩ(Note 7) 2000 200 V/mV
>
1M unless otherwise specified.
L
LMC6034I Units
(Note 5)
Limit
(Note 6)
11 max
200 max
100 max
>
1 Tera
12V 83 63 dB
CM
+
= 15V 60 min
+
15V 83 63 dB
= 2.5V 60 min
O
−10V 94 74 dB
+
V
− 1.9 V+− 2.3 V
+
V
− 2.6 min
Sourcing 100 min Sinking 500 90 V/mV
40 min
R
= 600(Note 7) 1000 100 V/mV
L
Sourcing 75 min Sinking 250 50 V/mV
20 min
±
+85˚C
J
5mA
www.national.com 2
Page 3
DC Electrical Characteristics (Continued)
LMC6034
Unless otherwise specified, all limits guaranteed for TJ= 25˚C. Boldface limits apply at the temperature extremes. V+= 5V, V−= GND = 0V, VCM= 1.5V, V
= 2.5V, and R
OUT
Symbol Parameter Conditions Typical
>
1M unless otherwise specified.
L
(Note 5)
LMC6034I Units
Limit
(Note 6)
V
O
Output Voltage Swing V+= 5V 4.87 4.20 V
R
=2kΩto 2.5V 4.00 min
L
0.10 0.25 V
0.35 max
+
V
= 5V 4.61 4.00 V
R
= 600to 2.5V 3.80 min
L
0.30 0.63 V
0.75 max
+
V
= 15V 14.63 13.50 V
R
=2kΩto 7.5V 13.00 min
L
0.26 0.45 V
0.55 max
+
V
= 15V 13.90 12.50 V
R
= 600to 7.5V 12.00 min
L
0.79 1.45 V
1.75 max
I
O
Output Current V+=5V 22 13 mA
Sourcing, V Sinking, V
=0V 9 min
O
=5V 21 13 mA
O
9 min
+
V
= 15V 40 23 mA Sourcing, V Sinking, V
=0V 15 min
O
= 13V 39 23 mA
O
(Note 10) 15 min
I
S
Supply Current All Four Amplifiers 1.5 2.7 mA
V
= 1.5V 3.0 max
O
www.national.com3
Page 4
AC Electrical Characteristics
Unless otherwise specified, all limits guaranteed for TJ= 25˚C. Boldface limits apply at the temperature extremes. V+= 5V, V−= GND = 0V, VCM= 1.5V, V
LMC6034
= 2.5V, and R
OUT
Symbol Parameter Conditions Typical
SR Slew Rate (Note 8) 1.1 0.8 V/µs
GBW Gain-Bandwidth Product 1.4 MHz
φ
M
G
M
Phase Margin 50 Deg Gain Margin 17 dB Amp-to-Amp Isolation (Note 9) 130 dB
e
n
Input-Referred Voltage Noise F = 1 kHz 22
>
1M unless otherwise specified.
L
(Note 5)
LMC6034I Units
Limit
(Note 6)
0.4 min
i
n
Input-Referred Current Noise F = 1 kHz 0.0002
THD Total Harmonic Distortion F = 10 kHz, AV= −10
R
=2kΩ,VO=8V
L
±
5V Supply
Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed.
Note 2: Applies to both single-supply and split-supply operation.Continuous short circuit operation at elevated ambient temperature and/or multiple Op Amp shorts can result in exceeding the maximum allowed junction temperature of 150˚C. Output currents in excess of
Note 3: The maximum power dissipation is a function of T (T
Note 4: Human body model, 100 pF discharged through a 1.5 kresistor. Note 5: Typical values represent the most likely parametric norm. Note 6: All limits are guaranteed at room temperature (standard type face) or at operating temperature extremes (bold type face). Note 7: V Note 8: V Note 9: Input referred. V Note 10: Do not connect output to V Note 11: For operating at elevated temperatures the device must be derated based on the thermal resistance θ Note 12: All numbers apply for packages soldered directly into a PC board.
)/θJA.
J(max)–TA
+
= 15V, VCM= 7.5V, and RLconnected to 7.5V. For Sourcing tests, 7.5V VO≤ 11.5V. For Sinking tests, 2.5V VO≤ 7.5V.
+
= 15V. Connected as Voltage Follower with 10V step input. Number specified is the slower of the positive and negative slew rates.
+
= 15V and RL=10kΩconnected to V+/2. Each amp excited in turn with 1 kHz to produce VO=13VPP.
+
, when V+is greater than 13V or reliability may be adversely affected.
Typical Performance Characteristics V
Supply Current
Input Bias Current
, θJA,TA. The maximum allowable power dissipation at any ambient temperature is PD=
J(max)
S
PP
=±7.5V, TA= 25˚C unless otherwise specified
vs Supply Voltage
0.01 %
±
30 mA over long term may adversely affect reliability.
with PD=(TJ−TA)/θJA.
JA
Output Characteristics Current Sinking
DS011134-23
www.national.com 4
DS011134-24
DS011134-25
Page 5
LMC6034
Typical Performance Characteristics V
Output Characteristics Current Sourcing
DS011134-27
Open-Loop Frequency Response
Input Voltage Noise vs Frequency
Frequency Response vs Capacitive Load
=±7.5V, TA= 25˚C unless otherwise specified (Continued)
S
CMRR vs Frequency
DS011134-28
DS011134-29
Non-Inverting Large Signal Pulse Response
Stability vs Capacitive Load
DS011134-30
Stability vs Capacitive Load
DS011134-33
DS011134-31
DS011134-34
Note: Avoid resistive loads of less than 500, as they may cause instability.
Applications Hint
Amplifier Topolgy
The topology chosen for the LMC6034, shown in
Figure 1
,is unconventional (compared to general-purpose op amps) in that the traditional unity-gain buffer output stage is not used; instead, the output is taken directly from the output of the in­tegrator, to allow a larger output swing. Since the buffer tra­ditionally delivers the power to the load, while maintaining high op amp gain and stability, and must withstand shorts to either rail, these tasks now fall to the integrator.
As a result of these demands, the integrator is a compound affair with an embedded gain stage that is doubly fed forward (via C
f
driver. In addition, the output portion of the integrator is a push-pull configuration for delivering heavy loads. While sinking current the whole amplifier path consists of three gain stages with one stage fed forward, whereas while sourcing the path contains four gain stages with two fed forward.
DS011134-32
and Cff) by a dedicated unity-gain compensation
www.national.com5
Page 6
Applications Hint (Continued)
LMC6034
FIGURE 1. LMC6034 Circuit Topology (Each Amplifier)
The large signal voltage gain while sourcing is comparable to traditional bipolar op amps, even with a 600load. The gain while sinking is higher than most CMOS op amps, due to the additional gain stage; however, under heavy load (600) the gain will be reduced as indicated in the Electrical Characteristics.
Compensating Input Capacitance
The high input resistance of the LMC6034 op amps allows the use of large feedback and source resistor values without losing gain accuracy due to loading. However, the circuit will be especially sensitive to its layout when these large-value resistors are used.
Every amplifier has some capacitance between each input and AC ground, and also some differential capacitance be­tween the inputs. When the feedback network around an amplifier is resistive, this input capacitance (along with any additional capacitance due to circuit board traces, the socket, etc.) and the feedback resistors create a pole in the feedback path. In the following General OperationalAmplifier circuit,
Figure 2
the frequency of this pole is
DS011134-3
is the amplifier’s low-frequency noise gain and GBW is the amplifier’s gain bandwidth product. An amplifier’s low-frequency noise gain is represented by the formula
regardless of whether the amplifier is being used in inverting or non-inverting mode. Note that a feedback capacitor is more likely to be needed when the noise gain is low and/or the feedback resistor is large.
If the above condition is met (indicating a feedback capacitor will probably be needed), and the noise gain is large enough that:
the following value of feedback capacitor is recommended:
If
the feedback capacitor should be:
Note that these capacitor values are usually significantly smaller than those given by the older, more conservative for­mula:
where CSis the total capacitance at the inverting input, in­cluding amplifier input capcitance and any stray capacitance from the IC socket (if one is used), circuit board traces, etc., and R
is the parallel combination of RFand RIN. This for-
P
mula, as well as all formulae derived below, apply to invert­ing and non-inverting op-amp configurations.
When the feedback resistors are smaller than a few k, the frequency of the feedback pole will be quite high, since C
is
S
generally less than 10 pF. If the frequency of the feedback pole is much higher than the “ideal” closed-loop bandwidth (the nominal closed-loop bandwidth in the absence of C
),
S
However,if the feedback pole is less than approximately 6 to 10 times the “ideal” −3 dB frequency, a feedback capacitor, C
, should be connected between the output and the invert-
F
where
www.national.com 6
DS011134-4
CSconsists of the amplifier’s input capacitance plus any stray capacitance from the circuit board and socket. C CSand the feedback resistors.
compensates for the pole caused by
F
FIGURE 2. General Operational Amplifier Circuit
Using the smaller capacitors will give much higher band­width with little degradation of transient response. It may be necessary in any of the above cases to use a somewhat larger feedback capacitor to allow for unexpected stray ca-
Page 7
Applications Hint (Continued)
pacitance, or to tolerate additional phase shifts in the loop, or excessive capacitive load, or to decrease the noise or band­width, or simply because the particular circuit implementa­tion needs more feedback capacitance to be sufficiently stable. For example, a printed circuit board’s stray capaci­tance may be larger or smaller than the breadboard’s, so the actual optimum value for C estimated using the breadboard. In most cases, the values of C
should be checked on the actual circuit, starting with
F
the computed value.
Capacitive Load Tolerance
Like many other op amps, the LMC6034 may oscillate when its applied load appears capacitive. The threshold of oscilla­tion varies both with load and circuit gain. The configuration most sensitive to oscillation is a unity-gain follower. See Typical Performance Characteristics.
The load capacitance interacts with the op amp’s output re­sistance to create an additional pole. If this pole frequency is sufficiently low,it will degrade the op amp’s phase margin so that the amplifier is no longer stable at low gains. As shown in
Figure 3
, the addition of a small resistor (50to 100)in series with the op amp’s output, and a capacitor (5 pF to 10 pF) from inverting input to output pins, returns the phase margin to a safe value without interfering with lower-frequency circuit operation. Thus larger values of ca­pacitance can be tolerated without oscillation. Note that in all cases, the output will ring heavily when the load capacitance is near the threshold for oscillation.
may be different from the one
F
PRINTED-CIRCUIT-BOARD LAYOUT FOR HIGH-IMPEDANCE WORK
It is generally recognized that any circuit which must operate with less than 1000 pA of leakage current requires special layout of the PC board. When one wishes to take advantage of the ultra-low bias current of the LMC6034, typically less than 0.04 pA, it is essential to have an excellent layout. For­tunately, the techniques for obtaining low leakages are quite simple. First, the user must not ignore the surface leakage of the PC board, even though it may sometimes appear accept­ably low, because under conditions of high humidity or dust or contamination, the surface leakage will be appreciable.
To minimize the effect of any surface leakage, lay out a ring of foil completely surrounding the LMC6034’s inputs and the terminals of capacitors, diodes, conductors, resistors, relay terminals, etc. connected to the op-amp’s inputs. See
5
. To have a significant effect, guard rings should be placed
Figure
on both the top and bottom of the PC board. This PC foil must then be connected to a voltage which is at the same voltage as the amplifier inputs, since no leakage current can flow between two points at the same potential. For example, a PC board trace-to-pad resistance of 10
12
, which is nor­mally considered a very large resistance, could leak 5 pA if the trace were a 5V bus adjacent to the pad of an input. This would cause a 100 times degradation from the LMC6034’s actual performance. However, if a guard ring is held within 5 mV of the inputs, then even a resistance of 10
11
would cause only 0.05 pA of leakage current, or perhaps a minor (2:1) degradation of the amplifier’s performance. See
ures 6, 7, 8
for typical connections of guard rings for stan-
Fig-
dard op-amp configurations. If both inputs are active and at high impedance, the guard can be tied to ground and still provide some protection; see
Figure 9
.
LMC6034
DS011134-5
FIGURE 3. Rx, Cx Improve Capacitive Load Tolerance
Capacitive load driving capability is enhanced by using a pull up resistor to V
+
(
Figure 4
). Typically a pull up resistor con­ducting 500 µA or more will significantly improve capacitive load responses. The value of the pull up resistor must be de­termined based on the current sinking capability of the ampli­fier with respect to the desired output swing. Open loop gain of the amplifier can also be affected by the pull up resistor (see Electrical Characteristics).
DS011134-22
FIGURE 4. Compensating for Large Capacitive Loads
with a Pull Up Resistor
DS011134-6
FIGURE 5. Example of Guard Ring in P.C. Board
Layout
www.national.com7
Page 8
Applications Hint (Continued)
LMC6034
10
.
Figure
DS011134-7
FIGURE 6. Guard Ring Connections
Inverting Amplifier
FIGURE 7. Guard Ring Connections
Non-Inverting Amplifier
DS011134-9
FIGURE 8. Guard Ring Connections
Follower
DS011134-8
DS011134-11
(Input pins are lifted out of PC board and soldered directly to components. All other pins connected to PC board.)
FIGURE 10. Air Wiring
BIAS CURRENT TESTING
The test method of
Figure 11
is appropriate for bench-testing bias current with reasonable accuracy.To understand its op­eration, first close switch S2 momentarily. When S2 is opened, then
DS011134-10
FIGURE 9. Guard Ring Connections
Howland Current Pump
The designer should be aware that when it is inappropriate to lay out a PC board for the sake of just a few circuits, there is another technique which is even better than a guard ring on a PC board: Don’t insert the amplifier’s input pin into the board at all, but bend it up in the air and use only air as an in­sulator. Air is an excellent insulator. In this case you may have to forego some of the advantages of PC board con-
www.national.com 8
DS011134-12
FIGURE 11. Simple Input Bias Current Test Circuit
A suitable capacitor for C2 would be a 5 pF or 10 pF silver mica, NPO ceramic, or air-dielectric. When determining the magnitude of I
−, the leakage of the capacitor and socket
b
Similarly, if S1 is shorted momentarily (while leaving S2 shorted)
where Cxis the stray capacitance at the + input.
Page 9
LMC6034
Typical Single-Supply Applications (V
Additional single-supply applications ideas can be found in the LM324 datasheet. The LMC6034 is pin-for-pin compat­ible with the LM324 and offers greater bandwidth and input resistance over the LM324. These features will improve the performance of many existing single-supply applications. Note, however, that the supply voltage range of the LMC6034 is smaller than that of the LM324.
Low-Leakage Sample-and-Hold
DS011134-13
Instrumentation Amplifier
+
= 5.0 VDC)
Sine-Wave Oscillator
DS011134-15
Oscillator frequency is determined by R1, R2, C1, and C2:
fosc = 1/2πRC, where R = R1 = R2 and
C=C1=C2.
This circuit, as shown, oscillates at 2.0 kHz with a peak-to-peak output swing of 4.0V.
DS011134-14
For good CMRR over temperature, low drift resistors should be used. Matching of R3 to R6 and R4 to R7 affect CMRR. Gain may be adjusted through R2. CMRR may be adjusted through R7.
1 Hz Square-Wave Oscillator
DS011134-16
Power Amplifier
DS011134-17
www.national.com9
Page 10
Typical Single-Supply Applications
(V+= 5.0 VDC) (Continued)
LMC6034
10 Hz Bandpass Filter
fO=10Hz Q = 2.1 Gain = −8.8
High Gain Amplifier with Offset
Voltage Reduction
DS011134-18
fc=10Hz d = 0.895 Gain = 1 2 dB passband ripple
(Maximally Flat, Dual Supply Only)
10 Hz High-Pass Filter
1 Hz Low-Pass Filter
DS011134-21
Gain = −46.8 Output offset voltage reduced to the level of the input offset voltage of the bottom amplifier (typically 1 mV).
DS011134-20
DS011134-19
fc=1Hz d = 1.414 Gain = 1.57
www.national.com 10
Page 11
Ordering Information
LMC6034
Temperature Range Package NSC
Drawing
Industrial−40˚C T
+85˚
LMC6034IM
LMC6034IMX
J
14-Pin Small
Outline
M14A Rail
Transport
Media
Tape and Reel
www.national.com11
Page 12
Physical Dimensions inches (millimeters) unless otherwise noted
LMC6034 CMOS Quad Operational Amplifier
Small Outline Dual-In-Line Pkg. (M)
Order Number LMC6034IM or LMC6034IMX
NS Package Number M14A
LIFE SUPPORT POLICY
NATIONAL’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:
1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.
labeling, can be reasonably expected to result in a significant injury to the user.
National Semiconductor Corporation
Americas Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com
www.national.com
National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.
National Semiconductor Europe
Fax: +49 (0) 180-530 85 86
Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +44 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790
National Semiconductor Asia Pacific Customer Response Group
Tel: 65-2544466 Fax: 65-2504466 Email: ap.support@nsc.com
National Semiconductor Japan Ltd.
Tel: 81-3-5639-7560 Fax: 81-3-5639-7507
Loading...