- Safe Operating Area Curve for Single Event Effects
- SEE Immunity for LET of 36MeV/mg/cm
V
up to 80% of Rated Breakdown and
DS
V
of 10V Off-Bias
GS
• Dose Rate
- Typically Survives 3E9 RAD (Si)/s at 80% BV
- Typically Survives 2E12 if Current Limited to I
• Photo Current
- 12nA Per-RAD(Si)/s Typically
• Neutron
- Maintain Pre-RAD Specifications
for 1E13 Neutrons/cm
- Usable to 1E14 Neutrons/cm
Ordering Information
PART NUMBERPACKAGEBRAND
JANSR2N7406TO-254AAJANSR2N7406
Die Family TA17657.
DS(ON)
= 0.110Ω
2
2
2
with
DSS
DM
24A, 200V, 0.110 Ohm, Rad Hard,
N-Channel Power MOSFET
Description
The Discrete Products Operation of Intersil Corporation has
developed a series of Radiation Hardened MOSFETs specifically designed for commercial and military space applications. Enhanced Power MOSFET immunity to Single Event
Effects (SEE), Single Event Gate Rupture (SEGR) in particular, is combined with 100K RADS of total dose hardness to
provide devices which are ideally suited to harsh space environments. The dose rate and neutron tolerance necessary
for military applications have not been sacrificed.
The Intersil portfolio of SEGR resistant radiation hardened
MOSFETs includes N-Channel and P-Channel devices in a
variety of voltage, current and on-resistance ratings.
Numerous packaging options are also available.
This MOSFET is an enhancement-mode silicon-gate power
field-effect transistor of the vertical DMOS (VDMOS) structure. It is specially designed and processed to be radiation
tolerant. The MOSFET is well suited for applications
exposed to radiation environments such as switching regulation, switching converters, motor drives, relay drivers and
drivers for high-power bipolar switching transistors requiring
high speed and low gate drive power. This type can be
operated directly from integrated circuits.
Also available at other r adiation and screening le v els . See us
on the web, Intersil’s home page: http://www.intersil.com.
Contact your local Intersil Sales Office for additional
information.
MIL-PRF-19500/634.
Symbol
Package
TO-254AA
G
S
CAUTION: Beryllia Warning per MIL-S-19500
refer to package specifications.
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
http://www.intersil.com or 407-727-9207
CAUTION: Stresses above those listed in “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress only rating and operation
of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
Electrical Specifications T
= 25oC, Unless Otherwise Specified
C
9.3
g
PARAMETERSYMBOLTEST CONDITIONSMINTYPMAXUNITS
Drain to Source Breakdown VoltageBV
Gate Threshold VoltageV
Drain to Source Breakdown Volts (Note 3)BV
Gate to Source Threshold Volts(Note 3)V
Gate to Body Leakage(Notes 2, 3)I
Zero Gate Leakage(Note 3)I
Drain to Source On-State Volts(Notes 1, 3)V
Drain to Source On Resistance(Notes 1, 3)r
DS(ON)
DS(ON)12
DSS
GS(TH)
GSS
DSS
VGS = 0, ID = 1mA200-V
VGS = VDS, ID = 1mA1.54.0V
VGS = ±20V, VDS = 0V-100nA
VGS = 0, VDS = 160V-25µA
VGS = 12V, ID = 24A-2.77V
VGS = 12V, ID = 15A-0.110Ω
NOTES:
1. Pulse test, 300µs Max.
2. Absolute value.
3. Insitu Gamma bias must be sampled for both VGS = 12V, VDS = 0V and VGS = 0V, VDS = 80% BV
DSS
.
Single Event Effects (SEB, SEGR) (Note 4)
ENVIRONMENT (NOTE 5)
APPLIED
VGS BIAS
TESTSYMBOL
Single Event Effects Safe Operating
Area
ION
SPECIES
SEESOANi2643-20200
Br3736-5200
TYPICAL LET
(MeV/mg/cm)
TYPICAL
RANGE (µ)
Br3736-10160
Br3736-15100
Br3736-2040
NOTES:
4. Testing conducted at Brookhaven National Labs; sponsored by Naval Surface Warfare Center (NSWC), Crane, IN.
5. Fluence = 1E5 ions/cm2 (typical), T = 25oC.
6. Does not exhibit Single Event Burnout (SEB) or Single Event Gate Rupture (SEGR).
(V)
(NOTE 6)
MAXIMUM
VDS BIAS
(V)
Typical Performance Curves
LET = 26MeV/mg/cm
240
200
160
(V)
120
DS
V
80
40
0
0-10
LET = 37MeV/mg/cm2, RANGE = 36µ
FLUENCE = 1E5 IONS/cm2 (TYPICAL)
TEMP = 25oC
-5
V
(V)
GS
Unless Otherwise Specified
2
, RANGE = 43µ
-15
-20-25
LIMITING INDUCTANCE (HENRY)
1E-3
1E-4
1E-5
1E-6
1E-7
30
DRAIN SUPPLY (V)
ILM = 10A
30A
100A
300A
30010010
FIGURE 1. SINGLE EVENT EFFECTS SAFE OPERATING AREAFIGURE 2. DRAIN INDUCTANCE REQUIRED TO LIMIT
GAMMA DOT CURRENT TO I
AS
2-90
1000
Page 4
JANSR2N7406
Typical Performance Curves
30
20
, DRAIN (A)
D
I
10
0
TC, CASE TEMPERATURE (oC)
Unless Otherwise Specified (Continued)
FIGURE 3. MAXIMUM CONTINUOUS DRAIN CURRENT vs
CASE TEMPERATURE
100
TC = 25oC
100µs
1ms
10ms
100ms
600
100
10
1
, DRAIN CURRENT (A)
OPERATION IN THIS
D
I
AREA MAY BE
LIMITED BY r
0.1
150100500-50
1
DS(ON)
10
VDS, DRAIN TO SOURCE VOLTAGE (V)
FIGURE 4. FORWARD BIAS SAFE OPERATING AREA
2.5
PULSE DURATION = 250ms, VGS = 12V, ID = 15A
2.0
12V
V
Q
G
Q
GS
G
Q
GD
CHARGE
DS(ON)
1.5
1.0
NORMALIZED r
0.5
0.0
-80-4004080120160
FIGURE 5. BASIC GATE CHARGE WAVEFORMFIGURE 6. NORMALIZED r
)
10
JC
θ
1
0.5
0.2
0.1
0.1
0.05
0.02
0.01
0.01
NORMALIZED THERMAL RESPONSE (Z
0.001
-5
10
SINGLE PULSE
-4
10
NOTES:
DUTY FACTOR: D = t
PEAK TJ = PDM x Z
-3
10
t, RECTANGULAR PULSE DURATION (s)
-2
10
, JUNCTION TEMPERATURE (oC)
T
J
vs JUNCTION TEMPERA TURE
DS(ON)
P
DM
1/t2
+ T
JC
C
θ
-1
10
t
1
t
2
0
10
1
10
FIGURE 7. NORMALIZED MAXIMUM TRANSIENT THERMAL RESPONSE
2-91
Page 5
JANSR2N7406
Typical Performance Curves
300
100
10
, AVALANCHE CURRENT (A)
AS
I
1
FIGURE 8. UNCLAMPED INDUCTIVE SWITCHING
Test Circuits and Waveforms
ELECTRONIC SWITCH OPENS
WHEN I
V
DS
Unless Otherwise Specified (Continued)
STARTING TJ = 25oC
STARTING TJ = 150oC
IF R = 0
tAV = (L) (IAS) / (1.3 RATED BV
IF R ≠ 0
tAV = (L/R) ln [(IAS*R) / (1.3 RATED BV
0.01
IS REACHED
AS
0.11
t
, TIME IN AVALANCHE (ms)
AV
DSS
- VDD)
- VDD) + 1]
DSS
10
VARY t
TO OBTAIN
P
REQUIRED PEAK I
VGS≤ 20V
t
0V
P
CURRENT
TRANSFORMER
50Ω
AS
L
+
I
AS
-
+
V
DD
-
DUT
50Ω
50V-150V
t
I
AS
BV
DSS
P
t
AV
FIGURE 9. UNCLAMPED ENERGY TEST CIRCUITFIGURE 10. UNCLAMPED ENERGY WAVEFORMS
t
t
d(ON)
90%
ON
10%
t
r
PULSE WIDTH
0V
VGS = 12V
V
DD
R
L
V
DS
DUT
R
GS
V
DS
V
GS
10%
V
DS
t
d(OFF)
90%
t
50%50%
OFF
V
t
f
10%
DD
90%
FIGURE 11. RESISTIVE SWITCHING TEST CIRCUITFIGURE 12. RESISTIVE SWITCHING WAVEFORMS
2-92
Page 6
JANSR2N7406
Screening Information
Screening is performed in accordance with the latest revision in effect of MIL-S-19500, (Screening Information Table).
Delta Tests and Limits (JANS) T
PARAMETERSYMBOLTEST CONDITIONSMAXUNITS
= 25oC, Unless Otherwise Specified
C
Gate to Source Leakage CurrentI
Zero Gate Voltage Drain CurrentI
Drain to Source On Resistancer
Gate Threshold VoltageV
NOTES:
7. Or 100% of Initial Reading (whichever is greater).
8. Of Initial Reading.
GSS
DSS
DS(ON)
GS(TH)
VGS = ±20V±20 (Note 7)nA
VDS = 80% Rated Value±25 (Note 7)µA
TC = 25oC at Rated I
ID = 1.0mA±20% (Note 8)V
D
±20% (Note 8)Ω
Screening Information
TESTJANS
Gate StressVGS = 30V, t = 250µs
PindRequired
Pre Burn-In Tests (Note 9)MIL-S-19500 Group A,
Subgroup 2 (All Static Tests at 25oC)
Steady State Gate
Bias (Gate Stress)
Interim Electrical Tests (Note 9)All Delta Parameters Listed in the Delta Tests and Limits Table
Steady State Reverse
Bias (Drain Stress)
MIL-STD-750, Method 1042, Condition B
VGS = 80% of Rated Value,
TA = 150oC, Time = 48 hours
MIL-STD-750, Method 1042, Condition A
VDS = 80% of Rated Value,
TA = 150oC, Time = 240 hours
PDA5%
Final Electrical Tests (Note 9)MIL-S-19500, Group A,
Subgroups 2 and 3
NOTE:
9. Test limits are identical pre and post burn-in.
tH = 100ms; VH = 25V; IH = 4A136mV
tH = 500ms; VH = 25V; IH = 4A187mV
= 15V, L = 0.1mH72A
2-93
Page 7
JANSR2N7406
Rad Hard Data Packages - Intersil Power Transistors
1. JANS Rad Hard - Standard Data Package
A. Certificate of Compliance
B. Serialization Records
C. Assembly Flow Chart
D. SEM Photos and Report
E. Preconditioning
F. Group A- Attributes Data Sheet
G. Group B- Attributes Data Sheet
H. Group C- Attributes Data Sheet
I. Group D- Attributes Data Sheet
2. JANS Rad Hard - Optional Data Package
A. Certificate of Compliance
B. Serialization Records
C. Assembly Flow Chart
D. SEM Photos and Report
E. Preconditioning - Attributes Data Sheet
F. Group A- Attributes Data Sheet
G. Group B- Attributes Data Sheet
H. Group C- Attributes Data Sheet
I. Group D- Attributes Data Sheet
Attributes Data Sheet
Hi-Rel Lot Traveler
HTRB - Hi Temp Gate Stress Post Reverse
Bias Data and Delta Data
HTRB - Hi T emp Drain Stress Post Reverse
Bias Delta Data
- Hi-Rel Lot Traveler
- HTRB - Hi Temp Gate Stress Post
Reverse Bias Data and Delta Data
- HTRB - Hi Temp Drain Stress Post
Reverse Bias Delta Data
1. These dimensions are within allowable dimensions of Rev . A of
JEDEC outline TO-254AA dated 11-86.
2. Add typically 0.002 inches (0.05mm) for solder coating.
3. Lead dimension (without solder).
4. Position of lead to be measured 0.250 inches (6.35mm) from bottom of dimension D.
5. Die to base BeO isolated, terminals to case ceramic isolated.
6. Controlling dimension: Inch.
7. Revision 1 dated 1-93.
TYP.
b
Ø
ØP
H
1
E
Q
D
0.065 R MAX.
L
123
e
e
1
INCHESMILLIMETERS
NOTESMINMAXMINMAX
0.0400.0501.021.27-
0.300 BSC7.62 BSC4
0.2450.2656.236.73-
0.1400.1603.564.064
WARNING!
BERYLLIA WARNING PER MIL-S-19500
Packages containing beryllium oxide (BeO) shall not be ground, machined, sandblasted, or subject to any mechanical
operation which will produce dust containing any beryllium compound. Packages containing any beryllium compound
shall not be subjected to any chemical process (etching, etc.) which will produce fumes containing beryllium or its’
compounds.
All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without
notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate
and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which
may result from its use. No license is granted by implication or otherwise under an y patent or patent rights of Intersil or its subsidiaries.
For information regarding Intersil Corporation and its products, see web site http://www.intersil.com
Sales Office Headquarters
NORTH AMERICA
Intersil Corporation
P. O. Box 883, Mail Stop 53-204
Melbourne, FL 32902
TEL: (407) 724-7000
FAX: (407) 724-7240
EUROPE
Intersil SA
Mercure Center
100, Rue de la Fusee
1130 Brussels, Belgium
TEL: (32) 2.724.2111
FAX: (32) 2.724.22.05
ASIA
Intersil (Taiwan) Ltd.
Taiwan Limited
7F-6, No. 101 Fu Hsing North Road
Taipei, Taiwan
Republic of China
TEL: (886) 2 2716 9310
FAX: (886) 2 2715 3029
2-95
Loading...
+ hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.