• High-speed access
— Military: 25/35/55/100ns (max.)
— Commercial: 25/35/55/100ns (max.)
— Commercial: 20ns only in PLCC for 7132
• Low-power operation
— IDT7132/42SA
Active: 550mW (typ.)
Standby: 5mW (typ.)
— IDT7132/42LA
Active: 550mW (typ.)
Standby: 1mW (typ.)
• Fully asynchronous operation from either port
• MASTER IDT7132 easily expands data bus width to 16-or-
more bits using SLAVE IDT7142
• On-chip port arbitration logic (IDT7132 only)
•
BUSY
output flag on IDT7132;
• Battery backup operation —2V data retention
• TTL-compatible, single 5V ±10% power supply
• Available in popular hermetic and plastic packages
• Military product compliant to MIL-STD, Class B
• Standard Military Drawing # 5962-87002
• Industrial temperature range (–40°C to +85°C) is available,
tested to miliary electrical specifications
BUSY
input on IDT7142
DESCRIPTION:
The IDT7132/IDT7142 are high-speed 2K x 8 Dual-Port
Static RAMs. The IDT7132 is designed to be used as a standalone 8-bit Dual-Port RAM or as a “MASTER” Dual-Port RAM
together with the IDT7142 “SLAVE” Dual-Port in 16-bit-ormore word width systems. Using the IDT MASTER/SLAVE
Dual-Port RAM approach in 16-or-more-bit memory system
applications results in full-speed, error-free operation without
the need for additional discrete logic.
Both devices provide two independent ports with separate
control, address, and l/O pins that permit independent, asynchronous access for reads or writes to any location in memory.
An automatic power down feature, controlled by CE permits
the on-chip circuitry of each port to enter a very low standby
power mode.
Fabricated using IDT’s CMOS high-performance technology, these devices typically operate on only 550mW of power.
Low-power (LA) versions offer battery backup data retention
capability, with each Dual-Port typically consuming 200µW
from a 2V battery.
The IDT7132/7142 devices are packaged in a 48-pin
sidebraze or plastic DIPs, 48-pin LCCs, 52-pin PLCCs, and
48-lead flatpacks. Military grade product is manufactured in
compliance with the latest revision of MIL-STD-883, Class B,
making it ideally suited to military temperature applications
demanding the highest level of performance and reliability.
FUNCTIONAL BLOCK DIAGRAM
NOTES:
1. IDT7132 (MASTER):
drain output and requires pullup
resistor of 270Ω.
IDT7142 (SLAVE):
2. Open drain output: requires pullup
resistor of 270Ω.
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
MILITARY AND COMMERCIAL TEMPERATURE RANGESOCTOBER 1996
Terminal Voltage-0.5 to +7.0-0.5 to +7.0V
with Respect to
GND
T
AOperating0 to +70-55 to +125°C
Temperature
T
BIASTemperature-55 to +125-65 to +135°C
Under Bias
T
STGStorage-55 to +125-65 to +150°C
Temperature
I
OUTDC Output5050mA
Current
NOTES:
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS
2. V
RECOMMENDED OPERATING
TEMPERATURE AND SUPPLY VOLTAGE
may cause permanent damage to the device. This is a stress rating only
and functional operation of the device at these or any other conditions
above those indicated in the operational sections of the specification is not
implied. Exposure to absolute maximum rating conditions for extended
periods may affect reliability.
TERM must not exceed Vcc + 0.5V for more than 25% of the cycle time or
10ns maximum, and is limited to
0.5V.
GradeTemperatureGNDV
Military-55°C to +125°C0V5.0V ± 10%
Commercial0°C to +70°C0V5.0V ± 10%
Ambient
< 20mA for the period of VTERM > Vcc +
CC
2692 tbl 01
NOTES:
1. All Vcc pins must be connected to the power supply.
2. All GND pins must be connected to the ground supply.
3. This text does not indicate orientation of the actual part-marking.
RECOMMENDED
DC OPERATING CONDITIONS
SymbolParameterMin. Typ.Max.Unit
V
CCSupply Voltage4.55.05.5V
GNDSupply Voltage000V
V
IHInput High Voltage2.2—6.0
V
ILInput Low Voltage-0.5—0.8V
NOTES:
1. V
IL (min.) = -1.5V for pulse width less than 10ns.
TERM must not exceed Vcc + 0.5V.
2692 tbl 02
2. V
6.022
(1)
(2)
V
2692 tbl 03
IDT7132SA/LA AND IDT7142SA/LA
HIGH-SPEED 2K x 8 DUAL-PORT STATIC RAMMILITARY AND COMMERCIAL TEMPERATURE RANGES
DC ELECTRICAL CHARACTERISTICS OVER THE
OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE
1. Transition is measured ±500mV from Low or High-impedance voltage with Output Test Load (Figure 2). This parameter is guaranteed by
device characterization but is not production tested.
2. 0°C to +70°C temperature range only, PLCC package only.
3. For Master/Slave combination, t
4. If OE is low during a R/W controlled write cycle, the write pulse width must be the larger of tWP or (tWZ + tDW) to allow the I/O drivers to turn off
data to be placed on the bus for the required t
write pulse can be as short as the specified t
5. “X” in part numbers indicates power rating (SA or LA).
6. Not available in DIP packages.
CAPACITANCE
(1)
SymbolParameterConditions
C
INInput CapacitanceVIN = 3dV11pF
C
OUTOutput CapacitanceVIN = 3dV11pF
NOTES:
1. This parameter is determined by device characterization but is not
production tested.
2. 3dV represents the interpolated capacitance when the input and output
signals switch from 0V to 3V or from 3V to 0V.
(3)
(4)
(1)
(1)
(1)
WC = tBAA + tWP, since R/
DW. If
OE
WP.
(TA = +25°C,f = 1.0MHz)
20—25—35—55—100—ns
15—15—25—30—55—ns
—10—10—15—25—40ns
—10—10—15—30—40ns
0— 0— 0— 0— 0— ns
W
= VILmust occur after tBAA.
is High during a R/W controlled write cycle, this requirement does not apply and the
(2)
Max. Unit
2692 tbl 10
(6)
(6)
(5)
7132X357132X557132X100
7142X357142X557142X100
6.026
IDT7132SA/LA AND IDT7142SA/LA
HIGH-SPEED 2K x 8 DUAL-PORT STATIC RAMMILITARY AND COMMERCIAL TEMPERATURE RANGES
TIMING WAVEFORM OF WRITE CYCLE NO. 1, (R/
t
WC
ADDRESS
OE
t
AW
CE
t
WP
(2)
DATA
DATA
R/
OUT
W
IN
(6)
t
AS
(7)
t
WZ
(4)(4)
TIMING WAVEFORM OF WRITE CYCLE NO. 2, (
t
WC
WW
W
CONTROLLED TIMING)
WW
(3)
t
WR
t
DW
CECE
CE
CONTROLLED TIMING)
CECE
t
DH
t
OW
(1,5,8)
(1,5)
(7)
t
HZ
(7)
t
HZ
2692 drw 09
ADDRESS
t
AW
CE
(6)
t
AS
R/
W
DATA
IN
NOTES:
1. R/W or CE must be High during all address transitions.
2. A write occurs during the overlap (t
3. tWR is measured from the earlier of CE or R/W going High to the end of the write cycle.
4. During this period, the l/O pins are in the output state and input signals must not be applied.
5. If the CE Low transition occurs simultaneously with or after the R/W Low transition, the outputs remain in the High-impedance state.
6. Timing depends on which enable signal (CE or R/W) is asserted last.
7. This parameter is determined be device characterization, but is not production tested. Transition is measured +/- 500mV from steady state
with the Output Test Load (Figure 2).
8. If OE is low during a R/W controlled write cycle, the write pulse width must be the larger of t
data to be placed on the bus for the required t
write pulse can be as short as the specified t
EW or tWP) of
WP.
CE
= VILand R/W= VIL.
DW. If
OE
is High during a R/W controlled write cycle, this requirement does not apply and the
(2)(3)
t
EW
t
DW
WP or (tWZ + tDW) to allow the I/O drivers to turn off
t
WR
t
DH
2692 drw 10
6.027
IDT7132SA/LA AND IDT7142SA/LA
HIGH-SPEED 2K x 8 DUAL-PORT STATIC RAMMILITARY AND COMMERCIAL TEMPERATURE RANGES
AC ELECTRICAL CHARACTERISTICS OVER THE
OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE
(1)
7132X20
7132X25
7142X25
SymbolParameterMin. Max.Min. Max. Min. Max.Min. Max. Min. Max.Unit
Busy Timing (For Master lDT7130 Only)
1. Pins
inputs for IDT7140 (slave).
drain, not push-pull outputs. On slaves the
writes.
2. 'L' if the inputs to the opposite port were stable prior to the address and
enable inputs of this port. 'H' if the inputs to the opposite port became
stable after the address and enable inputs of this port. If tAPS is not met,
either
not be low simultaneously.
3. Writes to the left port are internally ignored when
driving Low regardless of actual logic level on the pin. Writes to the right
port are internally ignored when
less of actual logic level on the pin.
The IDT7132/IDT7142 provides two ports with separate
control, address and I/O pins that permit independent access
for reads or writes to any location in memory. The IDT7132/
IDT7142 has an automatic power down feature controlled by
CE
. The CE controls on-chip power down circuitry that
permits the respective port to go into a standby mode when
not selected (CE = VIL). When a port is enabled, access to the
entire memory array is permitted.
BUSY LOGIC
Busy Logic provides a hardware indication that both ports of
the RAM have accessed the same location at the same time.
It also allows one of the two accesses to proceed and signals
the other side that the RAM is “Busy”. The busy pin can then
be used to stall the access until the operation on the other
side is completed. If a write operation has been attempted
from the side that receives a busy indication, the write signal
is gated internally to prevent the write from proceeding.
The use of busy logic is not required or desirable for all
applications. In some cases it may be useful to logically OR
the busy outputs together and use any busy indication as an
interrupt source to flag the event of an illegal or illogical
operation. If the write inhibit function of busy logic is not
desirable, the busy logic can be disabled by placing the part
in slave mode with the M/S pin. Once in slave mode the
BUSY
pin operates solely as a write inhibit input pin. Normal
operation can be programmed by tying the
If desired, unintended write operations can be prevented to
a port by tying the busy pin for that port low.
The busy outputs on the IDT7132/IDT7142 RAM in master
mode, are pull-up type outputs and do not require pull up
resistors to operate. If these RAMs are being expanded in
depth, then the busy indication for the resulting array requires the use of an external AND gate.
BUSY
pins High.
6.0210
IDT7132SA/LA AND IDT7142SA/LA
HIGH-SPEED 2K x 8 DUAL-PORT STATIC RAMMILITARY AND COMMERCIAL TEMPERATURE RANGES
WIDTH EXPANSION WITH BUSY LOGIC
MASTER/SLAVE ARRAYS
When expanding an RAM array in width while using busy
logic, one master part is used to decide which side of the RAM
array will receive a busy indication, and to output that indication. Any number of slaves to be addressed in the same
address range as the master, use the busy signal as a write
inhibit signal. Thus on the IDT7130/IDT7140 RAM the busy
pin is an output if the part is used as a master (M/S pin = VIH),
and the busy pin is an input if the part used as a slave (M/S pin
= VIL) as shown in Figure 4.
LEFT
R/
BUSY
+5V
R/
BUSY
W
W
IDT7132
MASTER
IDT7142
IDT7142
SLAVE
SLAVE
R/
W
BUSY
+5V
R/
W
(1)
BUSY
R/
W
USY
270 Ω
Figure 4. Busy and chip enable routing for both width and depth
expansion with IDT7132 (Master) and IDT7142 (Slave) RAMs.
270 Ω
RIGHT
R/
W
BUSY
2692 drw 15
If two or more master parts were used when expanding in
width, a split decision could result with one master indicating
busy on one side of the array and another master indicating
busy on one other side of the array. This would inhibit the write
operations from one port for part of a word and inhibit the write
operations from the other port for the other part of the word.
The busy arbitration, on a master, is based on the chip enable
and address signals only. It ignores whether an access is a
read or write. In a master/slave array, both address and chip
enable must be valid long enough for a busy flag to be output
from the master before the actual write pulse can be initiated
with either the R/W signal or the byte enables. Failure to
observe this timing can result in a glitched internal write inhibit
signal and corrupted data in the slave.
ORDERING INFORMATION
XXXXIDT
Device Type
A999AA
Power SpeedPackage
Process/
Temperature
Range
Blank
B
P
C
J
L48
F
20
25
35
55
100
LA
SA
Commercial (0°C to +70°C)
Military (–55°C to +125°C)