Datasheet HEF4516BPB, HEF4516BP, HEF4516BDB, HEF4516BD, HEF4516BU Datasheet (Philips)

...
Page 1
DATA SH EET
Product specification File under Integrated Circuits, IC04
January 1995
INTEGRATED CIRCUITS
HEF4516B MSI
For a complete data sheet, please also download:
The IC04 LOCMOS HE4000B Logic Family Specifications HEF, HEC
The IC04 LOCMOS HE4000B Logic Package Outlines/Information HEF, HEC
Page 2
January 1995 2
Philips Semiconductors Product specification
Binary up/down counter
HEF4516B
MSI
DESCRIPTION
The HEF4516B is an edge-triggered synchronous up/down 4-bit binary counter with a clock input (CP), an up/down count control input (UP/DN), an active LOW count enable input (CE), an asynchronous active HIGH parallel load input (PL), four parallel inputs (P0to P3), four parallel outputs (O0to O3), an active LOW terminal count output (TC), and an overriding asynchronous master reset input (MR).
Information on P
0
to P3is loaded into the counter while PL is HIGH, independent of all other input conditions except MR which must be LOW. When PL and CE are LOW, the counter changes on the LOW to HIGH transition of CP. Input UP/DN determines the direction of the count, HIGH for counting up, LOW for counting down. When counting up,TC is LOW when O0and O3are HIGH andCE is LOW. When counting down, TC is LOW when O0to O3and CE are LOW. A HIGH on MR resets the counter (O0to O3= LOW) independent of all other input conditions.
Fig.1 Functional diagram.
HEF4516BP(N): 16-lead DIL; plastic (SOT38-1) HEF4516BD(F): 16-lead DIL; ceramic (cerdip) (SOT74) HEF4516BT(D): 16-lead SO; plastic (SOT109-1) ( ): Package Designator North America
Fig.2 Pinning diagram.
PINNING
FAMILY DATA, I
DD
LIMITS category MSI
See Family Specifications
PL parallel load input (active HIGH) P
0
to P
3
parallel inputs CE count enable input (active LOW) CP clock pulse input (LOW to HIGH,
edge triggered) UP/
DN up/down count control input MR master reset input TC terminal count output (active LOW) O
0
to O
3
parallel outputs
Page 3
January 1995 3
Philips Semiconductors Product specification
Binary up/down counter
HEF4516B
MSI
Fig.3 Logic diagram (continued in Fig.4).
Page 4
January 1995 4
Philips Semiconductors Product specification
Binary up/down counter
HEF4516B
MSI
Fig.4 Logic diagram (continued from Fig.3).
Page 5
January 1995 5
Philips Semiconductors Product specification
Binary up/down counter
HEF4516B
MSI
FUNCTION TABLE
Notes
1. H = HIGH state (the more positive voltage) L = LOW state (the less positive voltage) X = state is immaterial
= positive-going transition
MR PL UP/DN CE CP MODE
L H X X X parallel load L L X H X no change L L L L count down
L L H L count up
H X X X X reset
Fig.5 State diagram.
Logic equation for terminal count:
AC CHARACTERISTICS
V
SS
= 0 V; T
amb
=25°C; input transition times 20 ns
V
DD
V
TYPICAL FORMULA FOR P (µW)
Dynamic power 5 1000 f
i
+∑(foCL) × V
DD
2
where
dissipation per 10 4500 f
i
+∑(foCL) × V
DD
2
fi= input freq. (MHz)
package (P) 15 11 200 f
i
+∑(foCL) × V
DD
2
fo= output freq. (MHz) C
L
= load capacitance (pF)
(f
oCL
) = sum of outputs
V
DD
= supply voltage (V)
TC CE UP/DN()O
0
O
1
O
2
O
3
⋅⋅⋅⋅ UP/DN


O
0
O
1
O
2
O
3
⋅⋅⋅⋅+{}=
Page 6
January 1995 6
Philips Semiconductors Product specification
Binary up/down counter
HEF4516B
MSI
AC CHARACTERISTICS
V
SS
= 0 V; T
amb
=25°C; CL= 50 pF; input transition times 20 ns
V
DD
V
SYMBOL MIN. TYP. MAX.
TYPICAL EXTRAPOLATION
FORMULA
Propagation delays
CP O
n
5 145 290 ns 118 ns + (0,55 ns/pF) C
L
HIGH to LOW 10 t
PHL
60 120 ns 49 ns + (0,23 ns/pF) C
L
15 45 90 ns 37 ns + (0,16 ns/pF) C
L
5 155 310 ns 128 ns + (0,55 ns/pF) C
L
LOW to HIGH 10 t
PLH
65 130 ns 54 ns + (0,23 ns/pF) C
L
15 45 90 ns 37 ns + (0,16 ns/pF) C
L
CP TC 5 260 525 ns 233 ns + (0,55 ns/pF) C
L
HIGH to LOW 10 t
PHL
105 210 ns 94 ns + (0,23 ns/pF) C
L
15 75 150 ns 67 ns + (0,16 ns/pF) C
L
5 180 360 ns 153 ns + (0,55 ns/pF) C
L
LOW to HIGH 10 t
PLH
75 150 ns 64 ns + (0,23 ns/pF) C
L
15 55 115 ns 47 ns + (0,16 ns/pF) C
L
PL O
n
5 125 255 ns 98 ns + (0,55 ns/pF) C
L
HIGH to LOW 10 t
PHL
55 110 ns 44 ns + (0,23 ns/pF) C
L
15 40 85 ns 32 ns + (0,16 ns/pF) C
L
5 170 340 ns 143 ns + (0,55 ns/pF) C
L
LOW to HIGH 10 t
PLH
70 140 ns 59 ns + (0,23 ns/pF) C
L
15 50 105 ns 42 ns + (0,16 ns/pF) C
L
PL TC 5 250 500 ns 223 ns + (0,55 ns/pF) C
L
HIGH to LOW 10 t
PHL
110 220 ns 99 ns + (0,23 ns/pF) C
L
15 80 160 ns 72 ns + (0,16 ns/pF) C
L
5 250 500 ns 223 ns + (0,55 ns/pF) C
L
LOW to HIGH 10 t
PLH
110 220 ns 99 ns + (0,23 ns/pF) C
L
15 80 160 ns 72 ns + (0,16 ns/pF) C
L
CE TC 5 165 330 ns 138 ns + (0,55 ns/pF) C
L
HIGH to LOW 10 t
PHL
65 135 ns 54 ns + (0,23 ns/pF) C
L
15 50 100 ns 42 ns + (0,16 ns/pF) C
L
5 145 290 ns 118 ns + (0,55 ns/pF) C
L
LOW to HIGH 10 t
PLH
60 125 ns 49 ns + (0,23 ns/pF) C
L
15 45 95 ns 37 ns + (0,16 ns/pF) C
L
MR On, TC 5 205 405 ns 178 ns + (0,55 ns/pF) C
L
HIGH to LOW 10 t
PHL
65 130 ns 54 ns + (0,23 ns/pF) C
L
15 45 85 ns 37 ns + (0,16 ns/pF) C
L
MR TC 5 225 450 ns 198 ns + (0,55 ns/pF) C
L
LOW to HIGH 10 t
PLH
75 150 ns 64 ns + (0,23 ns/pF) C
L
15 50 100 ns 42 ns + (0,16 ns/pF) C
L
Page 7
January 1995 7
Philips Semiconductors Product specification
Binary up/down counter
HEF4516B
MSI
AC CHARACTERISTICS
V
SS
= 0 V; T
amb
=25°C; CL= 50 pF; input transition times 20 ns
V
DD
V SYMBOL MIN. TYP. MAX.
TYPICAL
EXTRAPOLATION
FORMULA
Output transition times 5 60 120 ns 10 ns + (1,0 ns/pF) C
L
HIGH to LOW 10 t
THL
30 60 ns 9 ns + (0,42 ns/pF) C
L
15 20 40 ns 6 ns + (0,28 ns/pF) C
L
5 60 120 ns 10 ns + (1,0 ns/pF) C
L
LOW to HIGH 10 t
TLH
30 60 ns 9 ns + (0,42 ns/pF) C
L
15 20 40 ns 6 ns + (0,28 ns/pF) C
L
Page 8
January 1995 8
Philips Semiconductors Product specification
Binary up/down counter
HEF4516B
MSI
Minimum clock 5 95 45 ns
see also waveforms Figs 6 and 7
pulse width; LOW 10 t
WCPL
35 20 ns
15 25 15 ns
Minimum PL 5 105 55 ns
pulse width; HIGH 10 t
WPLH
45 25 ns
15 35 15 ns
Minimum MR 5 120 60 ns
pulse width; HIGH 10 t
WMRH
50 25 ns
15 40 20 ns
Recovery time 5 130 65 ns
for MR 10 t
RMR
45 20 ns
15 30 15 ns
Recovery time 5 150 75 ns
for PL 10 t
RPL
50 25 ns
15 30 15 ns
Set-up times 5 100 50 ns
P
n
PL 10 t
su
50 25 ns
15 40 20 ns
5 250 125 ns
UP/
DN CP 10 t
su
100 50 ns
15 75 35 ns
5 120 60 ns
CE CP 10 t
su
40 20 ns
15 25 10 ns
Hold times 5 10 40 ns
P
n
PL 10 t
hold
5 20 ns
15 0 20 ns
53590 ns
UP/
DN CP 10 t
hold
15 35 ns
15 15 25 ns
52040 ns
CE CP 10 t
hold
5 15 ns
15 5 10 ns
Maximum clock 5 3 6 MHz
pulse frequency 10 f
max
7 14 MHz
15 9 18 MHz
V
DD
V SYMBOL MIN. TYP. MAX.
TYPICAL
EXTRAPOLATION
FORMULA
Page 9
January 1995 9
Philips Semiconductors Product specification
Binary up/down counter
HEF4516B
MSI
Fig.6 Waveforms showing minimum pulse width for CP, set-up and hold times for CE to CP and UP/DN to CP.
Fig.7 Waveforms showing minimum pulse width for PL and MR, recovery time for PL and MR and set-up and
hold times for Pnto PL.
Page 10
January 1995 10
Philips Semiconductors Product specification
Binary up/down counter
HEF4516B
MSI
This text is here in white to force landscape pages to be rotated correctly when browsing through the pdf in the Acrobat reader.This text is here in
_white to force landscape pages to be rotated correctly when browsing through the pdf in the Acrobat reader.This text is here inThis text is here in
white to force landscape pages to be rotated correctly when browsing through the pdf in the Acrobat reader. white to force landscape pages to be ...
Fig.8 Timing diagram.
Loading...