1 Megabit (128 K x 8-Bit)
CMOS 3.0 Volt-only Boot Sec tor Flash Memory
DISTINCTIVE CHARACTERISTICS
■ Single power supply operation
— Full voltage range: 2.7 to 3. 6 volt read and write
operations for battery-powered applications
— Regulated voltage r ange: 3.0 to 3.6 v olt read and
write operations and for compatibility with high
performance 3.3 volt microprocessors
■ Manufactured on 0.35 µm process technology
■ High performance
— Full voltage range: ac cess times as f ast as 55 ns
— Regulated voltage range: access times as fast
as 45 ns
■ Ultra low power consumption (typical values at
5 MHz)
— 200 nA Automatic Sleep mode current
— 200 nA standby mode current
— 7 mA read current
— 15 mA program/erase current
■ Flexible sector architecture
— One 8 Kbyte, two 4 Kbyte, and seven 16 Kbyte
— Supports full chip erase
— Sector Protection features:
Hardware method of loc king a sector to prevent
any program or erase operat ions within that
sector
Sectors can be locked in-system or via
programming equipment
T emporary Sector Unprotect feat ure allows code
changes in previously locked sectors
■ Unlock Bypass Mode Program Co mmand
— Reduces overall programming time when
issuing multiple program command sequences
■ Top or bottom boot block configurations
available
■ Embedded Al gorithms
— Embedded Erase algorithm automatically
preprograms and erases the entire chip or any
combination of designated sectors
— Embedded Program algorithm automatically
writes and verifies data at specified addresses
■ Minimum 1,000,000 write cycle guarantee per
sector
■ Package option
— 32-pin TSOP
— 32-pin PLCC
■ Compatibility with JEDEC standards
— Pinout and software compatible with single-
power supply Flash
— Superior inadvertent write protection
■ Data# Polling and toggle bits
— Provides a software method of detecting
program or erase operation completion
■ Erase Suspend/Erase Resume
— Supports reading data from or programming
data to a sector that is not being erased
■ Hardware reset pin (RESET#)
— Hardware method for resetting the device to
reading array data
Publication# 21557 Rev: C Amendment/0
Issue Date: April 1998
Page 2
PRELIMINARY
GENERAL DESCRIPTION
The Am29LV001B is a 1 Mbit, 3.0 Volt-only Flash
memory devic e organized as 131,072 bytes. T he
Am29LV001B has a boot sector architecture.
The device is offered in 32-pin PLCC and 32-pin TSOP
packages. The byte-wide (x8) data appears on DQ7–
DQ0. All read, erase, and program operations are
accomplished using only a single power supply. The
device can also be programmed in s tandard EPROM
programmers.
The standard Am29LV001B offers access times of 45,
55, 70, and 90 ns, allowing high speed m icroprocessors to operate without wait states. To eliminate bus
contention, the device has separate chip enab le (CE#),
write enable (WE#) and output enable (OE#) controls.
The device requires only a single power supply (2.7
V–3.6V) for both read and write functions. Internally
generated and regulated voltages are provided for the
program and erase operations.
The Am29LV001B is entirely command set compatible
with the JEDEC single-power-supply Flashstandard. Commands are written to t he command register using standard microprocessor write timings. Register contents ser ve as input to an internal statemachine that controls the erase and programming circuitry. Write cycles also internally latch addresses and
data needed for the programming and erase op erations. Reading data out of the device is similar to
reading from other Flash or EPROM devices.
Device programming occurs by executing the program
command sequence. This initiates the EmbeddedProgram algorithm—an internal algorithm that automatically times the program pulse widths and verifies
proper cell margin. The Unlock Bypass mode facilitates faster programming times by requir ing only two
write cycles to program data instead of four.
Device erasure occurs by executing the erase command sequence. This initiates the Embedded Erase
algorithm—an in ternal algorithm that autom atically
preprograms the array (if it is not already prog rammed)
before e xecuting the erase operation. During erase, the
device automatically tim es the erase pulse widths and
verifies proper cell margin.
The host system can detect whether a program or
erase operation is complete by reading the DQ7 (Data#
Polling) and DQ6 (toggle) status bits. After a program
or erase cycle has been completed, the de vice is ready
to read array data or accept another command.
The sector erase ar chitecture allo ws memo ry secto rs
to be erased and reprogrammed without affecting the
data contents of other sectors. The device is fully
erased when shipped from the factory.
Hardware data protection measur es include a low
detector that automatically in hibits write opera-
V
CC
tions during power transitions. The hardware sector
protection feature disables both program and erase
operations in any combination of the sectors of memory. This can be achieved in-system or via programming equipment.
The Erase Suspend feature enables the user to put
erase on hold for any period of time to read data from,
or program data to, any sector that is not selected for
erasure. True background erase can thus be achie ved.
The hardware RESET# pi n terminates any operation
in progress and resets the internal state machine to
reading array dat a. The RESET# pin ma y be tied to the
system reset circuitry. A system reset would thus also
reset the device, enabling the system microprocessor
to read the boot-up firmware from the Flash memory.
The device off ers two power-sa ving f eatures. When addresses have been stable for a specified amount of
time, the device enters the automatic sleep m ode.
The system can also place the de vice into the standbymode. Power consumption is greatly reduced in both
these modes.
AMD’s Flash technology combines years of Flash
memory manufacturing experience to produce the
highest levels of quality, reliability and cost effectiveness. The device electrically erases all bi t s w i th i n a
sector simultaneously via Fowler-Nordheim tunneling. The data is programmed using hot electron
injection.
Am29LV001B2
Page 3
PRELIMINARY
PRODUCT SELECTOR GUIDE
Family Part NumberAm29LV001B
Speed Options
Max access time, ns (t
Max CE# access time, ns (tCE)45557090
Max OE# access time, ns (tOE)25303035
Regulated Voltage Range: VCC =3.0–3.6 V-45R
Full Voltage Range: VCC = 2.7–3.6 V-55-70-90
)45557090
ACC
Note: See “AC Characteristics” for full specifications.
(see Product Selector Guide for speed
options and voltage supply toleranc es)
= Device ground
LOGIC SYMBOL
17
A0–A16
CE#
OE#
WE#
RESET#
8
DQ0–DQ7
21557C-3
5Am29LV001B
Page 6
PRELIMINARY
ORDERING INFORMATION
Standard Pr od ucts
AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of the elements below.
CE-45RAm29LV001BT
OPTIONAL PROCESSING
Blank = Standard Processing
B = Burn-in
(Contact an AMD representative for more information)
TEMPERATURE RANGE
C=Commercial (0°C to +70°C)
I = Industrial (–40°C to +85°C)
E = Extended (–55°C to +125°C)
PACKAGE TYPE
E= 32-Pin Thin Small Outline Package (TSOP)
Standard Pinout (TS 032)
F= 32-Pin Thin Small Outline Package (TSOP)
Reverse Pinout (TSR032)
J= 32-Pin Rectangular Plastic Leaded Chip
Carrier (PL 032)
Am29LV001BT-45R,
Am29LV001BB-45R,
Am29LV 00 1B T-55,
Am29LV 00 1B B-5 5,
Am29LV 00 1B T-70,
Am29LV 00 1B B-7 0,
Am29LV 00 1B T-90,
Am29LV 00 1B B-9 0,
Valid Combinations
DEVICE NUMBER/DESCRIPTION
Am29LV001B
1 Megabit (128 K x 8-Bit) CMOS Flash Memory
3.0 Volt-only Read, Program, and Erase
EC, FC, JC
EC, EI, EE,
FC, FI, FE,
JC, JI, JE
SPEED OPTION
See Product Selector Guide and Valid Combinations
BOOT CODE SECTOR ARCHITECTURE
T = Top Sector
B = Bottom Sector
Valid Combinations
Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales
office to confirm availability of specific valid combinations and
to check on newly released combinations.
Am29LV001B6
Page 7
PRELIMINARY
DEVICE BUS OPERATIONS
This section describes the requirements and use of the
device bus operations, which are initiated through the
internal c ommand register. The command register itself does not occupy any addressable memory location. The register is composed of l atches that store the
commands, along with the address and data information needed to execute the command. The contents of
2. The in-system method of sector protection/unprotection is available. Sector protection/unprotection can be implemented by
using programming equipment. See the “Sector Protection/Unprotection” section.
, H = Logic High = VIH, VID = 12.0 ± 0.5 V, X = Don’t Care, AIN = Address In, DIN = Data In, D
IL
the register serve as inputs to the internal state machine. The state machine outputs dictate the function of
the device. Table 1 lists the device bus operations, the
inputs and control lev els t he y requ ire , and t he resulting
output. The following subsections describe each of
these operations in further detail.
IN
IN
ID
ID
ID
Sector Address, A6 = L,
A1 = H, A0 = L
Sector Address, A6 = H,
A1 = H, A0 = L
A
IN
D
D
IN
D
IN
= Data Out
OUT
OUT
D
, D
, D
D
IN
OUT
OUT
IN
Requirements for Reading Array Data
To read array data from the outputs, the system must
drive the CE# and OE# pins to V
control and selects the device. OE# is the output control and gates arra y data to the output pins . WE# should
remain at V
.
IH
The internal state machine is set for reading array data
upon device power-up, or after a hardware reset. This
ensures that no spurious alteration of the memory content occurs dur ing the power transi tion. No com mand
is necessary in this mode to o btai n array data. Standard microprocessor read cycles that assert valid addresses on the device address inputs produce valid
data on the device data outputs. The device remains
enabled for read access until the command register
contents are altered.
See “Reading Array Data” for more information. Refer
to the AC Read Operations table for timing specifications and to Figure 13 for the timing diagram. I
the DC Characteristics table represents the active c urrent specification for reading array data.
. CE# is the power
IL
CC1
in
Writing Commands/Command Sequences
To write a command or command sequence (which includes programming data to the device and erasing
sectors of memory), the system must drive WE# and
CE# to V
The device f eatures an Unlock Bypass mode to facili-
tate faster programming. Once the device enters the
Unlock Bypass mode, only two write cycles are required to program a byte, instead of four. The “Byte
Program Command Sequence” section has details on
programming data to the device using both standard
and Unlock Bypass command sequences.
An erase operation can erase one sect or, multiple sectors, or the entire device. Table 2 indicate the address
space that each sector occupies. A “sector address”
consists of the address bits required to uniquely select
a sector. The “Command Definitions” section has details on erasing a sector or the entire chip, or suspending/resuming the erase operation.
After the system writes the autoselect command sequence, the device enters the autoselect mode. The
system can then read autoselect codes from the inter-
, and OE# to VIH.
IL
7Am29LV001B
Page 8
PRELIMINARY
nal register (which is separate from the memory array)
on DQ7–DQ0. Standard read cycle timings apply in this
mode. Refer to the Autoselect Mode and Autoselect
Command Sequence sections for more information.
in the DC Characteristics table represents the ac-
I
CC2
tive current specification for the w rite mode. The “AC
Characteristics” section contains timing specification
tables and timing diagrams for w r ite operations.
Program and Erase Operation Status
During an erase or program operation, the system ma y
check the status of the operation by reading the status
bits on DQ7–DQ0. Standard read cycle timings and I
CC
read specifications apply. Refer to “Write Operation
Status” for more information, and to “AC Characteristics” for timing diagrams.
Standby Mode
When the system is not reading or writing to the device, it can place the device in the standby mode. In
this mode, current consumption is greatly reduced,
and the outputs ar e placed in the high impedance
state, independent of the OE# input.
The device enters the CMOS standby mode when the
CE# and RESET# pin s are both held at V
(Note that this is a more restricted voltage range than
.) If CE# and RESET# ar e held a t VIH, but not within
V
IH
± 0.3 V, the device will be in the standb y mode, but
V
CC
the standby current will be greater. The device requires
standard access time (t
) for read access when the
CE
device is in either of these standby modes, before it is
ready to read data.
The device also enters the standb y mode when the RESET# pin is driven low. Refer to the next section, RESET#: Hardware Reset Pin.
If the device is deselected during erasure or programming, the device draws active current until the
operation is completed.
CC
± 0.3 V.
Automatic Sleep Mode
The automatic sleep mode minimizes Flash device
energy consumption. The de vice automatically enables
this mode when addresses remain stable f or t
ACC
+ 30
ns. The automatic sleep mode is independent of the
CE#, WE#, and OE# control signals. Standard addres s
access timings provide new data when addresses are
changed. While in sleep mode, output data is latched
and always available to the system. I
CC5
in the DC
Characteristics table represents the automatic sleep
mode current specification.
RESET#: Hardware Reset Pin
The RESET# pin provides a hardw are method of resetting the device to reading array data. When the RESET# pin is driven low for at least a period of t
device immediately terminates any operation in
progress, tristates all output pins, and ignores all
read/write commands for the duration of the RESET#
pulse. The device also resets the inter nal state machine to reading array data. The operation that was interrupted should be reinitiated once the device is ready
to accept another command sequence, to ensure data
integrity.
Current is reduced for the duration of the RESET#
pulse. When RESET# is held at V
draws CMOS standby c urrent (I
but not within VSS±0.3 V, the standby current will
at V
IL
±0.3 V, the device
SS
). If RESET# is held
CC4
be greater.
The RESET# pin may be tied to the system reset cir-
cuitry. A system reset would thus also reset the Flash
memory, enabling the system to read the boot-up
firmware from the Flash memory.The system may use
the RESET# pin to force the device into the standby
mode. Refer to the “ Standby Mode” section for more information.
Refer to the AC Characteristics tables for RESET# parameters and to Figure 14 for the timing diagram.
RP
, the
in the DC Characteristics table represents the
I
CC3
standby current specification.
Output Disable Mode
When the OE# input is at VIH, output from the device is
disabled. The output pins are placed in t he high impedance state.
The autoselect mode provides manufacturer and device identification, and sector protection verification,
through identifier codes output on DQ7–DQ0. This
mode is primarily intended for progr amming equipment
to automatically match a device to be progr ammed with
its correspondi ng programming al gorithm. However,
the autoselect codes can also be accessed in-system
through the command register.
When using programming equipment, the autoselect
mode requires V
A9. Address pins A6, A1, and A0 must be as shown in
(11.5 V to 12.5 V) on address pin
ID
Table 4. In addition, when verifying sector protection,
the sector addres s must appear on the appropriate
highest order address bits (see Table 2). Table 4 s hows
the remaining address bits that are don’t c are. When all
necessary bits have been set as required, the programming equipment may then read the corresponding
identifier code on DQ7-DQ0.
To access the autoselect codes in-system, the host
system can issue the autoselect command via the
command register, as shown in Table 5. This method
does not require V
details on using the autoselect mode.
Table 4.Am29LV001B Autoselect Codes
A16
A11
to
to
DescriptionCE#OE#WE#
Manufacturer ID: AMDLLHXXV
Device ID: Am29LV001B T
(Top Boot Block)
Device ID: Am29LV001B B
(Bottom Boot Block)
LLHXXV
LLHXXVIDXLXLH6Dh
A12
A10A9
. See “Command Definitions” for
ID
A8
to
A7A6
XLXLL01h
ID
XLXLHEDh
ID
A5
to
A2A1A0
DQ7
to
DQ0
Sector Protection VerificationLLHSAXV
L = Logic Low = VIL, H = Logic High = VIH, SA = Sector Address, X = Don’t care.
Sector Protection/Unprotection
The hardware sector protection feature disables both
program and erase operations in any sect or. The hardware sector unprotection feature re-enables both program and erase operations in previously protected
sectors. Sector protection/unprotecti on can be implemented via two methods.
The primary method requires V
only, and can be implemented either in-system or via
programming equipment. Figure 1 shows the algorithms and Figure 21 shows the timing diagram. This
method uses standard m icroprocessor bus cycle timing. For sector unprotect, all unprotec ted sectors must
first be protected prior to the first sector unpro tect write
cycle.
The alternate method intended on ly for programming
equipment requires V
on address pin A9, OE#, and
ID
RESET#. This method is compatible with programmer
on the RESET# pin
ID
The device is shipped with all s ectors unprotected.
AMD offers the option of programming and protecting
sectors at its factory prior to shipping the device
through AMD’s ExpressFlash™ Servic e. Contact an
AMD representative for details.
It is possible to determine whether a sector is protected
or unprotected. See “Autoselect Mode” for details.
Temporary Sector Unprotect
This feature allows temporary unprotection of previously protected sectors to change data in-system. The
Sector Unprotect mode is activated by setting the RESET# pin to V
sectors can be programmed or erased b y selecting the
sector addresses. Once V
SET# pin, all the previously protected sectors are
protected again. Figure 2 shows the algorithm, and
Figure 20 shows the tim ing diagrams, for this feature.
XLXHL
ID
routines written for earlier 3.0 volt-only AMD flash devices. Publication number 2 2134 contains fur ther details; contact an AMD representati ve to r equest a cop y.
2. All previously protected sectors are protected once
again.
ID
IH
21557C-5
Figure 2. Temporary Sector Unprotect Operation
Hardware Data Protection
The command sequence requirement of unlock cycles
for programming or erasing provides data protection
against inadverten t writes (refer to Table 5 for command definitions). In addition, the following hardwar e
data protection mea sures prevent accidental erasure
or programming, which might otherwise be caused by
spurious system level signals during V
power-up and
CC
power-down transitions, or from system noise.
Low V
When V
cept any write cycles. This protects data during V
Write Inhibit
CC
is less than V
CC
, the device does not ac-
LKO
CC
power-up and power-down. The command register and
all internal program/erase circuits are disabled, and the
device resets. Subsequent writes are ignored until V
is greater than V
. The system must provide the
LKO
CC
proper signals to the control pins to prevent unintentional writes when V
is greater than V
CC
LKO
.
Write Pulse “Glitch” Protection
Noise pulses of less than 5 ns (typical) on OE#, CE# or
WE# do not initiate a write cycle.
Logical Inhibit
Write cycles are inhibited by holding any one of OE# =
, CE# = VIH or WE# = VIH. To initiate a write cycle,
V
IL
CE# and WE# must be a logical zero while OE# is a
logical one.
Power-Up W rite Inhibit
If WE# = CE# = V
and OE# = VIH during power up , the
IL
device does not accept commands on the rising edge
of WE#. The internal state mac hine is automatically
reset to reading array data on power-up.
COMMAND DEFINITIONS
Writing specific addre ss and data commands or sequences into the command register initiates device operations. Table 5 de fines the valid register co mmand
sequences. Writing incorrectaddress and data val-ues or writing them in the improper sequence resets
the device to reading array data.
All addresses are latched on the falling edge of WE# or
CE#, whichever happens later. All data is latched on
the rising edge of WE# or CE#, whichever happens
first. Refer to the appropriate timing diagrams in the
“AC Characteristics” section.
Reading Array Data
The device is automatically set to reading array data
after device power-up. No commands are required to
retrieve data. The device is also ready to read array
data after comp leting an Embe dded Program or Embedded Erase algorithm.
After the device accepts an Erase Suspend command, the device enters the Erase Suspend mode.
The system can read array data using the standard
read timings, except that if it reads at an address
within erase-su spended sectors, the device outputs
status data. After completing a programming o peration in the Erase Suspend mode, the system may
once again read array data with the same exception.
See “Erase Suspend/Erase Resume Commands” for
more information on this mode.
must
The system
issue the reset command to re-enable the device for reading array data if DQ5 goes high,
or while in the autoselect mode. See the “Reset Command” section, next.
See also “Requirements f o r Reading A rr ay Data” in the
“Device Bus Operations” section for more infor mation.
The Read Operations table provides the read parameters, and Figure 13 shows the timing diagram.
Am29LV001B12
Page 13
PRELIMINARY
Reset Command
Writing the reset command to the devi ce resets the de-
vice to reading array data. Address bits are don’t care
for this command.
The reset command may be written between the sequence cycles in an erase command sequence before
erasing begins. This resets the device to reading array
data. Once erasure begins, however, the device ignores reset commands until the operation is complete.
The reset command may be written between the sequence cycles in a program command sequence before programming begins. This resets the device to
reading array data (also applies to programming in
Erase Suspend mode). Once programming begins,
however, the device ignores reset commands until the
operation is complete.
The reset command may be written between the sequence cycles in an autoselect command sequence.
Once in the autoselect mode, t he reset c ommand
be written to return to reading array data (also applies
to autoselect during Erase Suspend).
If DQ5 goes high during a program or erase operation,
writing the reset command returns the device to reading array data (also applies during Erase Suspend).
See “AC Characteristics” for parameters, and to Figure
14 for the timing diagram.
must
Autoselect Command Sequence
The autoselect comm and sequence allows the host
system to access the manufacturer and devices codes,
and determine whether or not a sector is protected.
T ab le 5 shows the address and data requirements . This
method is an alternative to that shown in Table 4, which
is intended for PROM programmers and requires V
on address bit A9.
The autoselect command sequence is initiated by writing two unlock cycles, followed by the autoselect command. The device then enters the autoselect m ode,
and the system may read at any address any num ber
of times, without initiating another command sequence.
A read cycle at address XX00h retrieves the manufacturer code. A read cycle at address XX01h returns the
device code. A read cycle containing a sector address
(SA) and the address 02h returns 01h if that sector is
protected, or 00h if it is unprot ected. Refer t o Table 2 f or
valid sector addresses.
The system must write the reset command to exit the
autoselect mode and return to reading array data.
ID
Byte Program Command Sequence
The device progr ams one byte of data f or each progr am
operation. The command sequence requires four bus
cycles, and is initiated by wr iting two unlock write cy cles, followed by the program set-up command. The
program address and data are written next, which in
turn initiate the Embedded Program algorithm. The
system is
ings. The device automatically provides internally generated program pulses and verify the programmed cell
margin. Table 5 shows the address and data requirements for the byte prog ram command sequence.
When the Embedded Program algorithm is complete,
the device then returns to reading array data and addresses are no longer latched. The system can determine the status of the prog ram oper ation b y using DQ7
or DQ6. See “Wr ite Operation Status” for information
on these status bits.
Any commands written to the device during the Embedded Program Algorithm are ignored. Note that a
hardware reset immediately terminates the prog r amming operation. The Byte Program command sequence should be reinitiated once the device has
reset to reading array data, to ensure data integrity.
Programming is allowed in any sequence an d across
sector boundaries. A bit cannot be programmed
from a “0” back to a “1”. Attempting to do so may halt
the operation and set DQ5 to “1,” or cause the Data#
Polling algorithm to indic ate the operation was successful. However, a succeeding read will show that the
data is still “0”. Only erase operations can convert a “0”
to a “1”.
Unlock Bypass Command Sequence
The unlock bypass feature allows the system to program bytes to the dev ice fast er than using the standard
program command sequence. The unlock b ypass command sequence is initiated by first writin g two unlock
cycles. This is followed b y a third write cycle containing
the unlock bypass command, 20h. The de vi ce then enters the unlock bypass mode. A two-cycle unlo ck bypass program command sequence is all that is required
to program in this mode. The first cycle in this sequence contains the unlock bypass program command, A0h; the sec ond cycle contains the program
address and data. Additional data is programmed in
the same manner. This mode dispenses with t he i nitial
two unlock cycles required in the standard program
command sequence, resulting in faster total programming time. Table 5 shows the requirements for the command sequence.
During the unlo ck bypass mode, only the Unlock Bypass Program and Unlock Bypass Reset commands
are valid. To exit the unlock bypass mode, the system
must issue the two-cycle unlock bypass reset command sequence. The first cycle must contain the data
90h; the second cycle the data 00h. Add resses are
don’t cares for both cycles. The device then returns to
reading array data.
Figure 3 illustrates the algorithm for the program operation. See the Erase/Program Operations table in “AC
not
required to provide further controls or tim-
13Am29LV001B
Page 14
PRELIMINARY
Characteristics” for parameters, and to Figure 15 for
timing diagrams.
START
Write Program
Command Sequence
Data Poll
Embedded
Program
algorithm
in progress
Increment Address
Note:
See Table 5 for program command sequence.
No
from System
Verify Data?
Yes
Last Address?
Yes
Programming
Completed
No
21557C-6
Figure 3. Program Operation
Chip Erase Command Sequence
Chip erase is a six bus cycle oper ation. The chip er ase
command sequence is initiated by writing two unlock
cycles, followed by a set-up command. Two additional
unlock write cycles are then followed by the chip erase
command, which in turn invokes the Embedded Erase
not
algorithm. The device does
preprogram prior to erase. The Embedded Erase algorithm automatically preprograms and ve rifies the entire
memory for an all zero data patter n prior to electr ical
erase. The system is not required to provide any controls or timings during these operations. Table 5 shows
the address and data requirements for the chip erase
command sequence.
Any commands written to the chip during the Embedded Erase algorithm are ignored. Note that a har dware
require the system to
reset during the chip erase operation immediately terminates the operation. The Chip Erase command sequence should be reinitiated once the device has
returned to reading array data, to ensure data int eg rity.
The system can determine the status of the erase operation by using DQ7, DQ6, or DQ2. See “Write Operation Status” for inf ormation on these status bits. When
the Embedded Erase algorithm is complete, the de vi ce
returns to r eading array data and addr esses are no
longer latched.
Figure 4 illustrates the algorithm for the erase operation. See the Erase/Program Operations tables in “AC
Characteristics” for parameters, and to Figure 16 for
timing diagrams.
Sector Erase Command Sequence
Sector erase is a six bus cycle operation. The sector
erase command sequence is initiated by writing two unlock cycles, followed by a set-up command. Two additional unlock write cycles are then followed by the
address of the sector to be erased, and the sector
erase command. Table 5 shows the address and data
requirements for the sector erase co mmand sequence.
not
The device does
the memory prior to erase. The Embedded Erase algorithm automatically programs and verifies the s ector for
an all zero data pattern prior to electrical erase. The
system is not required to provide a ny controls or timings during these operations.
After the command sequence is written, a sector erase
time-out of 50 µs begins. During the time-out period,
additional sector addresses and sector erase commands may be written. Loading the sector erase buffer
may be done in any sequence, and the number of sectors may be from one sector to all sector s. The time between these additional cycl es must be less than 50 µs,
otherwise the last address and command might not be
accepted, and erasure may begin. It is recommended
that processor interrupts be disab led during this time to
ensure all commands are accepted. The interrupts can
be re-enabled after the last Sector Erase comm and is
written. If the time between additional sector erase
commands can be assumed to be less than 50 µs, the
system need not monitor DQ3. Any command other
than Sector Erase or Erase Suspend during the
time-out period resets the device to reading array
data. The system must rewrite the command sequence
and any additional sector addresses and commands.
The system can monitor DQ3 to determine if the s ector
erase timer has timed out. (See the “DQ3 : Sector Erase
Timer” section.) The tim e-out begins from the rising
edge of the final WE# pulse in the command sequence.
Once the sector erase operation has begun, on ly the
Erase Suspend command is valid. All other commands
are ignored. Note that a hardware reset during the
require the system to preprogram
Am29LV001B14
Page 15
PRELIMINARY
sector erase operation immediately terminates the operation. The Sector Erase command sequence should
be reinitiated once the device has returned to reading
array data, to ensure data integrity.
When the Embedded Erase algorithm is complete, the
device returns to reading arra y data and addresses are
no longer latched. The system can determine the status of the erase operation b y usi ng DQ7, DQ6, or DQ2.
(Refer to “Write Operation Status” for information on
these status bits.)
Figure 4 illustrates the algorithm for the erase operation. Refer to the Erase/Program Operations tables in
the “AC Characteristics” section for parameters, and to
Figure 16 for timing diagrams.
Erase Suspend/Erase Resume Commands
The Erase Suspend command allows the s yst em to interrupt a sector erase operation and then read data
from, or program data to, any sector not selected for
erasure. This command is valid only during the sector
erase operation, including the 50 µs time-out period
during the sector erase command sequence. The
Erase Suspend comm and is ignored if written dur ing
the chip erase operation or Embedded Program algorithm. Writing the Erase Suspend command during the
Sector Erase time-out immediately terminates the
time-out period and suspends the er ase oper at ion. Addresses are “don’t-cares” when writing the Erase Suspend command.
When the Erase Suspend command is written during
a sector erase operation, the device requires a maximum of 20 µs to suspend the eras e operation. However, when the Erase Suspend command is written
during the sector erase time-out, the device immediately terminates the t ime-out p eriod and sus pends the
erase operation.
The system may also write the autoselect command
sequence when the device is in the Erase Suspend
mode. The device allows reading autoselect codes
even at addresses within erasing sectors, since the
codes are not stored in the memory array. When th e
device exits the autoselect mode, the device reverts to
the Erase Suspend mode, and is ready for another
valid operation. See “Autoselect Command Sequence”
for more information.
The system must write the Erase Resume command
(address bits are “don’t care”) to exit the erase suspend
mode and continue the sector erase operati on. Further
writes of the Resume command are ignored. Another
Erase Suspend command can be written after the device has resumed erasing.
START
Write Erase
Command Sequence
Data Poll
No
from System
Data = FFh?
Yes
Embedded
Erase
algorithm
in progress
After the erase operation has been suspended, the
system can read array data from or program data to
any sector not selected for erasure . (The devi ce “erase
suspends” all sectors selected for erasure.) Normal
read and write timings and command definitions apply.
Reading at any address within erase-suspended sectors produces status data on DQ7–DQ0. The system
Notes:
1. See Table 5 for erase command sequence.
2. See “DQ3: Sector Erase Timer” for more information.
can use DQ7, or DQ6 and DQ2 together, to determine
if a sector is actively erasing or is erase-suspended.
See “Write Operation Status” for information on these
status bits.
After an erase-suspended program operation is complete, the system can once again read arra y data within
non-suspended sectors. The system can determine
the status of the program operation using the DQ7 or
DQ6 status bits, just as in the standard program operation. See “Write Operation Status” for more infor mation.
15Am29LV001B
Erasure Completed
21557C-7
Figure 4. Erase Operation
Page 16
PRELIMINARY
Table 5.Am29LV001B Command Definitions
Command Sequence
(Note 1)
Read (Note 5)1RARD
Reset (Note 6)1XXXF0
Manufacturer ID4555AA2A A5555590X0 001
Device ID, Top Boot
Block
Device ID, Bottom
Boot Block
Sector Protect
Autoselect (Note 7)
Verify (Note 8)
Byte Program4555AA2AA55555A0PAPD
Unlock Bypass3555AA2AA5555520
Unlock Bypass Program
X = Don’t care
RA = Address of the memory location to be read.
RD = Data read from location RA during read operation.
PA = Address of the memory location to be programmed.
Addresses are latched on the falling edge of the WE# or CE#
pulse.
Notes:
1. See Table 1 for descriptions of bus operations.
2. All values are in hexadecimal.
3. Except when reading array or autoselect data, all bus
cycles are write operations.
4. Address bits A16–A11 are don’t care for unlock and
command cycles, unless SA or PA required.
5. No unlock or command cycles required when device is in
read mode.
6. The Reset command is required to return to the read
mode when the device is in the autoselect mode or if DQ5
goes high.
7. The fourth cycle of the autoselect command sequence is
a read cycle.
PD = Data to be programmed at location PA. Data is latched
on the rising edge of WE# or CE# pulse.
SA = Address of the sector to be erased or verified. Address
bits A16–A12 uniquely select any sector.
8. The data is 00h for an unprotected sector and 01h for a
protected sector. The complete bus address in the fourth
cycle is composed of the sector address (A16–A12),
A1 = 1, and A0 = 0.
9. The Unlock Bypass command is required prior to the
Unlock Bypass Program command.
10. The Unlock Bypass Reset command is required to return
to reading array data when the device is in the Unlock
Bypass mode.
11. The system may read and program functions in nonerasing sectors, or enter the autoselect mode, when in the
Erase Suspend mode. The Erase Suspend command is
valid only during a sector erase operation.
12. The Erase Resume command is valid only during the
Erase Suspend mode.
Am29LV001B16
Page 17
PRELIMINARY
WRITE OPERATION STATUS
The device provides several bits to determine the status of a write operation: DQ2, DQ3, DQ5, DQ6, and
DQ7. Table 6 and the following subsections describe
the functions of these bits. DQ7, and DQ6 each offer a
method for determining whether a program or erase
operation is complete or in progress. These three bits
are discussed first.
DQ7: Data# Polling
The Data# Polling bit, DQ7, indicates to the host system whether an Embedded Algorithm is in progress or
completed, or whether the devic e is in Er as e Suspend.
Data# Polling is valid after the rising edge of the final
WE# pulse in the program or erase command sequence.
During the Em bedded Program algor ithm, the device
outputs on DQ7 the complement of the datum programmed to DQ7. This DQ7 status also applies to programming during Erase Suspend. When the
Embedded Program algorithm is complete, the device
outputs the datum programmed to DQ7. The system
must provide the program address to read valid status
information on DQ7. If a program address falls within a
protected sector, Data# Polling on DQ7 is active for approximately 1 µs, then the device returns to reading
array data.
No
START
Read DQ7–DQ0
Addr = VA
DQ7 = Data?
No
DQ5 = 1?
Yes
Read DQ7–DQ0
Addr = VA
Yes
During the Embedded Erase algorithm, Data# Polling
produces a “0” on DQ7. When the Embedded Erase algorithm is complete, or if the device enters the Erase
Suspend mode, Data# Polling produces a “1” on DQ7.
This is analogous to the complement/true datum output
described for the Embedded Program algorithm: the
erase function changes all the bits in a sector to “1”;
prior to this, the device outputs the “complement,” o r
“0.” The system must provide an address within any of
the sectors selected for erasure to read valid status information on DQ7.
After an erase command sequence is written, if all s ectors selected for erasing are protected, Data# Polling
on DQ7 is active f or appro ximately 100 µs , the n the device returns to reading array data. If not all selected
sectors are protected, the Embedded Erase algorithm
erases the unprotected sectors, and ignores the selected sectors that are protected.
When the system detects DQ7 has changed from the
complement to true data, it can read va lid data at DQ7–
DQ0 on the
following
read cycles. This is because DQ7
may change asynchronously with DQ0–DQ6 while
Output Enable (OE#) is as serted low. Figure 17, Data#
Polling Timings (During Embedded Algorithms), in the
“AC Characteristics” section illustrates this.
DQ7 = Data?
No
FAIL
Notes:
1. VA = Valid address for programming. During a sector
erase operation, a valid address is an address within any
sector selected for erasure. During chip erase, a valid
address is any non-protected sector address.
2. DQ7 should be rechecked even if DQ5 = “1” because
DQ7 may change simultaneously with DQ5.
Yes
PASS
21557C-8
Figure 5. Data# Polling Algorithm
Table 6 shows the outputs for Data# Polling on DQ7.
Figure 5 shows the Data# Polling algorithm.
17Am29LV001B
Page 18
PRELIMINARY
DQ6: Toggle Bit I
Toggle Bit I on DQ6 indicates whethe r an Embedded
Program or Erase algorithm is in progress or complete,
or whether the device has entered the Erase Suspend
mode. Toggle Bit I may be read at any address, and is
valid after the rising edge of the final WE# pulse in the
command sequence (prior to the program or eras e operation), and during the sector erase time-out.
During an Embedded Program or Erase algor ithm operation, successive read cycles to any address cause
DQ6 to toggle (The system may use either OE# o r CE#
to control the read cy cles). When the oper at ion is c omplete, DQ6 stops toggling.
After an erase command sequence is written, if all
sectors selected for erasing are protected, DQ6 tog-
gles for approximately 100 µs, then returns to reading
array data. If not all selected sectors are pro tected,
the Embedded Erase algorithm erases the unprotected sectors, and ignores the selected sectors that
are protected.
The system can use DQ6 and DQ2 together to determine whether a sector is actively erasing or is erasesuspended. When the device is activ ely erasing (that is ,
the Embedded Erase algorithm is in progress), DQ6
toggles. When the device enters the Erase Suspend
mode, DQ6 stops toggling. However, the system must
also use DQ2 to determine which sectors are erasing
or erase-suspended. Alternatively, the system can use
DQ7 (see the subsection on DQ7: D ata# Polling).
If a program address falls within a pro tected sector,
DQ6 toggles for approximately 1 µs after the program
command sequence is written, then returns to reading
array data.
DQ6 also toggles during the erase-suspend-program
mode, and stops toggling once the Embedded Program algorithm is complete.
Table 6 shows the outputs f or Toggle Bit I on DQ6. Figure 6 shows the toggle bit algorithm in flowchart form,
and the section “Reading Toggle Bits DQ6/DQ2” explains the algorithm. Figure 18 in the “AC Characteristics” section shows the toggle bit timing dia grams.
Figure 19 shows the differences between DQ2 and
DQ6 in graphical form. See also the subsection on
DQ2: Toggle Bit II.
DQ2: Toggle Bit II
The “Toggle Bit II” on DQ2, when used with DQ6, indicates whether a par ticular sect or is actively erasing
(that is, the Embedded Er ase alg orithm is in pr og ress),
or whether that sector is erase-suspended. Toggle Bit
II is valid after the rising edge of the final WE# pulse in
the command sequence.
DQ2 toggles when the system reads at addresses within
those sectors that have been selected for erasure. (The
system may use either OE# or CE# to control the read
cycles.) But DQ2 cannot distinguish whether the sector
is actively erasing or is erase-suspended. DQ6, by comparison, indicates whether the device is actively erasing,
or is in Erase Suspend, but cannot distinguish which
sectors are selected for erasure. Thus, both status bits
are required for sector and mode information. Refer to
Table 6 to compare outputs for DQ2 and DQ6.
Figure 6 shows the toggle bit algorithm in flowchar t
form, and the section “Reading Toggle Bits DQ6/DQ2”
explains the algorithm. See also the DQ6: Toggle Bit I
subsection. Figure 18 shows the toggle bit timing diagram. Figure 19 shows the differences between DQ2
and DQ6 in graphical form.
Reading Toggle Bits DQ6/DQ2
Refer to Figure 6 for the following discussion. Whenever the system initially begins reading toggle bit status, it must read DQ7–DQ0 at least twice in a row to
determine whether a toggle bit is toggling. Typically,
the system would note and s tore the value of the toggle bit after the firs t read. After the second read, the
system would compare t he new value of the toggle bit
with the first. If the toggle bit is not toggling, the device
has completed the program or erase operation. The
system can read array data on DQ7–D Q0 on the following read cycle.
However, if after the initial two read cycles, the system
determines that the toggle bit is still toggling, the system also should note whether the value of DQ5 is high
(see the section on DQ5). If it is, the system should
then determine again whether the toggle bit is toggling,
since the toggle bit may have stopped toggling just as
DQ5 went high. If the toggle bit is no longer toggling,
the device has successfully completed the program or
erase operation. If it is still toggling, the device did not
completed the operation successfully, and the system
must write the reset command to return to readi ng
array data.
The remaining scenario is that the system initially determines that the toggle bit is toggling and DQ5 has not
gone high. The system may continue to monitor the
toggle bit and DQ5 through successi ve read cycles , determining the status as described in the previous paragraph. Alterna tively, it may choose to perform other
system tasks . In this ca se, the sy ste m must sta rt at the
beginning of the algorithm when it returns to determine
the status of the operation (top of Figure 6).
Table 6 shows the outputs fo r Toggle Bit I on DQ6. Figure 6 shows the toggle bit algorithm. Figure 18 in the
“AC Characteristics” section shows the toggle bit ti ming
diagrams. Figure 19 shows the differences between
DQ2 and DQ6 in graphical for m. See also the subsection on DQ2: Toggle Bit II.
Am29LV001B18
Page 19
PRELIMINARY
START
Read DQ7–DQ0
Read DQ7–DQ0
Toggle Bit
= Toggle?
Yes
No
Notes:
1. Read toggle bit twice to determine whether or not it is
toggling. See text.
2. Recheck toggle bit because it may stop toggling as DQ5
changes to “1”. See text.
DQ5 = 1?
Yes
Read DQ7–DQ0
Twice
Toggle Bit
= Toggle?
Yes
Program/Erase
Operation Not
Complete, Write
Reset Command
(Note 1)
No
(Notes
1, 2)
No
Program/Erase
Operation Complete
21557C-9
Figure 6. Toggle Bit Algorithm
DQ5: Exceeded Timing Limits
DQ5 indicates whether the program or erase time has
exceeded a specified internal pulse count limit. Under
these conditions DQ5 produces a “1.” T his is a failure
condition that indicates the pro gram or er ase cycle w as
not successfully completed.
The DQ5 failure condition may appear if the system
tries to program a “1” to a location that is previously programmed to “0.” Only an erase operation can change
a “0” back to a “1.” Under this condition, the device
halts the operation, and when the operation has ex-
ceeded the timing limits, DQ5 produces a “1.”
Under both these conditions, t he system must issue the
reset command to return the device to reading array
data.
DQ3: Sector Erase Timer
After writing a sector erase command sequence, the
system may read DQ3 to determine w hether or not an
erase operation has begun. (The sector erase timer
does not apply to the chip erase command.) If additional
sectors are selected for erasure, the entire time-out also
applies after each additional sector erase command.
When the time-out is complete, DQ3 switches from “0” to
“1.” If the time between additional sector erase commands from the system can be assumed to be less than
50 µs, the system need not monitor DQ3. See also the
“Sector Erase Command Sequence” section.
After the sector erase command sequenc e is written,
the system should read the status on DQ7 (Data# Polling) or DQ6 (Toggle Bit I) to ensure the device has accepted the command sequence, and then read DQ3. If
DQ3 is “1”, the internally controlled erase cycle has begun; all further commands (other than Erase Sus pend)
are ignored until the erase operation is complete. If
DQ3 is “0”, the device will accept additional sector
erase commands. To ensure the command has been
accepted, the system software should che ck the s tatus
of DQ3 prior to and following each subsequent sector
erase command. If DQ3 is high on the second status
check, the last command might not have been accepted. Table 6 shows the outputs for DQ3.
19Am29LV001B
Page 20
PRELIMINARY
Table 6.Write Operation Status
DQ7
Standard
Mode
Erase
Suspend
Mode
Operation
Embedded Program AlgorithmDQ7#Toggle0N/ANo toggle
Embedded Erase Algorithm0Toggle01Toggle
Reading within Erase
1. DQ5 switches to ‘1’ when an Embedded Program or Embedded Erase operation has exceeded the maximum timing limits.
See “DQ5: Exceeded Timing Limits” for more information.
2. DQ7 and DQ2 require a valid address when reading status information. Refer to the appropriate subsection for further details.
with Power Applied. . . . . . . . . . . . . . –65°C to +125°C
Voltage with Respect to Ground
All pins except A9, OE# and RESET#
V
CC
CC
+0.5 V
SS
+0.5 V.
(Note 1) . . . . . . . . . . . . . . . . . . . –0.5 V to V
(Note 1). . . . . . . . . . . . . . . . . . . .–0.5 V to +3.6 V
V
CC
A9, OE#, and RESET# (Note 2) . . .–0.5 V to +12.5 V
Output Short Circuit Current (Note 3) . . . . . . 200 mA
Notes:
1. Minimum DC voltage on input or I/O pins is –0.5 V. During
voltage transitions, input or I/O pins may undershoot V
to –2.0 V for periods of up to 20 ns. See Figure 7.
Maximum DC voltage on inp ut or I/ O pins is
During voltage transitions, input or I/O pins may overshoot
to V
+2.0 V for periods up to 20 ns. See Figure 8.
CC
2. Minimum DC input voltage on pins A9, OE#, and RESET#
is –0.5 V. During voltage transitions, A9, OE#, and
RESET# may undershoot V
to 20 ns. See Figure 7. Maximum DC input voltage on pin
A9 is +12.5 V which may overshoot to 14.0 V for periods
up to 20 ns.
3. No more than on e output may be shor te d to ground at a
time. Duration of the short circuit should not be greater
than one second.
4. Stresses above those listed under “Absolute Maximum
Ratings” may cause per manent damage to the device.
This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section s of this data sheet is not
implied. Exposure of the device to absolute maximum rating conditions for extended pe r io ds may affect device reliability.
to –2.0 V for periods of up
SS
20 ns
+0.8 V
–0.5 V
–2.0 V
20 ns
20 ns
21557C-10
Figure 7. Maximum Negative Overshoot Waveform
20 ns
V
CC
+2.0 V
V
CC
+0.5 V
2.0 V
20 ns
20 ns
21557C-1
Figure 8. Maximum Positive Ov ershoot Waveform
OPERATING RANGES
Commercial (C) Devices
Ambient Temperature (T
Industrial (I) Devices
Ambient Temperature (T
Extended (E) Devices
Ambient Temperature (T
VCC Supply Voltages
for regulated voltage range. . . . . .+3.0 V to 3.6 V
V
CC
for full v oltage range. . . . . . . . . . .+2.7 V to 3.6 V
V
CC
Operating ranges define those limits between which the functionality of the device is guaranteed.
21Am29LV001B
) . . . . . . . . . . . 0°C to +70°C
A
) . . . . . . . . . –40°C to +85°C
A
) . . . . . . . . –55°C to +125°C
A
Page 22
PRELIMINARY
DC CHARACTERISTICS
CMOS Compatible
ParameterDescriptionTest ConditionsMinTypMaxUnit
= VSS to VCC,
V
IN
V
= VCC
CC
= VSS to VCC,
V
OUT
V
= V
CC
CE# = V
max
; A9 = 12.5 V35µA
CC max
CC max
5 MHz712
OE#
IL,
= VIH
1 MHz24
±1.0µA
±1.0µA
I
I
I
CC1
I
LIT
LO
LI
Input Load Current
A9 Input Load CurrentVCC = V
Output Leakage Current
VCC Active Read Current
(Note 1)
mA
V
V
V
I
CC2
I
CC3
I
CC4
I
CC5
V
V
V
V
IL
IH
ID
OL
OH1
OH2
LKO
VCC Active Write Current
(Notes 2 and 4)
VCC Standby Current
VCC Reset Current
Automatic Sleep Mode (Note 3)
Input Low Voltage–0.50.8V
Input High Voltage0.7 x V
Voltage for Autoselect and
RESET# Pin Low (During Embedded
Algorithms) to Read or Write (See Note)
RESET# Pin Low (NOT During Embedded
Algorithms) to Read or Write (See Note)
Max20µs
Max500ns
RESET# Pulse WidthMin500ns
RESET# High Time Before Read (See Note)Min50ns
RESET# Low to Standby ModeMin20µs
t
RH
t
RP
t
Ready
Reset Timings NOT during Embedded Algorithms
Reset Timings during Embedded Algorithms
RESET#
n/a Am29F002NB
t
RP
Figure 14. RESET# Timings
21557C-18
Am29LV001B26
Page 27
AC CHARACTERISTICS
Erase/Program Operations
Parameter
t
t
AVAV
t
AVWL
t
WLAX
t
DVWH
t
WHDX
t
t
GHWL
t
ELWL
t
WHEH
t
WLWH
t
WHWL
t
WHWH1tWHWH1
t
WHWH2tWHWH2
t
GHWL
t
t
Write Cycle Time (Note 1)Min45557090ns
WC
t
Address Setup TimeMin0ns
AS
t
Address Hold TimeMin35454545ns
AH
t
Data Setup TimeMin20203545ns
DS
t
Data Hold TimeMin0ns
DH
Output Enable Setup Time (Note 1)Min0ns
OES
Read Recovery Time Before Write
(OE# High to WE# Low)
t
CE# Setup TimeMin0ns
CS
t
CE# Hold TimeMin0ns
CH
t
Write Pulse WidthMin25303535ns
WP
Write Pulse Width HighMin30ns
WPH
Programming Operation (Note 2)Typ9µs
Sector Erase Operation (Note 2)Typ0.7sec
VCSVCC
Setup Time (Note 1)Min50µs
PRELIMINARY
-45R-55-70-90JEDECStd.DescriptionUnit
Min0ns
Notes:
1. Not 100% tested.
2. See the “Erase and Programming Performance” Section for more information.
27Am29LV001B
Page 28
AC CHARACTERISTICS
PRELIMINARY
Program Command Sequence (last two cycles)
t
WC
Addresses
CE#
555h
t
GHWL
t
OE#
t
WP
WE#
t
CS
t
DS
t
DH
Data
V
CC
t
VCS
A0h
Notes:
1. PA = program addre ss, PD = program data, D
Figure 15. Program Operation Timings
Read Status Data (last two cycles)
t
AS
PAPA
t
AH
CH
t
t
WPH
PA
WHWH1
PD
is the true data at the program address.
OUT
Status
D
OUT
21557C-19
Am29LV001B28
Page 29
AC CHARACTERISTICS
Erase Command Sequence (last two cycles)Read Status Data
PRELIMINARY
t
AS
555h for chip erase
VA
t
AH
VA
Addresses
t
WC
2AAhSA
CE#
t
GHWL
t
OE#
WE#
Data
V
CC
t
VCS
t
CS
CH
t
WP
t
WPH
t
DS
t
DH
55h
30h
10 for Chip Erase
t
WHWH2
In
Progress
Complete
Note:
SA = sector address (for Sector Erase), VA = Valid Address for reading status data (see “Write Operation Status”).
Figure 16. Chip/Sector Erase Operation Timings
21557C-20
29Am29LV001B
Page 30
AC CHARACTERISTICS
Addresses
CE#
t
CH
OE#
t
OEH
WE#
DQ7
t
ACC
PRELIMINARY
t
RC
VA
t
CE
t
OE
t
DF
t
OH
Complement
VAVA
Complement
True
Valid Data
High Z
DQ0–DQ6
Status Data
Status Data
True
Valid Data
High Z
Note:
V A = Vali d address. Illustration shows first status cycle after command sequence, last status read cycle, and array data read cycle.
21557C-21
Figure 17. Data# Polling Timings (Durin g Emb e dded Algo ri thm s)
t
RC
Addresses
CE#
OE#
WE#
DQ6/DQ2
t
CH
t
OEH
High Z
t
ACC
t
CE
VA
t
VAVA
OE
t
DF
t
OH
Valid Status
(first read)(second read)(stops toggling)
VA
Valid DataValid StatusValid Status
Note:
VA = Valid address; not required for DQ6. Illustration shows first two status cycle after command sequence, last status read cycle,
and array data read cycle.
21557C-22
Figure 18. Toggle Bit Timings (During Embedded Algorithms)
Am29LV001B30
Page 31
PRELIMINARY
AC CHARACTERISTICS
Enter
Embedded
Erasing
WE#
DQ6
DQ2
Note:
The system can use OE# or CE# to toggle DQ2/DQ6. DQ2 toggles only when read at an address within an erase-suspended
sector.
Erase
Erase
Suspend
Erase Suspend
Enter Erase
Suspend Program
Read
Figure 19. DQ2 vs. DQ6
Erase
Suspend
Program
Erase Suspend
Read
Erase
Resume
Erase
Erase
Complete
21557C-23
Temporary Sector Unprotect
Parameter
t
VIDR
t
RSP
Note: Not 100% tested.
RESET#
CE#
WE#
RY/BY#
All Speed OptionsJEDECStd.DescriptionUnit
VID Rise and Fall TimeMin500ns
RESET# Setup Time for Temporary Sector
AC CHARACTERISTICS
Alternate CE# Controlled Erase/Program Operations
Parameter
-45-55-70-90JEDECStd.DescriptionUnit
t
AVAV
t
AVEL
t
ELAX
t
DVEH
t
EHDX
t
GHEL
t
WLEL
t
EHWH
t
ELEH
t
EHEL
t
WHWH1
t
WHWH2
t
WC
t
AS
t
AH
t
DS
t
DH
t
OES
t
GHEL
t
WS
t
WH
t
CP
t
CPH
t
WHWH1
t
WHWH2
Write Cycle Time (Note 1)Min45557090ns
Address Setup TimeMin0ns
Address Hold TimeMin35454545ns
Data Setup TimeMin20203545ns
Data Hold TimeMin0ns
Output Enable Setup Time (Note 1)Min0ns
Read Recovery Time Before Write
Excludes 00h programming
prior to erasure (Note 4)
Excludes system level
overhead (Note 5)
Notes:
1. Typical program and erase times assume the following conditions: 25
°
C, 3.0 V VCC, 1,000,000 cycles. Additionally,
programming typicals assume checkerboard pattern.
2. Under worst case conditions of 90°C, V
= 2.7 V (3.0 V for -45R), 1,000,000 cycles.
CC
3. The typical chip programming time is considerably less than the maximum chip programming time listed, since most bytes
program faster than the maximum program times listed.
4. In the pre-programming step of the Embedded Erase algorithm, all bytes are programmed to 00h before erasure.
5. System-level overhead is the time required to execute the two- or four-bus-cycle sequence for the program command. See
Table 5 for further information on command definitions.
6. The device has a minimum erase and program cycle endurance of 1,000,000 cycles.
LATCHUP CHARACTERISTICS
DescriptionMinMax
Input voltage with respect to V
(including A9, OE#, and RESE T#)
Input voltage with respect to VSS on all I/O pins–1.0 VVCC + 1.0 V
on all pins except I/O pins
SS
–1.0 V13.0 V
Current–100 mA+100 mA
V
CC
Includes all pins except VCC. Test conditions: VCC = 3.0 V, one pin at a time.