— Factory optimized programming
— Fully tested and guaranteed
■ As a Mask ROM alternative:
— Shorter leadtime
— Lower volume per code
■ Fast access time
— 70 ns
■ Single +5 V power supply
■ Compatible wit h JEDEC-approved EPROM
pinout
■ ±10% power supply tolerance
■ High noise immunity
■ Low power dissipation
— 100 µA maximum CMOS standby current
■ Av ailable in Plastic Dual-In-line Pac kage (PDIP)
and Plastic Leaded Chip Carrier (PLCC)
■ Latch-up protected to 100 mA from –1 V to
+ 1 V
V
CC
■ Versatile features for simple interfacing
— Both CMOS and TTL input/output compatibility
— Two line control functions
GENERAL DESCRIPTION
The Am27X512 is a factory programmed and tested
OTP EPROM. It is progra mmed after pac kaging prior to
final test. Every device is rigorously tested under AC
and DC operating conditions to your stable code. It is
organized as 64 Kwords by 8 bits per word and is av ailable in plastic dual in-line packages (PDIP), as well as
plastic leaded chip carrier (PLCC) packages. ExpressROM devices provide a board-ready memory solution
for medium to high volume codes with short leadtimes.
This offers manufacturers a cost-effective and flexible
alternative to OTP EPROMs and mask programmed
ROMs.
BLOCK DIAGRAM
V
CC
V
SS
OE#
CE#
A0–A15
Address
Inputs
Output Enable
Chip Enable
and
Prog Logic
Y
Decoder
X
Decoder
Data can be accessed as fast as 70 ns, allowing
high-performance microprocessors to operate with reduced WAIT states. The device offers separate Output
Enable (OE#) and Chip Enable (CE#) controls, thus
eliminating bus contention in a multiple bus microprocessor system.
AMD’s CMOS process technology provides high
speed, low power, and high noise immunity. Typical
power consumption is only 80 mW in active mode, and
100 µW in standby mode.
Data Outputs DQ0–DQ7
Output
Buffers
Y
Gating
524,288
Bit Cell
Matrix
12081F-1
Publication# 12081 Rev: F Amendment/0
Issue Date: May 1998
Page 2
PRODUCT SELECTOR GUIDE
Family Part NumberAm27X512
= 5.0 V ± 5%-255
V
Speed Options
Max Access Time (ns)7090120150200250
CE# (E#) Access (ns)7090120150200250
OE# (G#) Access (ns)7040506575100
CC
= 5.0 V ± 10%-70-90-120-150-200
V
CC
CONNECTION DIAGRAMS
Top View
DIPPLCC
A15
A12
A7
A6
A5
A4
A3
A2
A1
A0
DQ0
DQ1
DQ2
V
SS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
Notes:
1. JEDEC nomenclature is in parenthesis.
2. Don’t use (DU) for PLCC.
V
CC
A14
A13
A8
A9
A11
OE# (G#)/V
A10
CE# (E#)
DQ7
DQ6
DQ5
DQ4
DQ3
12081F-2
PP
A6
A5
A4
A3
A2
A1
A0
NC
DQ0
5
6
7
8
9
10
11
12
13
14
A7
15
DQ1
A12
DQ2
A15
SS
V
17
13130234
DU
DU
18
32
DQ3
CC
A14
A13
V
A8
29
A9
28
A11
27
NC
26
OE# (G#)/V
19 2016
DQ4
25
24
23
22
21
DQ5
A10
CE# (E#)
DQ7
DQ6
PP
12081F-3
PIN DESIGNATIONS
LOGIC SYMBOL
A0–A15= Address Inputs
CE# (E#)= Chip Enable Input
DQ0–DQ7= Data Input/Outputs
OE# (G#)= Output Enable Input
PGM# (P#) = Program Enable Input
V
CC
V
PP
V
SS
=VCC Supply Voltage
= Program Voltage Input
= Ground
NC= No Internal Connection
2Am27X512
16
A0–A15
CE# (E#)
OE# (G#)
8
DQ0–DQ7
12081F-4
Page 3
ORDERING INFORMATION
Standard Pr od ucts
AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed
by a combination of the following:
AM27X512
-70JC
DEVICE NUMBER/DESCRIPTION
Am27X512
512 Kilobit (64 K x 8-Bit) CMOS ExpressROM Device
Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales
office to confirm availability of specific valid combinations and
to check on newly released combinations.
Am27X5123
Page 4
FUNCTIONAL DESCRIPTION
Read Mode
T o obtain dat a at the device outputs, Chip Enable ( CE#)
and Output Enable (OE#) must be driv en low . CE# controls the power to the de vice and is typically used t o select the device . OE# en ables th e de v ice to out put dat a,
independent of device selection. Addresses must be
stable for at least t
ACC–tOE.
Refer to the Switching
Waveforms section for the timing diagram.
Standby Mode
The device enters the CMOS standby mode when CE#
is at V
± 0.3 V. Maximum V
CC
current is reduced to
CC
100 µA. The device enters the TTL-standby mode
when CE# is at V
. Maximum V
IH
current is reduced
CC
to 1.0 mA. When in either standby mode, the device
places its outputs in a high-impedance state, independent of the OE# input.
Output OR-Tieing
To accommodate multiple memory connections, a
two-line control function provides:
■ Low memory power dissipation, and
■ Assurance that output bus contention will not occur.
CE# should be decoded and used as the primary device-selecting function, while OE#/VPP be made a common connection to all devices in the array and
connected to the READ line from the system c ontrol
bus. This assures that all deselected mem ory devices
are in their low-power standby mode and that the output pins are only active when data is desired from a
particular memory device.
System Applications
During the switch between active and standby conditions, transient current peaks are produced on the rising and falling edges of Chip Enab le . The magnitude of
these transient current peaks is dependent on the output capacitance loading of the de vi ce. At a minim um, a
0.1 µF ceramic capacitor (high frequency, low inherent
inductance) sho uld be used on each device between
and VSS to minimize transient effects. In addition,
V
CC
to overcome the voltage drop caused by the inductive
effects of the printed circuit board traces on ExpressROM device arrays, a 4.7 µF bulk electrolytic capacitor
should be used between V
devices. The location of the capacitor should be close
to where the power supply is connected to the array.
with Power Applied. . . . . . . . . . . . . . –55°C to +125°C
Voltage with Respect to V
All pins except VCC . . . . . . . . . –0.6 V to VCC + 0.6 V
(Note 1). . . . . . . . . . . . . . . . . . . . .–0.6 V to 7.0 V
V
CC
Note:
1. Minimum DC voltage on inpu t or I/O pins – 0.5 V. D uring
voltage transitions, the input may overshoot V
for periods of up to 20 ns. Max imum DC voltage o n inp ut
and I/O pins is V
and I/O pins may overshoot to V
to 20 ns.
Stresses above those listed under “Abso lute Maximum Ratings” may cause per mane nt dam age to the device. This is a
stress rating only; fun ctio nal ope ration of t he d evice at these
or any other condition s above those indicated in the operational sections of this specification is not implied. Exposure of
the device to absolute maximum ratings for extended periods
may affect device reliability.
CC
SS
to –2.0 V
SS
+ 5 V . During voltage transitions, input
+ 2.0 V for periods up
CC
OPERATING RANGES
Commercial (C) Devices
Ambient Temperature (T
Industrial (I) Devices
Ambient Temperature (T
Supply Read Voltages
for ± 5% devices . . . . . . . . . . +4.75 V to +5.25 V
V
CC
for ± 10% devices . . . . . . . . . +4.50 V to +5.50 V
V
CC
Operating ranges define those limits between which the functionality of the device is guaranteed.
) . . . . . . . . . . .0°C to +70°C
A
) . . . . . . . . .–40°C to +85°C
A
Am27X5125
Page 6
DC CHARACTERISTICS over operating range (unless otherwise specified)