Datasheet AD7883BR, AD7883BN Datasheet (Analog Devices)

Page 1
LC2MOS
a
FEATURES Battery-Compatible Supply Voltage: Guaranteed Specs
for V
of 3 V to 3.6 V
DD
12-Bit Monolithic A/D Converter 50 kHz Throughput Rate
15 ms Conversion Time 5 ms On-Chip Track/Hold Amplifier
Low Power
Power Save Mode: 1 mW typ
Normal Operation: 8 mW typ 70 dB SNR Small 24-Lead SOIC and 0.3" DIP Packages
APPLICATIONS Battery Powered Portable Systems Laptop Computers
GENERAL DESCRIPTION
The AD7883 is a high speed, low power, 12-bit A/D converter which operates from a single +3 V to +3.6 V supply. It consists of a 5 µs track/hold amplifier, a 15 µs successive-approximation ADC, versatile interface logic and a multiple-input-range circuit. The part also includes a power save feature.
Fast bus access times and standard control inputs ensure easy interfacing to modern microprocessors and digital signal processors.
The AD7883 features a total throughput time of 20 µs and can convert full power signals up to 25 kHz with a sampling fre­quency of 50 kHz.
In addition to the traditional dc accuracy specifications such as linearity, full-scale and offset errors, the AD7883 is also fully specified for dynamic performance parameters including har­monic distortion and signal-to-noise ratio.
The AD7883 is fabricated in Analog Devices’ Linear Com­patible CMOS (LC that combines precision bipolar circuits with low power CMOS logic. The part is available in a 24-pin, 0.3 inch-wide, plastic dual-in-line package (DIP) as well as a small 24-lead SOIC package.
2
MOS) process, a mixed technology process
12-Bit, 3.3 V Sampling ADC
AD7883

FUNCTIONAL BLOCK DIAGRAM

V
DD
V
INA
V
INB
V
REF
AGND
CS
CLKIN
CONVST
RD
BUSY
CONTROL
LOGIC

PRODUCT HIGHLIGHTS

1. 3 V Operation The AD7883 is guaranteed and tested with a supply voltage of 3 V to 3.6 V. This makes it ideal for battery-powered ap­plications where 12-bit A/D conversion is required.
2. Fast Conversion Time 15 µs conversion time and 5 µs acquisition time allow for large input signal bandwidth. This performance is ideally suited for applications in areas such as telecommunications, audio, sonar and radar signal processing.
3. Low Power Consumption 1 mW power consumption in the power-down mode makes the part ideally suited for portable, hand held, battery pow­ered applications.
SAMPLING
COMPARATOR
12-BIT DAC
THREE STATE
BUFFERS
+ –
DB0DB11
LOW POWER
SAR +
COUNTER
CONTROL
CIRCUIT
AD7883
DGND
MODE
REV. 0
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 617/329-4700 Fax: 617/326-8703
Page 2
AD7883–SPECIFICATIONS
MODE = Logic High. All specifications T
MIN
to T
unless othewise noted.)
MAX
(VDD = +3 V to +3.6 V, V
= VDD, AGND = DGND = 0 V, f
REF
CLKIN
= 2 MHz,
Parameter B Versions1Units Test Conditions/Comments
DYNAMIC PERFORMANCE
2
Signal-to-Noise Ratio3 (SNR) 69 dB min Typically SNR Is 71 dB
Total Harmonic Distortion (THD) –80 dB typ V Peak Harmonic or Spurious Noise –80 dB typ V
= 1 kHz Sine Wave, f
V
IN
= 1 kHz Sine Wave, f
IN
= 1 kHz, f
IN
SAMPLE
= 50 kHz
SAMPLE SAMPLE
= 50 kHz = 50 kHz
Intermodulation Distortion (IMD)
Second Order Terms –80 dB typ fa = 0.983 kHz, fb = 1.05 kHz, f Third Order Terms –80 dB typ fa = 0.983 kHz, fb = 1.05 kHz, f
SAMPLE SAMPLE
= 50 kHz = 50 kHz
DC ACCURACY
Resolution 12 Bits All DC ACCURACY Specifications Apply for the Two
Analog Input Ranges
Integral Nonlinearity ± 2 LSB max Differential Nonlinearity ± 1 LSB max Guaranteed Monotonic Full-Scale Error ±20 LSB max Bipolar Zero Error ±12 LSB max Unipolar Offset Error ±3 LSB max
ANALOG INPUT
Input Voltage Ranges 0 to V
±V
REF
REF
Input Resistance 10 M min 0 to V
5/12 k min/max 8 k typical: ±V
Volts See Figure 4 Volts See Figure 5
Range
REF
REF
Range
REFERENCE INPUT
(For Specified Performance) V
V
REF
I
REF
DD
1.2 mA max
V
LOGIC INPUTS
CONVST, RD, CS, CLKIN
Input High Voltage, V Input Low Voltage, V Input Current, I
IN
Input Capacitance, C
INH
INL
IN
4
2.1 V min
0.6 V max ±10 µA max VIN = 0 V or V 10 pF max
DD
MODE INPUT
Input High Voltage, V Input Low Voltage, V Input Current, I
IN
Input Capacitance, C
INH
INL
IN
4
VDD –0.2 V
0.2 V ±100 µA max VIN = 0 V or V 10 pF max
DD
LOGIC OUTPUTS
DB11–DB0,
Output High Voltage, V Output Low Voltage, V
BUSY
OL
OH
2.4 V min I
0.4 V max I
SOURCE
= 0.8 mA
SINK
= 200 µA
DB11–DB0
Floating-State Leakage Current ±10 µA max Floating-State Output Capacitance410 pF max
CONVERSION
Conversion Time 15 µs max f
CLKIN
= 2 MHz
Track/Hold Acquisition Time 5 µs max
POWER REQUIREMENTS
V
DD
I
DD
Normal Power Mode @ +25°C 3 mA max Typically 2 mA; MODE = V
T
to T
MIN
MAX
+3.3 V nom +3 V to +3.6 V for Specified Performance
4 mA max Typically 2.5 mA; MODE = V
DD
DD
Power Save Mode @ +25°C 400 µA max Logic Inputs @ 0 V or VDD; MODE = 0 V; Typically 250 µA
to T
T
MIN
MAX
800 µA max Logic Inputs @ 0 V or VDD; MODE = 0 V; Typically 300 µA
Power Dissipation
Normal Power Mode @ +25°C 11 mW max V
T
MIN
to T
MAX
15 mW max VDD = 3.6 V: Typically 9 mW; MODE = V
= 3.6 V: Typically 8 mW; MODE = V
DD
DD DD
Power Save Mode @ +25°C 1.5 mW max VDD = 3.6 V: Typically 1 mW; MODE = 0 V
T
to T
MIN
NOTES
1
Temperature range is as follows: B Versions, –40°C to +85°C.
2
VIN = 0 to V
3
SNR calculation includes distortion and noise components.
4
Sample tested @ +25°C to ensure compliance.
Specifications subject to change without notice.
REF
MAX
.
3 mW max VDD = 3.6 V: Typically 1 mW; MODE = 0 V
REV. 0–2–
Page 3

TIMING CHARACTERISTICS

1
(VSS = +3 V to +3.6 V, V
= VDD, AGND = DGND = 0 V)
REF
AD7883
Limit at +258C Limit at T
MIN
, T
MAX
Parameter (All Versions) (All Versions) Units Conditions/Comments
t
1
t
2
t
3
t
4
t
5
t
6
2
t
7
3
t
8
50 60 ns min CONVST Pulse Width 200 200 ns max CONVST to BUSY Falling Edge 0 0 ns min BUSY to CS Setup Time 0 0 ns min CS to RD Setup Time 0 0 ns min CS to RD Hold Time
110 150 ns min RD Pulse Width 100 140 ns max Data Access Time after RD 55 ns min Bus Relinquish Time after RD 90 90 ns max
NOTES
1
Timing specifications in bold print are 100% production tested. All other times are sample tested at +25 ° C to ensure compliance. All input signals are specified with tr = tf = 5 ns (10% to 90% of 5 V) and timed from a voltage level of 1.6 V.
2
t7 is measured with the load circuit of Figure 2 and defined as the time required for an output to cross 0.8 V or 2.4 V.
3
t8 is derived from the measured time taken by the data outputs to change by 0.5 V when loaded with the circuit of Figure 2. The measured number is then extrapo­lated back to remove the effects of charging the 50 pF capacitor. This means that the time, t8, quoted in the timing characteristics is the true bus relinquish time of the part and as such is independent of external bus loading capacitances.
t
CONVST
BUSY
CS
RD
DB0 – DB11
1
TRACK/HOLD GOES INTO HOLD
t
2
t
CONVERT
THREE-STATE
TO
OUTPUT
PIN
t
3
t
t
4
t
5
t
6
t
DATA
VALID
8
7
Figure 2. Load Circuit for Access and Relinquish Time
CS CONVT RD Function
50pF
Table I. Truth Table
0.8mA
+1.6V
200µA
Figure 1. Timing Diagram
REV. 0 –3–
1 1 X Not Selected 1 j 1 Start Conversion g 0 1 0 Enable ADC Data 0 1 1 Data Bus Three Stated

ORDERING GUIDE

Model Temperature Range Package Option*
AD7883BN –40°C to +85°C N-24 AD7883BR –40°C to +85°C R-24
*N = Plastic DIP; R = SOIC (Small Outline Integrated Circuit).
Page 4
AD7883
TOP VIEW
(Not to Scale)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
24
23
22
21
20
19
18
17
16
15
AD7883
AGND
CLKIN
DGND
DB0
DB1
DB2
DB3
DB4
DB5
DB6
V
DD
DB8
V
INA
V
INB
DB7
DB9
DB10
DB11
MODE
CS
CONVST
RD
BUSY
V
REF
WARNING!
ESD SENSITIVE DEVICE
ABSOLUTE MAXIMUM RATINGS*
PIN CONFIGURATION
VDD to AGND . . . . . . . . . . . . . . . . . . . . . . . . . –0.3 V to +7 V
to DGND . . . . . . . . . . . . . . . . . . . . . . . . . –0.3 V to +7 V
V
DD
AGND to DGND . . . . . . . . . . . . . . . . –0.3 V to V
, V
V
INA
V
INA
V
REF
to AGND (Figure 4) . . . . . –0.3 V to VDD + 0.3 V
INB
to AGND (Figure 5) . . . . . . –VDD –0.3 V to V
to AGND . . . . . . . . . . . . . . . . . . . . . . . . . . 0.3 V to V
+ 0.3 V
DD
+ 0.3 V
DD
DD
Digital Inputs to DGND . . . . . . . . . . . –0.3 V to VDD + 0.3 V
Digital Outputs to DGND . . . . . . . . . . –0.3 V to V
+ 0.3 V
DD
Operating Temperature Range
Industrial (B Version) . . . . . . . . . . . . . . . . –40°C to +85°C
Storage Temperature Range . . . . . . . . . . . –65°C to +150°C
Lead Temperature (Soldering, 10 secs) . . . . . . . . . . . .+300°C
Power Dissipation (Any Package) to +75°C . . . . . . . 450 mW
Derates above +75°C by . . . . . . . . . . . . . . . . . . . . 10 mW/°C
*Stresses above those listed under “Absolute Maximum Ratings” may cause
permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
CAUTION
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD7883 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.
Pin Pin No. Mnemonic Function
11V 12V 13 AGND Analog Ground. 14V 15 CS Chip Select. Active Low Logic input. The device is selected when this input is active. 16
17 18 19 CLKIN Clock Input. TTL-compatible logic input. Used as the clock source for the A/D converter. The mark/
10 DGND Digital Ground. 11 . . . 22 DB0–DB11 Three-State Data Outputs. These become active when 23 MODE MODE Input. This input is used to put the device into the power save mode (MODE = 0 V). During
24 V
INA
INB
REF
CONVST Convert Start. A low to high transition on this input puts the track/hold into hold mode and starts
RD Read. Active Low Logic Input. This input is used in conjunction with CS low to enable data outputs. BUSY Active Low Logic Output. This status line indicates converter status. BUSY is low during conversion.
DD

PIN FUNCTION DESCRIPTION

Analog Input. Analog Input.
Voltage Reference Input. This is normally tied to V
conversion. This input is asynchronous to the CLKIN and is independent of
DD.
CS and RD.
space ratio of the clock can vary from 40/60 to 60/40.
CS and RD are brought low.
normal operation, the MODE input will be a logic high (MODE = V Power Supply. This is nominally +3.3 V.
–4–
DD
).
REV. 0
Page 5
AD7883
CIRCUIT INFORMATION
The AD7883 is a single supply 12-bit A/D converter. The part requires no external components apart from a 2 MHz external clock and power supply decoupling capacitors. It contains a 12-bit successive approximation ADC based on a fast-settling voltage output DAC, a high speed comparator and SAR, as well as the necessary control logic. The charge balancing comparator used in the AD7883 provides the user with an inherent track­and-hold function. The ADC is specified to work with sampling rates up to 50 kHz.

CONVERTER DETAILS

The AD7883 conversion cycle is initiated on the rising edge of
CONVST pulse, as shown in the timing diagram of Figure
the
1. The rising edge of the
CONVST pulse places the track/hold amplifier into “HOLD” mode. The conversion cycle then takes between 26 and 28 clock periods. The maximum specified con­version time is 15 µs. During conversion the
BUSY output will remain low, and the output databus drivers will be three-stated. When a conversion is completed, the
BUSY output will go to a
high level, and the result of the conversion can be read by bring-
CS and RD low.
ing The track/hold amplifier acquires a 12-bit input signal in 5 µs.
The overall throughput time for the AD7883 is equal to the con­version time plus the track/hold acquisition time. For a 2 MHz input clock the throughput time is 20 µs.
The AD7883 accommodates two separate input ranges, 0 to V
REF
and ±V
. The input configurations corresponding to
REF
these ranges are shown in Figures 4 and 5. With V
= VDD and using a nominal VDD of +3.3 V, the input
REF
ranges are 0 V to 3.3 V and ±3.3 V, as shown in Table II.
Table II. Analog Input Ranges
Analog Input Input Connections Connection Range V
0 V to +3.3 V V ±3.3 V V
V
= 0 TO V
IN
REF
V
REF
Figure 4. 0 to V
V
REF
DD DD
INA
V
IN
V
IN
R
V
INA
R
V
INB
V
REF
AGND
Unipolar Input Configuration
REF
V
INB
V
IN
V
REF
0 TO V
12-BIT DAC
SAMPLING COMPARATOR
REF
+ –
Diagram
Figure 4 Figure 5

REFERENCE INPUT

For specified performance, it is recommended that the reference input be tied to V
. The part, however, will operate with a
DD
reference down to 2.5 V though with reduced performance specifications.
must not be allowed to go above VDD by more than 100 mV.
V
REF

ANALOG INPUT

The AD7883 has two analog input pins, V
INA
and V
. Figure
INB
3 shows the input circuitry to the ADC sampling comparator. The onboard attenuator network, made up of equal resistors, al­lows for various input ranges.
V
INA
V
INB
R
+
R
V
DAC
Figure 3. AD7883 Input Circuit
VIN = ±V
REF
V
REF
Figure 5.±V
R
0 TO V
V
INA
R
V
INB
V
REF
AGND
Bipolar Input Configuration
REF
REF
12-BIT DAC
SAMPLING COMPARATOR
+ –
REV. 0 –5–
Page 6
AD7883
The AD7883 has one unipolar input range, 0 V to V
. Figure
REF
4 shows the analog input for this range. The designed code transitions occur midway between successive integer LSB val­ues (i.e., 1/2 LSB, 3/2 LSBs, 5/2 LSBs . . . FS –3/2 LSBs). The output code is straight binary with 1 LSB = FS/4096 = 3.3 V/ 4096 = 0.8 mV when V
= 3.3 V. The ideal input/output
REF
transfer characteristic for the unipolar range is shown in Figure 6.
OUTPUT
CODE
111...111
111...110
111...101
111...100
000...011
000...010
000...001
000...000 0V
1LSB
VIN INPUT VOLTAGE
1LSB =
FS
4096
+
FS – 1LSB
Figure 6. Unipolar Transfer Characteristics
Figure 5 shows the AD7883’s ±V
bipolar analog input con-
REF
figuration. Once again the designed code transitions occur mid­way between successive integer LSB values. The output code is straight binary with 1 LSB = FS/4096 = 6.6 V/4096 = 1.6 mV. The ideal bipolar input/output transfer characteristic is shown in Figure 7.
OUTPUT CODE
111...111
111...110

CLOCK INPUT

The AD7883 is specified to operate with a 2 MHz clock con­nected to the CLKIN input pin. This pin may be driven directly by CMOS buffers. The mark/space ratio on the clock can vary from 40/60 to 60/40. As the clock frequency is slowed down, it can result in slightly degraded accuracy performance. This is due to leakage effects on the hold capacitor in the internal track-and-hold amplifier. Figure 8 is a typical plot of accuracy versus clock frequency for the ADC.
2.5
2.0
1.5
1.0
0.5
NORMALIZED LINEARITY ERROR
0.0
1.0 2.0 3.0 CLOCK FREQUENCY – MHz
Figure 8. Normalized Linearity Error vs. Clock Frequency

TRACK/HOLD AMPLIFIER

The charge balanced comparator used in the AD7883 for the A/D conversion provides the user with an inherent track/hold function. The track/hold amplifier acquires an input signal to 12-bit accuracy in less than 5 µs. The overall throughput time is equal to the conversion time plus the track/hold amplifier acqui­sition time. For a 2 MHz input clock, the throughput time is 20 µs.
The operation of the track/hold amplifier is essentially transpar­ent to the user. The track/hold amplifier goes from its tracking mode to its hold mode at the start of conversion, i.e., on the ris­ing edge of
CONVST as shown in Figure 1.
100...101
100...000
011...111
011...110
000...001
000...000
–FS
2
–1LSB
0V
V
INPUT VOLTAGE
IN
+1LSB
1LSB =
Figure 7. Bipolar Transfer Characteristic
+FS
FS = 10V
FS
4096
2
– 1LSB

OFFSET AND FULL-SCALE ADJUSTMENT

In most Digital Signal Processing (DSP) applications, offset and full-scale errors have little or no effect on system performance. Offset error can always be eliminated in the analog domain by ac coupling. Full-scale error effect is linear and does not cause problems as long as the input signal is within the full dynamic range of the ADC. Some applications will require that the input signal range match the maximum possible dynamic range of the ADC. In such applications, offset and full-scale error will have to be adjusted to zero.
The following sections describe suggested offset and full-scale adjustment techniques which rely on adjusting the inherent off­set of the op amp driving the input to the ADC as well as tweak­ing an additional external potentiometer as shown in Figure 9.
–6–
REV. 0
Page 7
AD7883
R1
V
10k
1
R2
500
R3
10k
*ADDITIONAL PINS OMITTED FOR CLARITY
R5 10k
+ –
R4
10k
V
INA
AD7883*
AGND
Figure 9. Offset and Full-Scale Adjust Circuit
Unipolar Adjustments
In the case of the 0 V to 3.3 V unipolar input configuration, uni­polar offset error must be adjusted before full-scale error. Ad­justment is achieved by trimming the offset of the op amp driving the analog input of the AD7883. This is done by apply­ing an input voltage of 0.4 mV (1/2 LSB) to V
in Figure 9 and
1
adjusting the op amp offset voltage until the ADC output code flickers between 0000 0000 0000 and 0000 0000 0001. For full­scale adjustment, an input voltage of 3.2988 V (FS–3/2 LSBs) is applied to V
and R2 is adjusted until the output code flickers
1
between 1111 1111 1110 and 1111 1111 1111.
Bipolar Adjustments
Bipolar zero and full-scale errors for the bipolar input configura­tion of Figure 5 are adjusted in a similar fashion to the unipolar case. Again, bipolar zero error must be adjusted before full-scale error. Bipolar zero error adjustment is achieved by trimming the offset of the op amp driving the analog input of the AD7883 while the input voltage is 1/2 LSB below ground. This is done by applying an input voltage of –0.8 mV (1/2 LSB) to V
in Fig-
1
ure 9 and adjusting the op amp offset voltage until the ADC output code flickers between 0111 1111 1111 and 1000 0000
0000. For full-scale adjustment, an input voltage of 3.2988 V (FS/2–3/2 LSBs) is applied to V
and R2 is adjusted until the
1
output code flickers between 1111 1111 1110 and 1111 1111
1111.

DYNAMIC SPECIFICATIONS

The AD7883 is specified and tested for dynamic performance specifications as well as traditional dc specifications such as inte­gral and differential nonlinearity. The ac specifications are re­quired for signal processing applications such as speech recognition, spectrum analysis and high speed modems. These applications require information on the ADC’s effect on the spectral content of the input signal. Hence, the parameters for which the AD7883 is specified include SNR, harmonic distor­tion, intermodulation distortion and peak harmonics. These terms are discussed in more detail in the following sections.
Signal-to-Noise Ratio (SNR)
SNR is the measured signal-to-noise ratio at the output of the ADC. The signal is the rms magnitude of the fundamental. Noise is the rms sum of all the nonfundamental signals up to half the sampling frequency (FS/2) excluding dc. SNR is depen­dent upon the number of quantization levels used in the digiti­zation process; the more levels, the smaller the quantization noise. The theoretical signal to noise ratio for a sine wave input is given by:
SNR = (6.02 N + 1.76) dB (1)
where N is the number of bits. Thus for an ideal 12-bit converter, SNR = 74 dB. The output spectrum from the ADC is evaluated by applying a
sine wave signal of very low distortion to the V
input which is
IN
sampled at a 50 kHz sampling rate. A Fast Fourier Transform (FFT) plot is generated from which the SNR data can be ob­tained. Figure 10 shows a typical 2048 point FFT plot of the AD7883 with an input signal of 2.5 kHz and a sampling fre­quency of 50 kHz. The SNR obtained from this graph is 71 dB. It should be noted that the harmonics are taken into account when calculating the SNR.
SIGNAL AMPLITUDE – dBs
–120
–30
–60
–90
0
0
2.5
INPUT FREQUENCY = 2.5kHz SAMPLE FREQUENCY = 50kHz SNR = 71.4dB
= +25°C
T
A
FREQUENCY – kHz
25
Figure 10. FFT Plot
Effective Number of Bits
The formula given in Equation 1 relates the SNR to the number of bits. Rewriting the formula, as in Equation 2, it is possible to get a measure of performance expressed in effective number of bits (N).
SNR –1.76
N =
6.02
(2)
The effective number of bits for a device can be calculated di­rectly from its measured SNR.
Figure 11 shows a plot of effective number of bits versus input frequency for an AD7883 with a sampling frequency of 50 kHz. The effective number of bits typically remains better than 11.5 for frequencies up to 12 kHz.
REV. 0 –7–
Page 8
AD7883
12
11.5
11
10.5
EFFECTIVE NUMBER OF BITS
10
INPUT FREQUENCY – kHz
Figure 11. Effective Number of Bits vs. Frequency
Total Harmonic Distortion (THD)
THD is the ratio of the rms sum of harmonics to the rms value of the fundamental. For the AD7883, THD is defined as:
V
THD =20 log
2
where V V
is the rms amplitude of the fundamental and V2, V3,
1
, V5 and V6 are the rms amplitudes of the second through the
4
sixth harmonic. The THD is also derived from the FFT plot of the ADC output spectrum.
Intermodulation Distortion
With inputs consisting of sine waves at two frequencies, fa and fb, any active device with nonlinearities will create distortion products at sum and difference frequencies of mfa ± nfb where m, n = 0, 1, 2, 3, etc. Intermodulation terms are those for which neither m nor n are equal to zero. For example, the second or­der terms include (fa + fb) and (fa – fb), while the third order terms include (2fa + fb), (2fa – fb), (fa + 2fb) and (fa – 2fb).
SAMPLE FREQUENCY = 50kHz TA = +25°C
15 25
2
2
+V
2
+V
+V
3
4
V
1
2
2
+V
5
6
20105
(3)
Using the CCIF standard where two input frequencies near the top end of the input bandwidth are used, the second and third order terms are of different significance. The second order terms are usually distanced in frequency from the original sine waves, while the third order terms are usually at a frequency close to the input frequencies. As a result, the second and third order terms are specified separately. The calculation of the in­termodulation distortion is as per the THD specification where it is the ratio of the rms sum of the individual distortion prod­ucts to the rms amplitude of the fundamental expressed in dBs. In this case, the input consists of two, equal amplitude, low dis­tortion, sine waves. Figure 12 shows a typical IMD plot for the AD7883.
0
INPUT FREQUENCY F1 = 0.983kHz F2 = 1.05kHz
–30
–60
SIGNAL AMPLITUDE – dBs
–90
–120
0
SAMPLE FREQUENCY = 50kHz TA = +25
°
C IMD ALL TERMS = 81.5dB 2ND ORDER TERMS = 83.6dB 3RD ORDER TERMS = 85.4dB
2.5 FREQUENCY – kHz
25
Figure 12. IMD Plot
Peak Harmonic or Spurious Noise
Peak harmonic or spurious noise is defined as the ratio of the rms value of the next largest component in the ADC output spectrum (up to FS/2 and excluding dc) to the rms value of the fundamental. Normally, the value of this specification will be determined by the largest harmonic in the spectrum, but for parts where the harmonics are buried in the noise floor the peak will be a noise peak.
–8–
REV. 0
Page 9
AD7883

APPLICATION HINTS

Good printed circuit board (PCB) layout is as important as the circuit design itself in achieving high speed A/D performance. The AD7883’s comparator is required to make bit decisions on an LSB size of 0.8 mV. To achieve this, the designer must be conscious of noise both in the ADC itself and in the preceding analog circuitry. Switching mode power supplies are not recom­mended, as the switching spikes will feed through to the com­parator causing noisy code transitions. Other causes of concern are ground loops and digital feedthrough from microprocessors. These are factors which influence any ADC, and a proper PCB layout which minimizes these effects is essential for best performance.

LAYOUT HINTS

Ensure that the layout for the printed circuit board has the digi­tal and analog signal lines separated as much as possible. Take care not to run digital tracks alongside analog signal tracks. Guard (screen) the analog input with AGND.
Establish a single point analog ground (star ground) separate from the logic system ground at the AD7883 AGND pin or as close as possible to the AD7883. Connect all other grounds and the AD7883 DGND to this single analog ground point. Do not connect any other digital grounds to this analog ground point.
Low impedance analog and digital power supply common re­turns are essential to low noise operation of the ADC, so make the foil width for these tracks as wide as possible. The use of ground planes minimizes impedance paths and also guards the analog circuitry from digital noise.

NOISE

Keep the input signal leads to VIN and signal return leads from AGND as short as possible to minimize input noise coupling. In applications where this is not possible, use a shielded cable be­tween the source and the ADC. Reduce the ground circuit im­pedance as much as possible since any potential difference in grounds between the signal source and the ADC appears as an error voltage in series with the input signal.
LK2
ANALOG
INPUT
SKT1
LK1
+ –
AB
10µF
V+
IC1
V–
10µF
AB
LK3
V+ V+
V–
V
DD
C1
C3
C2
0.1µF
TO ADC
C4
0.1µF
Figure 13. Analog Input Buffering

ANALOG INPUT BUFFERING

To achieve specified performance, it is recommended that the
, V
analog input (V
INA
) be driven from a low impedance
INB
source. This necessitates the use of an input buffer amplifier. The choice of op amp will be a function of the particular appli­cation and the desired analog input range.
The simplest configuration is the 0 V to V
range of Figure 4.
REF
A single supply op amp is recommended for such an implemen­tation. This will allow for operation of the AD7883 in the 0 to
unipolar range without supplying an external supply to V+
V
REF
and V– of the op amp. Recommended single-supply op amps are the OP-195 and AD820.
In bipolar operation, positive and negative supplies must be connected to V+ and V– of the op amp.
The AD711 is a general purpose op amp which could be used to drive the analog input of the AD7883, in this input range.
REV. 0 –9–
Page 10
AD7883

POWER-DOWN CONTROL (MODE INPUT)

The AD7883 is designed for systems which need to have mini­mum power consumption. This includes such applications as hand held, portable battery powered systems and remote moni­toring systems. As well as consuming minimum power under normal operating conditions, typically 8 mW, the AD7883 can be put into a power-down or sleep mode when not required to convert signals. When in this power-down mode, the AD7883 consumes 1 mW of power.
The AD7883 is powered down by bringing the MODE input pin to a Logic Low in conjunction with keeping the
RD input control High. The AD7883 will remain in the power-down mode until MODE is brought to a Logic High again. The MODE input should be driven with CD4000 or HCMOS logic levels.
It is recommended that one “dummy” conversion be imple­mented before reading conversion data from the AD7883 after it has been in the powerdown mode. This is required to reset all internal logic and control circuitry. Allow one clock cycle before doing the dummy conversion. In a remote monitoring system where, say, 10 conversions are required to be taken with a sam­pling interval of 1 second, an additional 11th conversion must
be carried out. Figure 14 gives a plot of power consumption as a function of time for such operation. The total conversion time for each cycle is 11 × 20 µs (where 20 µs is the time taken for a single conversion) corresponding to 2.2 × 10
POWER
CONSUMPTION
– mW
CONVERTING
8
1
0
2.2 x 10
POWER-DOWN
–4
CONVERTING
TIME – secs
–4
secs.
POWER-DOWN
1
2
Figure 14. Power Consumption for Normal Operation and Power-Down Operation vs. Time
Hence: Average Power = Power
= {8 mW × (2.2 × 10
CONVERTING
+ Power
–4
)}
POWER-DOWN
+ {1 mW × (0.9998)} = 1.0015 mW
–10–
REV. 0
Page 11

OUTLINE DIMENSIONS

Dimensions shown in inches and (mm).
24-Lead Plastic DIP (N-24)
24-Lead SOIC (R-24)
AD7883
REV. 0 –11–
Page 12
C1699–24–9/92
–12–
PRINTED IN U.S.A.
Loading...