VI................................... -0.3 V to +7.0 V
Package Power Dissipation,
PD........................................... See Graph
Operating Temperature Range,
TA................................. -40°C to +125°C
Storage Temperature Range,
TS................................. -55°C to +150°C
* Each output, all outputs on.
† Pulse duration ≤ 100 µs, duty cycle ≤ 2%.
Caution: These CMOS devices have input static
protection (Class 3) but are still susceptible to
damage if exposed to extremely high static
electrical charges.
ST
20
19
18
17
16
15
14
13
12
11
NO
CONNECTION
GROUND
SERIAL
DATA OUT
OUT
7
OUT
6
OUT
5
OUT
4
CLOCKCLK
STROBE
GROUND
Dwg. PP-029-12
8-BIT SERIAL-INPUT,
DMOS POWER DRIVER
The A6B595KA and A6B595KLW combine an 8-bit CMOS shift
register and accompanying data latches, control circuitry, and DMOS
power driver outputs. Power driver applications include relays, solenoids, and other medium-current or high-voltage peripheral power
loads.
The serial-data input, CMOS shift register and latches allow direct
interfacing with microprocessor-based systems. Serial-data input rates
are over 5 MHz. Use with TTL may require appropriate pull-up
resistors to ensure an input logic high.
A CMOS serial-data output enables cascade connections in applications requiring additional drive lines. Similar devices with reduced
r
are available as the A6595KA and A6595KLW.
DS(on)
The A6B595 DMOS open-drain outputs are capable of sinking up
to 500 mA. All of the output drivers are disabled (the DMOS sink
drivers turned off) by the OUTPUT ENABLE input high.
The A6B595KA is furnished in a 20-pin dual in-line plastic
package. The A6B595KLW is furnished in a wide-body, small-outline
plastic package (SOIC) with gull-wing leads. Copper lead frames,
reduced supply current requirements, and low on-state resistance allow
both devices to sink 150 mA from all outputs continuously, to ambient
temperatures over 85°C.
FEATURES
■ 50 V Minimum Output Clamp Voltage
■ 150 mA Output Current (all outputs simultaneously)
■ 5 Ω Typical
■ Low Power Consumption
■ Replacements for TPIC6B595N and TPIC6B595DW
Always order by complete part number:
Part NumberPackageR
A6B595KA20-pin DIP55°C/W25°C/W
A6B595KLW20-lead SOIC70°C/W17°C/W
r
DS(on)
θJA
R
θJC
Page 2
6B595
g
8-BIT SERIAL-INPUT,
DMOS POWER DRIVER
2.5
2.0
SUFFIX 'A', R = 55
1.5
1.0
SUFFIX 'LW
θ
J
A
', R = 70
θ
J
A
°C/W
°C/W
0.5
0
25
ALLOWABLE PACKAGE POWER DISSIPATION IN WATTS
5075100125150
AMBIENT TEMPERATURE IN °C
Dwg. GS-004A
FUNCTIONAL BLOCK DIAGRAM
LOGIC SYMBOL
9
12
8
13
3
G3
R
1D
C2
SRG8
C1
2
2
Dw
4
5
6
7
14
15
16
17
18
. FP-043
REGISTER
CLEAR
(ACTIVE LOW)
CLOCK
SERIAL
DATA IN
STROBE
OUTPUT
ENABLE
(ACTIVE LOW)
GROUND
V
SERIAL-PARALLEL SHIFT REGISTER
D-TYPE LATCHES
OUT
0
OUT
N
Grounds (terminals 10, 11, and 19) must be connected together externally.
NOTE – Timing is representative of a 12.5 MHz clock.
Higher speeds are attainable.
www.allegromicro.com
Dwg. WP-030-2
Serial data present at the input is transferred to the shift
register on the rising edge of the CLOCK input pulse. On
succeeding CLOCK pulses, the registers shift data information
towards the SERIAL DATA OUTPUT.
Information present at any register is transferred to the
respective latch on the rising edge of the STROBE input pulse
(serial-to-parallel conversion).
When the OUTPUT ENABLE input is high, the output
source drivers are disabled (OFF). The information stored in the
latches is not affected by the OUTPUT ENABLE input. With
the OUTPUT ENABLE input low, the outputs are controlled by
the state of their respective latches.
The products described here are manufactured under one or more
U.S. patents or U.S. patents pending.
Allegro MicroSystems, Inc. reserves the right to make, from time to
time, such departures from the detail specifications as may be
required to permit improvements in the performance, reliability, or
manufacturability of its products. Before placing an order, the user is
cautioned to verify that the information being relied upon is current.
Allegro products are not authorized for use as critical components
in life-support devices or systems without express written approval.
The information included herein is believed to be accurate and
reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of
third parties which may result from its use.