Datasheet 74ABT574CSCX, 74ABT574CSC, 74ABT574CPC, 74ABT574CMTCX, 74ABT574CMTC Datasheet (Fairchild Semiconductor)

...
Page 1
© 1999 Fairchild Semiconductor Corporation DS011511 www.fairchildsemi.com
November 1992 Revised November 1999
74ABT574 Octal D-Type Flip-Flop with 3-STATE Outputs
74ABT574 Octal D-Type Flip-Flop with 3-ST ATE Outputs
General Description
The ABT574 is an oc tal flip-flop with a buffered co mmon Clock (CP) and a buffered comm on Output Enable (OE
). The information p resented to the D inputs is stored in the flip-flops on the LOW-to-HIGH Clock (CP) transition.
The device is functiona lly identical to the A BT374 but has broadside pinouts.
Features
Inputs and outputs on opposite sides of package allowing easy interface with microprocessors
Useful as input or output port for microprocessors
Functionally identical to ABT374
3-STATE outputs for bus-oriented applications
Output sink capability of 64 mA, source capability
of 32 mA
Guaranteed output skew
Guaranteed multiple output switching specifications
Output switching specified for both 50 pF and
250 pF loads
Guaranteed simultaneous switching, noise level and dynamic threshold performan ce
Guarante ed latchup pr otection
High impedance glitch free bus loading during entire
power up and power down cycle
Non-destructive hot insertion capability
Ordering Code:
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering code.
Connection Diagram Pin Descriptions
Order Number Package Number Package Description
74ABT574CSC M20B 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide Body 74ABT574CSJ M20D 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide 74ABT574CMSA MSA20 20-Lead Shrink Small Outline Package (SSOP), EIAJ TYPE II, 5.3mm Wide 74ABT574CMTC MTC20 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
Pin Names Description
D
0–D7
Data Inputs CP Clock Pulse Input (Active Rising Edge) OE
3-STATE Output Enable Input (Active LOW) O
0–O7
3-STATE Outputs
Page 2
www.fairchildsemi.com 2
74ABT574
Functional Description
The ABT574 consi sts of ei gh t e dge -tr igge re d flip-flops with individual D-type inputs and 3-STATE true outputs. The buffered clock and buffered Outp ut Enable are com mon to all flip-flops. The eight flip-flops will store the state of their individual D inputs that meet the setup and hold times requirements on the LOW-to-HIGH Clock (CP) transition.
With the Output Enable (OE
) LOW, the contents of the
eight flip-flops are available at the outputs. When OE
is HIGH, the outputs are in a high i mpedance state. O pera­tion of the OE
input does not affect the state of the flip-
flops.
Function Table
H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial Z = High Impedance
= LOW-to-HIGH Transition
NC = No Change
Logic Diagram
Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.
Inputs Internal Outputs Function
OE
CP D Q O
H H or L L NC Z Hold H H or L H NC Z Hold H
L L Z Load
H
H H Z Load
L
L L L Data Available
L
H H H Data Available L H or L L NC NC No Change in Data L H or L H NC NC No Change in Data
Page 3
3 www.fairchildsemi.com
74ABT574
Absolute Maximum Ratings(Note 1) Recommended Operating
Conditions
Note 1: Absolute maximum ratings are values beyond which the device
may be damaged or have its useful life impaired . Functional operation under these conditions is not implied.
Note 2: Either voltage lim it or c urrent limit is sufficient to protect inputs.
DC Electrical Characteristics
Note 3: Guaranteed, but not tested. Note 4: For 8-bit toggling, I
CCD
< 0.8 mA/MHz.
Storage Temperature −65°C to +150°C Ambient Temperature under Bias −55°C to +125°C Junction Temperature under Bias −55°C to +150°C V
CC
Pin Potential to Ground Pin 0.5V to +7.0V Input Voltage (Note 2) 0.5V to +7.0V Input Current (Note 2) 30 mA to +5.0 mA Voltage Applied to Any Output in the Disabled or Power-Off State −0.5V to 5.5V in the HIGH State 0.5V to V
CC
Current Applied to Output in LOW State (Max) twice the rated I
OL
(mA) DC Latchup Source Current 500 mA Over Voltage Latchup (I/O) 10V
Free Air Ambient Temperature −40°C to +85°C Supply Voltage +4.5V to +5.5V Minimum Input Edge Rate (∆V/∆t) Data Input 50 mV/ns Enable Input 20 mV/ns Clock Input 100 mV/ns
Symbol Parameter Min Typ Max Units
V
CC
Conditions
V
IH
Input HIGH Voltage 2.0 V Recognized HIGH Signal
V
IL
Input LOW Voltage 0.8 V Recognized LOW Signal
V
CD
Input Clamp Diode Voltage 1.2 V Min IIN = 18 mA
V
OH
Output HIGH Voltage 2.5 V Min IOH = 3 mA
2.0 V Min IOH = 32 mA
V
OL
Output LOW Voltage 0.55 IOL = 64 mA
I
IH
Input HIGH Current 1
µA Max
VIN = 2.7V (Note 3)
1 V
IN
= V
CC
I
BVI
Input HIGH Current Breakdown Test 7 µA Max VIN = 7.0V
I
IL
Input LOW Current −1
µA Max
VIN = 0.5V (Note 3)
1 V
IN
= 0.0V
V
ID
Input Leakage Test 4.75 V 0.0 IID = 1.9 µA
All Other Pins Grounded
I
OZH
Output Leakage Current 10 µA 0 5.5V
V
OUT
= 2.7V; OE = 2.0V
I
OZL
Output Leakage Current −10 µA 0 5.5V
V
OUT
= 0.5V; OE = 2.0V
I
OS
Output Short-Circuit Current −100 275 mA Max V
OUT
= 0.0V
I
CEX
Output High Leakage Current 50 µA Max V
OUT
= V
CC
I
ZZ
Bus Drainage Test 100 µA 0.0 V
OUT
= 5.5V; All Other GND
I
CCH
Power Supply Current 50 µA Max All Outputs HIGH
I
CCL
Power Supply Current 30 mA Max All Outputs LOW
I
CCZ
Power Supply Current 50 µA Max
OE = V
CC
All Others at VCC or GND
I
CCT
Additional ICC/Input Outputs Enabled 2.5 mA VI = VCC 2.1V
Outputs 3-STATE 2.5 mA Max Enable Input VI = VCC 2.1V Outputs 3-STATE 2.5 mA Data Input VI = VCC 2.1V
All Others at VCC or GND
I
CCD
Dynamic I
CC
No Load mA/
Max
Outputs Open, OE = GND,
(Note 3) 0.30 MHz One Bit Toggling (Note 4),
50% Duty Cycle
Page 4
www.fairchildsemi.com 4
74ABT574
DC Electrical Characteristics
(SOIC Package)
Note 5: Max number of output s d ef ined as (n). n 1 data input s are driven 0V to 3V. One output at LOW. Guaran te ed, but not tested. Note 6: Max number of output s d ef ined as (n). n 1 data inputs are driven 0V to 3V. One output HIGH. Guaranteed, but not tested. Note 7: Max number of data inpu ts (n) swit chin g. n 1 in pu ts swit chin g 0V t o 3V. Input-under-te st sw itchin g: 3V to thres hold (V
ILD
), 0V to threshold (V
IHD
).
Guaranteed, but not tested.
AC Electrical Characteristics
(SOIC and SSOP Package)
AC Operating Requirements
Symbol Parameter Min Typ Max Units
V
CC
Conditions
CL = 50 pF, RL = 500
V
OLP
Quiet Output Maximum Dynamic V
OL
0.7 1.0 V 5.0 TA = 25°C (Note 5)
V
OLV
Quiet Output Minimum Dynamic V
OL
1.5 1.1 V 5.0 TA = 25°C (Note 5)
V
OHV
Minimum HIGH Level Dynamic Output Voltage 2.5 3.0 V 5.0 TA = 25°C (Note 6)
V
IHD
Minimum HIGH Level Dynamic Input Voltage 2.0 1.6 V 5.0 TA = 25°C (Note 7)
V
ILD
Maximum LOW Level Dynamic Input Voltage 1.2 0.8 V 5.0 TA = 25°C (Note 7)
Symbol Parameter
T
A
= +25°C T
A
= 55°C to +125°C TA = 40°C to +85°C
Units
V
CC
= +5.0V VCC = 4.5V to 5.5V VCC = 4.5V to 5.5V
C
L
= 50 pF CL = 50 pF CL = 50 pF
Min Typ Max Min Max Min Max
f
MAX
Maximum Clock Frequency 150 200 150 150 MHz
t
PLH
Propagation Delay 2.0 3.2 5.0 1.5 7.0 2.0 5.0
ns
t
PHL
CP to O
n
2.0 3.3 5.0 1.5 7.4 2.0 5.0
t
PZH
Output Enable Time 1.5 3.1 5.3 1.0 6.5 1.5 5.3
ns
t
PZL
1.5 3.1 5.3 1.0 7.2 1.5 5.3
t
PHZ
Output Disable Time 1.5 3.6 5.4 1.0 7.2 1.5 5.4
ns
t
PLZ
1.5 3.4 5.4 1.0 6.7 1.5 5.4
Symbol Parameter
T
A
= +25°C TA = 55°C to +125°C TA = 40°C to +85°C
Units
V
CC
= +5.0V VCC = 4.5V to 5.5V VCC = 4.5V to 5.5V
CL = 50 pF CL = 50 pF CL = 50 pF
Min Max Min Max Min Max
tS(H) Setup Time, HIGH 1.0 1.5 1.0
ns
t
S
(L) or LOW Dn to CP 1.5 2.0 1.5
t
H
(H) Hold Time, HIGH 1.0 2.0 1.0
ns
tH(L) or LOW Dn to CP 1.0 2.0 1.0 t
W
(H) Pulse Width, CP, 3.0 3.3 3.0
ns
t
W
(L) HIGH or LOW 3.0 3.3 3.0
Page 5
5 www.fairchildsemi.com
74ABT574
Extended AC Electrical Characteristics
(SOIC Package)
Note 8: This specification is guar anteed but not tested . Th e lim it s apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.).
Note 9: This specification is guar anteed but not tested . Th e lim its represent propagation delay with 25 0 pF load capacitors in plac e of the 50 pF load capac­itors in the standard AC load. This specification pertains to single output switching only.
Note 10: This specific at ion is guaranteed but n ot te s te d. T he limits represent propagation delays for all paths described sw it c hing in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.) with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 11: The 3-STATE Delay Times are dominate d by t he RC network (500, 250 pF) on the output and has been exclude d f r om t he datasheet.
Skew (Note 12)
(SOIC package)
Note 12: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.).
Note 13: This spec ification is guara nteed but no t tested. The lim its represen t propagation de lays with 250 pF load capa citors in place o f the 50 pF load capacitors in the standard AC load.
Note 14: Skew is def ined as the absolu te valu e of the differ ence be tween the actu al propag ation de lays f or any tw o separ ate outpu ts of the sam e devi ce. The specification appli es t o an y ou tput s sw itchi ng HIGH -to -LO W (t
OSHL
), LOW-to-HIGH (t
OSLH
), or any combination switching LOW-to-HIGH and/or HIGH-
to-LOW (t
OST
). This specificatio n is guaranteed but not te s te d.
Note 15: This describ es th e d ifferenc e b etw een t he del ay o f t he LO W-to -HIGH an d the HIGH -to -LOW tra nsitio n on t he s ame p in. It is mea sure d across all the outputs (drivers) on t he same chip, the worst (largest delta) numb er is the guaranteed specification. This specification is guaranteed but not tested.
Note 16: Propagation delay variation for a given set of conditions (i.e., temperature and V
CC
) from device to device. This specification is guaranteed but not
tested.
Capacitance
Note 17: C
OUT
is measured at frequency f = 1 MHz, per MIL-STD-883, Method 3012.
Symbol Parameter
TA = 40°C to +85°CTA = 40°C to +85°C TA = 40°C to +85°C
Units
VCC = 4.5V to 5.5V VCC = 4.5V to 5.5V VCC = 4.5V to 5.5V
CL = 50 pF CL = 250 pF CL = 250 pF
8 Outputs Switching (Note 9) 8 Outputs Switching
(Note 8) (Note 10)
Min Max Min Max Min Max
t
PLH
Propagation Delay 1.5 5.7 2.0 7.8 2.0 10.0
ns
t
PHL
CP to O
n
1.5 5.7 2.0 7.8 2.0 10.0
t
PZH
Output Enable Time 1.5 6.2 2.0 8.0 2.0 10.5
ns
t
PZL
1.5 6.2 2.0 8.0 2.0 10.5
t
PHZ
Output Disable Time 1.0 5.5
(Note 11) (Note 11) ns
t
PLZ
1.0 5.5
Symbol Parameter
T
A
= 40°C to +85°C T
A
= 40°C to +85°C
Units
VCC = 4.5V–5.5V VCC = 4.5V–5.5V
CL = 50 pF CL = 250 pF
8 Outputs Switching 8 Outputs Switching
(Note 12) (Note 13)
Max Max
t
OSHL
Pin to Pin Skew
1.0 1.8 ns
(Note 14) HL Transitions t
OSLH
Pin to Pin Skew
1.0 1.8 ns
(Note 14) LH Transitions t
PS
Duty Cycle
1.8 4.3 ns
(Note 15) LH–HL Skew t
OST
Pin to Pin Skew
2.0 4.3 ns
(Note 14) LH/HL Transitions t
PV
Device to Device Skew
2.5 4.6 ns
(Note 16) LH/HL Transitions
Symbol Parameter Typ Units
Conditions
TA = 25°C
C
IN
Input Capacitance 5.0 pF VCC = 0V
C
OUT
(Note 17) Output Capacitance 9.0 pF VCC = 5.0V
Page 6
www.fairchildsemi.com 6
74ABT574
AC Loading
*Includes jig and pr obe capacitance
FIGURE 1. Standard AC Test Load
FIGURE 2. V
M
= 1.5V
Input Pulse Requirements
FIGURE 3. Test Input Signal Requirements
AC Waveforms
FIGURE 4. Propagation Delay Waveforms for
Inverting and Non-Inverting Functions
FIGURE 5. Propagation Delay,
Pulse Width Waveforms
FIGURE 6. 3-STA TE Output HIGH
and LOW Enable and Disable Times
FIGURE 7. Setup Time, Hold Time
and Recovery Time Waveforms
Amplitude Rep. Rate t
W
t
r
t
f
3.0V 1 MHz 500 ns 2.5 ns 2.5 ns
Page 7
7 www.fairchildsemi.com
74ABT574
Physical Dimensions inches (millimeters) unless otherwise noted
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide Body
Package Number M20B
Page 8
www.fairchildsemi.com 8
74ABT574
Physical Dimensions inches (millimeters) unless otherwise noted (Continued)
20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
Package Number M20D
Page 9
9 www.fairchildsemi.com
74ABT574
Physical Dimensions inches (millimeters) unless otherwise noted (Continued)
20-Lead Shrink Small Outline Package (SSOP), EIAJ TYPE II, 5.3mm Wide
Package Num b er MSA20
Page 10
www.fairchildsemi.com 10
74ABT574 Octal D-Type Flip-Flop with 3-STATE Outputs
Physical Dimensions inches (millimeters) unless otherwise noted (Continued)
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
Package Number MTC20
Fairchild does not assume any responsibility for use of any circuitr y described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.
LIFE SUPPORT POLICY
FAIRCHILDS PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:
1. Life support devices or systems are devices or syste ms which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be rea­sonably expected to result in a significant inju ry to the user.
2. A critical component in any compon ent of a lif e supp ort device or system whose failure t o perform can be rea­sonably expected to ca use the failure of the life supp ort device or system, or to affect its safety or effectiveness.
www.fairchildsemi.com
Loading...