■ Separate independent read and write data ports
❐ Supports concurrent transactions
■ 300 MHz clock for high bandwidth
■ 4-word burst for reducing address bus frequency
■ Double Data Rate (DDR) interfaces on both read and write ports
(data transferred at 600 MHz) at 300 MHz
■ Two input clocks (K and K) for precise DDR timing
❐ SRAM uses rising edges only
■ Two input clocks for output data (C and C) to minimize clock
skew and flight time mismatches
■ Echo clocks (CQ and CQ) simplify data capture in high speed
systems
■ Single multiplexed address input bus latches address inputs
for both read and write ports
■ Separate port selects for depth expansion
■ Synchronous internally self-timed writes
■ QDR-II operates with 1.5 cycle read latency when DLL is
enabled
■ Operates similar to a QDR-I device with 1 cycle read latency
in DLL off mode
■ Available in x 8, x 9, x 18, and x 36 configurations
■ Full data coherency, providing most current data
■ Core V
■ Available in 165-ball FBGA package (15 x 17 x 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ Variable drive HSTL output buffers
■ JTAG 1149.1 compatible test access port
■ Delay Lock Loop (DLL) for accurate data placement
= 1.8 (±0.1V); IO V
DD
= 1.4V to V
DDQ
DD
CY7C1411JV18 – 4M x 8
CY7C1426JV18 – 4M x 9
CY7C1413JV18 – 2M x 18
CY7C1415JV18 – 1M x 36
Functional Description
The CY7C1411JV18, CY7C1426JV18, CY7C1413JV18, and
CY7C1415JV18 are 1.8V Synchronous Pipelined SRAMs,
equipped with QDR™-II architecture. QDR-II architecture
consists of two separate ports to access the memory array. The
read port has dedicated data outputs to support the read operations and the write port has dedicated data inputs to support the
write operations. QDR-II architecture has separate data inputs
and data outputs to completely eliminate the need to “turn
around” the data bus required with common IO devices. Access
to each port is through a common address bus. Addresses for
read and write addresses are latched on alternate rising ed ges
of the input (K) clock. Accesses to the QDR-II read and write
ports are completely independent of one another. To maximize
data throughput, read and write ports are equipped with DDR
interfaces. Each address location is associated with four 8-bit
words (CY7C1411JV18), 9-bit words (CY7C1426JV18), 18-bit
words (CY7C1413JV18), or 36-bit words (CY7C1415JV18) that
burst sequentially into or out of the device. Because data can be
transferred into and out of the device on every rising edge of both
input clocks (K and K
maximized while simplifying system design by eliminating bus
“turn arounds”.
Depth expansion is accomplished with port selects, which
enables each port to operate independently.
All synchronous inputs pass through input registers controlled by
the K or K
input clocks. All data outputs pass through output
registers controlled by the C or C
domain) input clocks. Writes are conducted with on chip
synchronous self-timed write circuitry.
and C and C), memory bandwidth is
(or K or K in a single clock
Selection Guide
Maximum Operating Frequency 300250200MHz
Maximum Operating Current x8965745620mA
Cypress Semiconductor Corporation•198 Champion Court•San Jose, CA 95134-1709•408-943-2600
Document Number: 001-12557 Rev. *C Revised June 25, 2008
300 MHz250 MHz200 MHzUnit
x9970760620
x181010790655
x361130870715
[+] Feedback
CY7C1411JV18, CY7C1426JV18
CY7C1413JV18, CY7C1415JV18
Logic Block Diagram (CY7C1411JV18)
1M x 8 Array
CLK
A
(19:0)
Gen.
K
K
Control
Logic
Address
Register
D
[7:0]
Read Add. Decode
Read Data Reg.
RPS
WPS
Control
Logic
Address
Register
Reg.
Reg.
Reg.
16
20
32
8
NWS
[1:0]
V
REF
Write Add. Decode
Write
Reg
16
A
(20:0)
20
8
CQ
CQ
DOFF
Q
[7:0]
8
8
8
Write
Reg
Write
Reg
Write
Reg
C
C
1M x 8 Array
1M x 8 Array
1M x 8 Array
8
CLK
A
(19:0)
Gen.
K
K
Control
Logic
Address
Register
D
[8:0]
Read Add. Decode
Read Data Reg.
RPS
WPS
Control
Logic
Address
Register
Reg.
Reg.
Reg.
18
20
36
9
BWS
[0]
V
REF
Write Add. Decode
Write
Reg
18
A
(19:0)
20
9
CQ
CQ
DOFF
Q
[8:0]
9
9
9
Write
Reg
Write
Reg
Write
Reg
C
C
1M x 9 Array
1M x 9 Array
1M x 9 Array
1M x 9 Array
9
Logic Block Diagram (CY7C1426JV18)
Document Number: 001-12557 Rev. *CPage 2 of 28
[+] Feedback
CY7C1411JV18, CY7C1426JV18
CY7C1413JV18, CY7C1415JV18
Logic Block Diagram (CY7C1413JV18)
CLK
A
(18:0)
Gen.
K
K
Control
Logic
Address
Register
D
[17:0]
Read Add. Decode
Read Data Reg.
RPS
WPS
Control
Logic
Address
Register
Reg.
Reg.
Reg.
36
19
72
18
BWS
[1:0]
V
REF
Write Add. Decode
Write
Reg
36
A
(18:0)
19
18
CQ
CQ
DOFF
Q
[17:0]
18
18
18
Write
Reg
Write
Reg
Write
Reg
C
C
512K x 18 Array
512K x 18 Array
512K x 18 Array
512K x 18 Array
18
256K x 36 Array
CLK
A
(17:0)
Gen.
K
K
Control
Logic
Address
Register
D
[35:0]
Read Add. Decode
Read Data Reg.
RPS
WPS
Control
Logic
Address
Register
Reg.
Reg.
Reg.
72
18
144
36
BWS
[3:0]
V
REF
Write Add. Decode
Write
Reg
72
A
(17:0)
18
256K x 36 Array
256K x 36 Array
256K x 36 Array
36
CQ
CQ
DOFF
Q
[35:0]
36
36
36
Write
Reg
Write
Reg
Write
Reg
C
C
36
Logic Block Diagram (CY7C1415JV18)
Document Number: 001-12557 Rev. *CPage 3 of 28
[+] Feedback
CY7C1411JV18, CY7C1426JV18
CY7C1413JV18, CY7C1415JV18
Pin Configuration
Note
1. NC/72M, NC/144M, and NC/288M are not connected to the die and can be tied to any voltage level.
The pin configuration for CY7C1411JV18, CY7C1413JV18, and CY7C1415JV18 follows.
CInput ClockPositive Input Clock for Output Data. C is used in conjunction with C
C
KInput ClockPositive Input Clock In put. The rising edge of K is used to capture synchronous inputs to the device
K
Input-
Synchronous
Data Input Signals. Sampled on the rising edge of K and K clocks when valid write operations are active.
CY7C1411JV18 − D
CY7C1426JV18 − D
CY7C1413JV18 − D
CY7C1415JV18 − D
[7:0]
[8:0]
[17:0]
[35:0]
Write Port Select − Active LOW. Sampled on the rising edge of the K clock. When asserted active, a
Synchronous
Input-
Synchronous
Input-
Synchronous
write operation is initiated. Deasserting deselects the write port. Deselecting the write port ignores D
[x:0]
Nibble Write Select 0, 1 − Active LOW(CY7C1411JV18 Only). Sampled on the rising edge of the K
and K
clocks
when write operations are active
the current portion of the write operations.
All the Nibble Write Selects are sampled on the same edge as the data. Deselecting a Nibble Write Select
ignores the corresponding nibble of data and it is not written into the device
. Used to select which nibble is written into the device
NWS
controls D
0
and NWS1 controls D
[3:0]
[7:4]
.
.
during
Byte Write Select 0, 1, 2 and 3 − Active LOW. Sampled on the rising edge of the K and K clocks when
write operations are active. Used to select which byte is written into the device during the current portion
of the write operations. Bytes not written remain unaltered.
CY7C1426JV18 − BWS
CY7C1413JV18 − BWS0 controls D
CY7C1415JV18 − BWS0 controls D
D
[35:27].
All the Byte Write Selects are sampled on the same edge as the data. Deselecting a Byte Write Select
ignores the corresponding byte of data and it is not written into the device
controls D
0
[8:0]
and BWS1 controls D
[8:0]
, BWS1 controls D
[8:0]
[17:9].
, BWS2 controls D
[17:9]
and BWS3 controls
[26:18]
.
Address Inputs. Sampled on the rising edge of the K clock during active read and write operations. These
Synchronous
address inputs are multiplexed for both read and write operations. Internally, the device is organized as
4M x 8 (4 arrays each of 1M x 8) for CY7C1411JV18, 4M x 9 (4 arrays each of 1M x 9) for CY7C1426JV18,
2M x 18 (4 arrays each of 512K x 18) for CY7C1413JV18 and 1M x 36 (4 arrays each of 256K x 36) for
CY7C1415JV18. Therefore, only 20 address inputs are needed to access the entire memory array of
CY7C1411JV18 and CY7C1426JV18, 19 address inputs for CY7C1413JV18 and 18 address inputs for
CY7C1415JV18. These inputs are ignored when the appropriate port is deselected.
Outputs-
Synchronous
Data Output Signals. These pins drive out the requested data when the read operation is active. Valid
data is driven out on the rising edge of the C and C
single clock mode. On deselecting the read port, Q
CY7C1411JV18 − Q
CY7C1426JV18 − Q
CY7C1413JV18 − Q
CY7C1415JV18 − Q
[7:0]
[8:0]
[17:0]
[35:0]
clocks during read operations or K and K, when in
are automatically tri-stated.
[x:0]
Read Port Select − Active LOW . Sampled on the rising edge of positive input clock (K). When active, a
Synchronous
read operation is initiated. Deasserting deselects the read port. When deselected, the pending access is
allowed to complete and the output drivers are automatically tri-stated following the next rising edge of
the C clock. Each read access consists of a burst of four sequential transfers.
to clock out the read data from
the device. C and C
can be used together to deskew the flight times of various devices on the board back
to the controller. See application example for further details.
Input ClockNegative Input Clock for Output Data. C is used in conjunction with C to clock out the read data from
the device. C and C
can be used together to deskew the flight times of various devices on the board back
to the controller. See application example for further details.
and to drive out data through Q
edge of K.
when in single clock mode. All accesses are initiated on the rising
[x:0]
Input ClockNegative Input Clock Input. K is used to capture synchronous inputs being presented to the device and
to drive out data through Q
when in single clock mode.
[x:0]
.
Document Number: 001-12557 Rev. *CPage 6 of 28
[+] Feedback
CY7C1411JV18, CY7C1426JV18
CY7C1413JV18, CY7C1415JV18
Pin Definitions (continued)
Pin NameIOPin Description
CQEcho ClockCQ is Referenced With Respect to C. This is a free running clock and is synchronized to the input clock
for output data (C) of the QDR-II. In the single clock mode, CQ is generated with respect to K. The timings
for the echo clocks are shown in the AC timing table.
CQ
ZQInputOutput Impedance Matching Input. This input is used to tune the device outputs to the system data bus
DOFF
TDOOutputTDO for JTAG.
TCKInputTCK Pin for JTAG.
TDIInputTDI Pin for JTAG.
TMSInputTMS Pin for JTAG.
NCN/ANot Connected to the Die. Can be tied to any voltage level.
NC/72MN/ANot Connected to the Die. Can be tied to any voltage level.
NC/144MN/ANot Connected to the Die. Can be tied to any voltage level.
NC/288MN/ANot Connected to the Die. Can be tied to any voltage level.
V
REF
V
DD
V
SS
V
DDQ
Echo ClockCQ is Referenced With Respect to C. This is a free running clock and is synchronized to the input clock
InputDLL Turn Off − Active LOW . Connecting this pin to ground turns off the DLL inside the device. The
Input-
Reference
Power Supply Power Supply Inputs to the Core of the Device.
GroundGround for the Device.
Power Supply Power Supply Inputs for the Outputs of the Device.
for output data (C
for the echo clocks are shown in the AC timing table.
impedance. CQ, CQ, and Q
between ZQ and ground. Alternatively, this pin can be connected directly to V
minimum impedance mode. This pin cannot be connected directly to GND or left unconnected.
timings in the DLL turned off operation differs from those listed in this data sheet. For normal operation,
this pin can be connected to a pull up through a 10 KΩ or less pull up resistor. The device behaves in
QDR-I mode when the DLL is turned off. In this mode, the device can be operated at a frequency of up
to 167 MHz with QDR-I timing.
Reference Voltage Input. Static input used to set the reference level for HSTL inputs, outputs, and AC
measurement points.
) of the QDR-II. In the single clock mode, CQ is generated with respect to K. The timings
output impedance are set to 0.2 x RQ, where RQ is a resistor connected
[x:0]
, which enables the
DDQ
Document Number: 001-12557 Rev. *CPage 7 of 28
[+] Feedback
CY7C1411JV18, CY7C1426JV18
CY7C1413JV18, CY7C1415JV18
Functional Overview
The CY7C1411JV18, CY7C1426JV18, CY7C1413JV18, and
CY7C1415JV18 are synchronous pipelined burst SRAMs with a
read port and a write port. The read port is dedicated to read
operations and the write port is dedicated to write operations.
Data flows into the SRAM through the write port and flows out
through the read port. These devices multiplex the address
inputs to minimize the number of address pins required. By
having separate read and write ports, the QDR-II completely
eliminates the need to “turn around” the data bus and avoids any
possible data contention, thereby simplifying system design.
Each access consists of four 8-bit data transfers in the case of
CY7C1411JV18, four 9-bit data transfers in the case of
CY7C1426JV18, four 18-bit data transfers in the case of
CY7C1413JV18, and four 36-bit transfers data in the case of
CY7C1415JV18 in two clock cycles.
This device operates with a read latency of one and half cycles
when DOFF
connected to V
read latency of one clock cycle.
Accesses for both ports are initiated on the positive input clock
(K). All synchronous input timing is referenced from the rising
edge of the input clocks (K and K
enced to the output clocks (C and C
clock mode).
All synchronous data inputs (D
controlled by the input clocks (K and K
outputs (Q
rising edge of the output clocks (C and C
single clock mode).
All synchronous control (RPS
through input registers controlled by the rising edge of the input
clocks (K and K).
CY7C1413JV18 is described in the following sections. The same
basic descriptions apply to CY7C1411JV18, CY7C1426JV18,
and CY7C1415JV18.
Read Operations
The CY7C1413JV18 is organized internally as four arrays of
512K x 18. Accesses are completed in a burst of four sequential
18-bit data words. Read operations are initiated by asserting
RPS
address presented to address inputs are stored in the read
address register. Following the next K clock rise, the corresponding lowest order 18-bit word of data is driven onto the
Q
[17:0]
quent rising edge of C, the next 18-bit data word is driven onto
the Q
have been driven out onto Q
0.45 ns from the rising edge of the output clock (C or C
K
when in single clock mode). T o maintain the internal logic, each
read access must be allowed to complete. Each read access
consists of four 18-bit data words and takes two clock cycles to
complete. Therefore, read accesses to the device can not be
initiated on two consecutive K clock rises. The internal logic of
the device ignores the second read request. Read accesses can
be initiated on every other K clock rise. Doing so pipelines the
data flow such that data is transferred out of the device on every
pin is tied HIGH. When DOFF pin is set LOW or
then device behaves in QDR-I mode with a
SS
) and all output timing is refer-
or K and K when in single
) pass through input registers
[x:0]
) pass through output registers controlled by the
[x:0]
, WPS, BWS
). All synchronous data
or K and K when in
) inputs pass
[x:0]
active at the rising edge of the positive input clock (K). The
using C as the output timing reference. On the subse-
. This process continues until all four 18-bit data words
[17:0]
. The requested data is valid
[17:0]
, or K or
rising edge of the output clocks (C and C
, or K and K when in
single clock mode).
When the read port is deselected, the CY7C1413JV18 first
completes the pending read transactions. Synchronous internal
circuitry automatically tri-states the outputs following the next
rising edge of the positive output clock (C). This enables a
transition between devices without the insertion of wait states in
a depth expanded memory.
Write Operations
Write operations are initiated by asserting WPS active at the
rising edge of the positive input clock (K). On the following K
clock rise the data presented to D
the lower 18-bit write data register, provided BWS
asserted active. On the subsequent rising edge of the negative
input clock (K
), the information presented to D
into the write data register, provided BWS
active. This process continues for one more cycle until four 18-bit
is latched and stored into
[17:0]
[1:0]
is also stored
[17:0]
are both asserted
[1:0]
are both
words (a total of 72 bits) of data are stored in the SRAM. The 72
bits of data are then written into the memory array at the specified
location. Therefore, write accesses to the device cannot be
initiated on two consecutive K clock rises. The internal logic of
the device ignores the second write request. Initiate write access
on every other rising edge of the positive input clock (K). Doing
so pipelines the data flow such that 18 bits of data transfers into
the device on every rising edge of the input clocks (K and K
).
When deselected, the write port ignores all inputs after the
pending write operations have been completed.
Byte Write Operations
Byte write operations are supported by the CY7C1413JV18. A
write operation is initiated as described in the Write Operations
section. The bytes that are written are determined by BWS
, which are sampled with each set of 18-bit data words.
BWS
1
Asserting the byte write select input during the data portion of a
and
0
write latches the data being presented and writes it into the
device. Deasserting the byte write select input during the data
portion of a write enables the data stored in the device for that
byte to remain unaltered. This feature can be used to simplify
read, modify, or write operations to a byte write operation.
Single Clock Mode
The CY7C1411JV18 can be used with a single clock that controls
both the input and output registers. In this mode the device
recognizes only a single pair of input clock (K and K
) that control
both the input and output registers. This operation is identical to
the operation if the device had zero skew between the K/K
C/C
clocks. All timing parameters remains the same in this mode.
To use this mode of operation, the user must tie C and C
and
HIGH
at power on. This function is a strap option and not alterable
during device operation.
Concurrent Transactions
The read and write ports on the CY7C1413JV18 operates
independently of one another. As each port latches the address
inputs on different clock edges, the user can read or write to any
location, regardless of the transaction on the other port. If the
ports access the same location when a read follows a write in
successive clock cycles, the SRAM delivers the most recent
information associated with the specified address loca tion. T his
Document Number: 001-12557 Rev. *CPage 8 of 28
[+] Feedback
CY7C1411JV18, CY7C1426JV18
CY7C1413JV18, CY7C1415JV18
includes forwarding data from a write cycle that was initiated on
R = 250ohms
Vt
R
R = 250ohms
Vt
Vt
R
Vt = Vddq/2
R = 50ohms
R
CC#
D
A
SRAM #4
R
P
S
#
W
P
S
#
B
W
S
#
K
ZQ
CQ/CQ#
Q
K#
CC#
D
A
K
SRAM #1
R
P
S
#
W
P
S
#
B
W
S
#
ZQ
CQ/CQ#
Q
K#
BUS
MASTER
(CPU
or
ASIC)
DATA IN
DATA OUT
Address
RPS#
WPS#
BWS#
Source K
Source K#
Delayed K
Delayed K#
CLKIN/CLKIN#
the previous K clock rise.
Read accesses and write access must be scheduled such that
one transaction is initiated on any clock cycle. If both ports are
selected on the same K clock rise, the arbitration depends on the
previous state of the SRAM. If both ports were deselected, the
read port takes priority. If a read was initiated on the previous
cycle, the write port takes priority (as read operations can not be
initiated on consecutive cycles). If a write was initiated on the
previous cycle, the read port takes priority (as write operations
can not be initiated on consecutive cycles). Therefore, asserting
both port selects active from a deselected state results in alternating read or write operations being initiated, with the first
access being a read.
Depth Expansion
The CY7C1413JV18 has a port select input for each port. This
enables for easy depth expansion. Both port selects are sampled
on the rising edge of the positive input clock only (K). Each port
select input can deselect the specified port. Deselecting a port
does not affect the other port. All pending transactions (read and
write) completes prior to the device being deselected.
Programmable Impedance
An external resistor, RQ, must be connected between the ZQ pin
on the SRAM and V
driver impedance. The value of RQ must be 5X the value of the
intended line impedance driven by the SRAM. The allowable
range of RQ to guarantee impedance matching with a tolerance
to allow the SRAM to adjust its output
SS
of ±15% is between 175Ω and 350Ω
output impedance is adjusted every 1024 cycles upon power up
, with V
=1.5V. The
DDQ
to account for drifts in supply voltage and temperature.
Echo Clocks
Echo clocks are provided on the QDR-II to simplify data capture
on high speed systems. Two echo clocks are generated by the
QDR-II. CQ is referenced with respect to C and CQ
with respect to C
. These are free running clocks and are synchro-
is referenced
nized to the output clock of the QDR-II. In the single clock mode,
CQ is generated with respect to K and CQ
respect to K
. The timings for the echo clocks are shown in the
is generated with
Switching Characteristics on page 23.
DLL
These chips use a Delay Lock Loop (DLL) that is designed to
function between 120 MHz and the specified maximum clock
frequency. During power up, when the DOFF is tied HIGH, the
DLL gets locked after 1024 cycles of stable clock. The DLL can
also be reset by slowing or stopping the input clock K and K
a minimum of 30 ns. However, it is not necessary to reset the
DLL to lock to the desired frequency. The DLL automatically
locks 1024 clock cycles after a stable clock is presented. The
DLL may be disabled by applying ground to the DOFF pin. When
the DLL is turned off, the device behaves in QDR-I mode (with
one cycle latency and a longer access time). For information
refer to the application note “DLL Considerations inQDRII/DDRII”.
for
Application Example
Figure 1 shows four QDR-II used in an application.
Figure 1. Application Example
Document Number: 001-12557 Rev. *CPage 9 of 28
[+] Feedback
CY7C1411JV18, CY7C1426JV18
CY7C1413JV18, CY7C1415JV18
T ruth Table
Notes
2. X = “Don't Care,” H = Logic HIGH, L = Logic LOW,
↑represents rising edge.
3. Device powers up deselected with the outputs in a tri-state condition.
4. “A” represents address location latched by the devices when transact i on was initiated. A + 1, A + 2, and A +3 represents the address sequence in the burst.
5. “t” represents the cycle at which a read/write operation is sta rted. t + 1, t + 2, and t + 3 are the first, second and third clock cycles respectively succeeding the “t” clock cycle.
6. Data inputs are registered at K and K
rising edges. Data outputs are delivered on C and C rising edges, except when in single clock mode.
7. It is recommended that K = K
and C = C = HIGH when clock is stopped. This is not essential, but permits most rapid restart by overcoming transmission line charging
symmetrically.
8. If this signal was LOW to initiate the previous cycle, this signal becomes a “Don’t Care” for this operation.
9. This signal was HIGH on previous K clock rise. Initiating consecutive read or write operations on consecutive K clock rises is not permitted. The device ignores the
second read or write request.
10.Is based on a write cycle that was initiated in accordance with the Write Cycle Descriptions table. NWS
0
, NWS1, BWS0, BWS1, BWS2, and BWS3 can be altered on
different portions of a write cycle, as long as the setup and hold requirements are achieved.
The truth table for CY7C1411JV18, CY7C1426JV18, CY7C1413JV18, and CY7C1415JV18 follows.
OperationKRPS WPSDQDQDQDQ
Write Cycle:
L-HH
[8]L [9]
D(A) at K(t + 1)↑ D(A + 1) at K(t + 1)↑ D(A + 2) at K(t + 2)↑ D(A + 3) at K(t + 2)↑
Load address on the rising
edge of K; input write data
on two consecutive K and
K
rising edges.
Read Cycle:
L-HL
[9]
XQ(A) at C(t + 1)↑ Q(A + 1) at C(t + 2)↑ Q(A + 2) at C(t + 2)↑ Q(A + 3) at C(t + 3)↑
Load address on the rising
edge of K; wait one and a
half cycle; read data on
two consecutive C
and C
rising edges.
NOP: No OperationL-HHHD = X
Q = High-Z
D = X
Q = High-Z
D = X
Q = High-Z
Standby: Clock Sto ppedStoppedXXPrevious StatePrevious StatePrevious StatePrevious State
[2, 3, 4, 5, 6, 7]
D = X
Q = High-Z
Write Cycle Descriptions
The write cycle description table for CY7C1411JV18 and CY7C1413JV18 follows.
BWS0/
NWS
0
BWS1/
NWS
K
1
K
LLL–H–During the data portion of a write sequence :
CY7C1411JV18 − both nibbles (D
CY7C1413JV18 − both bytes (D
) are written into the device,
[7:0]
) are written into the device.
[17:0]
LL–L-H During the data portion of a write sequence :
CY7C1411JV18 − both nibbles (D
CY7C1413JV18 − both bytes (D
) are written into the device,
[7:0]
) are written into the device.
[17:0]
LHL–H–During the data portion of a write sequence :
CY7C1411JV18 − only the lower nibble (D
CY7C1413JV18 − only the lower byte (D
[3:0]
[8:0]
LH–L–H During the data portion of a write sequence :
CY7C1411JV18 − only the lower nibble (D
CY7C1413JV18 − only the lower byte (D
[3:0]
[8:0]
HLL–H–During the data portion of a write sequence :
CY7C1411JV18 − only the upper nibble (D
CY7C1413JV18 − only the upper byte (D
[7:4]
[17:9]
HL–L–H During the data portion of a write sequence :
CY7C1411JV18 − only the upper nibble (D
CY7C1413JV18 − only the upper byte (D
[7:4]
[17:9]
HHL–H–No data is written into the devices during this portion of a write operation.
HH–L–H No data is written into the devices during this portion of a write operation.
[2, 10]
Comments
) is written into the device, D
) is written into the device, D
) is written into the device, D
) is written into the device, D
) is written into the device, D
) is written into the device, D
) is written into the device, D
) is written into the device, D
remains unaltered.
[7:4]
remains unaltered.
[17:9]
remains unaltered.
[7:4]
remains unaltered.
[17:9]
remains unaltered.
[3:0]
remains unaltered.
[8:0]
remains unaltered.
[3:0]
remains unaltered.
[8:0]
Document Number: 001-12557 Rev. *CPage 10 of 28
[+] Feedback
CY7C1411JV18, CY7C1426JV18
CY7C1413JV18, CY7C1415JV18
Write Cycle Descriptions
The write cycle description table for CY7C1426JV18 follows.
[2, 10]
BWS
LL–H–During the data portion of a write sequence, the single byte (D
L–L–HDuring the data portion of a write sequence, the single byte (D
0
KK
) is written into the device.
[8:0]
) is written into the device.
[8:0]
HL–H–No data is written into the device during this portion of a write operation.
H–L–HNo data is written into the device during this portion of a write operation.
Write Cycle Descriptions
The write cycle description table for CY7C1415JV18 follows.
BWS0BWS1BWS2BWS
KKComments
3
LLLLL–H–During the data portion of a write sequence, all four bytes (D
the device.
LLLL–L–HDuring the data portion of a write sequence, all four bytes (D
the device.
LHHHL–H–During the data portion of a write sequence, only the lower byte (D
into the device. D
LHHH–L–H During the data portion of a write sequence, only the lower byte (D
into the device. D
HLHHL–H–During the data portion of a write sequence, only the byte (D
the device. D
HLHH–L–H During the data portion of a write sequence, only the byte (D
the device. D
HHLHL–H–During the data portion of a write sequence, only the byte (D
the device. D
HHLH–L–H During the data portion of a write sequence, only the byte (D
the device. D
HHHLL–H–During the data portion of a write sequence, only the byte (D
the device. D
HHHL–L–H During the data portion of a write sequence, only the byte (D
the device. D
HHHHL–H–No data is written into the device during this portion of a write operation.
HHHH–L–HNo data is written into the device during this portion of a write operation.
[2, 10]
[35:9]
[35:9]
and D
[8:0]
and D
[8:0]
and D
[17:0]
and D
[17:0]
remains unaltered.
[26:0]
remains unaltered.
[26:0]
remains unaltered.
remains unaltered.
remains unaltered.
[35:18]
remains unaltered.
[35:18]
remains unaltered.
[35:27]
remains unaltered.
[35:27]
[35:0]
[35:0]
[17:9]
[17:9]
[26:18]
[26:18]
[35:27]
[35:27]
) are written into
) are written into
) is written
[8:0]
) is written
[8:0]
) is written into
) is written into
) is written into
) is written into
) is written into
) is written into
Document Number: 001-12557 Rev. *CPage 11 of 28
[+] Feedback
CY7C1411JV18, CY7C1426JV18
CY7C1413JV18, CY7C1415JV18
IEEE 1149.1 Serial Boundary Scan (JTAG)
These SRAMs incorporate a serial boundary scan Test Access
Port (TAP) in the FBGA p ackage. This part is fully compliant with
IEEE Standard #1149.1-2001. The TAP operates using JEDEC
standard 1.8V IO logic levels.
Disabling the JTAG Feature
It is possible to operate the SRAM without using the JTAG
feature. To disable the TAP controller, TCK must be tied LOW
(VSS) to prevent clocking of the device. TDI and TMS are internally pulled up and may be unconnected. They may alternatively
be connected to V
unconnected. Upon power up, the device comes up in a reset
state, which does not interfere with the operation of the device.
Test Access Port—Test Clock
The test clock is used only with the TAP controller. All inputs are
captured on the rising edge of TCK. All outputs are driven from
the falling edge of TCK.
Test Mode Select (TMS)
The TMS input is used to give commands to the TAP controller
and is sampled on the rising edge of TCK. This pin may be left
unconnected if the TAP is not used. The pin is pulled up internally, resulting in a logic HIGH level.
Test Data-In (TDI)
The TDI pin is used to serially input information into the registers
and can be connected to the input of any of the registers. The
register between TDI and TDO is chosen by the instruction that
is loaded into the TAP instruction register. For information on
loading the instruction register, see the TAP Controller State
Diagram on page 14. TDI is internally pulled up and can be
unconnected if the TAP is unused in an application. TDI is
connected to the most significant bit (MSB) on any register.
Test Data-Out (TDO)
The TDO output pin is used to serially clock data out from th e
registers. The output is active, depending upon the current state
of the TAP state machine (see Instruction Codes on page 17).
The output changes on the falling edge of TCK. TDO is
connected to the least significant bit (LSB) of any register.
Performing a TAP Reset
A Reset is performed by forcing TMS HIGH (VDD) for five rising
edges of TCK. This Reset does not affect the operation of th e
SRAM and can be performed while the SRAM is operating. At
power up, the TAP is reset internally to ensure that TDO comes
up in a high-Z state.
TAP Registers
Registers are connected between the TDI and TDO pins to scan
the data in and out of the SRAM test circuitry. Only one register
can be selected at a time through the instruction registers. Data
is serially loaded into the TDI pin on the rising edge of TCK. Data
is output on the TDO pin on the falling edge of TCK.
through a pull up resistor. TDO must be left
DD
Instruction Register
Three-bit instructions can be serially loaded into the instructi on
register. This register is loaded when it is placed between the TDI
and TDO pins, as shown in TAP Controller Block Diagram on
page 15. Upon power up, the instruction register i s loaded with
the IDCODE instruction. It is also loaded with the IDCODE
instruction if the controller is placed in a reset state, as described
in the previous section.
When the TAP controller is in the Capture-IR state, the two least
significant bits are loaded with a binary “01” pattern to allow for
fault isolation of the board level serial test path.
Bypass Register
To save time when seri ally shifting data through registers, it is
sometimes advantageous to skip certain chips. The bypass
register is a single-bit register that can be placed between TDI
and TDO pins. This enables shifting of data through the SRAM
with minimal delay. The bypass register is set LOW (V
the BYPASS instruction is executed.
Boundary Scan Register
The boundary scan register is connected to all of th e input and
output pins on the SRAM. Several No Connect (NC) pins are also
included in the scan register to reserve pins for higher density
devices.
The boundary scan register is loaded with the contents of the
RAM input and output ring when the TAP controller is in the
Capture-DR state and is then placed between the TDI and TDO
pins when the controller is moved to the Shift-DR state. The
EXTEST, SAMPLE/PRELOAD, and SAMPLE Z instructions can
be used to capture the contents of the input and output ring.
The Boundary Scan Order on page 18 shows the order in which
the bits are connected. Each bit corresponds to one of the bumps
on the SRAM package. The MSB of the register is connected to
TDI, and the LSB is connected to TDO.
Identification (ID) Register
The ID register is loaded with a vendor-specific, 32-bit code
during the Capture-DR state when the IDCODE command is
loaded in the instruction register. The IDCODE is hardwired into
the SRAM and can be shifted out when the TAP controller is in
the Shift-DR state. The ID register has a vendor code and other
information described in Identification Register Definitions on
page 17.
SS
) when
TAP Instruction Set
Eight different instructions are possible with the three-bit
instruction register. All combinations are listed in Instruction
Codes on page 17. Three of these instructions are listed as
RESERVED and must not be used. The other five instructions
are described in this section in detail.
Instructions are loaded into the TAP controller during the Shift-IR
state when the instruction register is placed between TDI and
TDO. During this state, instructions are shifted through the
instruction register through the TDI and TDO pins. To execute
the instruction after it is shifted in, the TAP controller must be
moved into the Update-IR state.
Document Number: 001-12557 Rev. *CPage 12 of 28
[+] Feedback
CY7C1411JV18, CY7C1426JV18
CY7C1413JV18, CY7C1415JV18
IDCODE
The IDCODE instruction loads a vendor-specific, 32-bit code into
the instruction register. It also places the instruction register
between the TDI and TDO pins and shifts the IDCODE out of the
device when the TAP controller enters the Shift-DR state. The
IDCODE instruction is loaded into the instruction register at
power up or whenever the TAP controller is given a
Test-Logic-Reset state.
SAMPLE Z
The SAMPLE Z instruction connects the boundary scan register
between the TDI and TDO pins when the TAP controller is in a
Shift-DR state. The SAMPLE Z command puts the output bus
into a High-Z state until the next command is given during the
Update IR state.
SAMPLE/PRELOAD
SAMPLE/PRELOAD is a 1149.1 mandatory instruction. When
the SAMPLE/PRELOAD instructions are loaded into the
instruction register and the TAP controller is in the Capture-DR
state, a snapshot of data on the input and output pins is captured
in the boundary scan register.
The user must be aware that the TAP controller clock can only
operate at a frequency up to 20 MHz, while the SRAM clock
operates more than an order of magnitude faster. Because there
is a large difference in the clock frequencies, it is possible that
during the Capture-DR state, an input or output undergoes a
transition. The TAP may then try to capture a signal while in
transition (metastable state). This does not harm the device, but
there is no guarantee as to the value that is captured.
Repeatable results may not be possible.
To guarantee that the boundary scan register captures the
correct value of a signal, the SRAM signal must be stabilized
long enough to meet the TAP controller's capture setup plus hold
times (t
correctly if there is no way in a design to stop (or slow) the clock
during a SAMPLE/PRELOAD instruction. If this is an issue, it is
still possible to capture all other signals and simply ignore the
value of the CK and CK
After the data is captured, it is possible to shift out the data by
putting the T AP into the Shift-DR state. This places the boundary
scan register between the TDI and TDO pins.
and tCH). The SRAM clock input might not be captured
CS
captured in the boundary scan register.
PRELOAD places an initial data pattern at the latched parallel
outputs of the boundary scan register cells before the selection
of another boundary scan test operation.
The shifting of data for the SAMPLE and PRELOAD phases can
occur concurrently when required, that is, while the data
captured is shifted out, the preloaded data can be shifted in.
BYPASS
When the BYPASS instruction is loaded in the instruction register
and the TAP is placed in a Shift-DR state, the bypass register is
placed between the TDI and TDO pins. The advantage of the
BYPASS instruction is that it shortens the boundary scan path
when multiple devices are connected together on a board.
EXTEST
The EXTEST instruction drives the preloaded data out through
the system output pins. This instruction also connects the
boundary scan register for serial access between the TDI and
TDO in the Shift-DR controller state.
EXTEST OUTPUT BUS TRI-ST ATE
IEEE Standard 1149.1 mandates that the TAP controller be able
to put the output bus into a tri-state mode.
The boundary scan register has a special bit located at bit #108.
When this scan cell, called the “extest output bus tri-state,” is
latched into the preload register during the Update-DR state in
the TAP controller, it directly controls the state of the output
(Q-bus) pins, when the EXTEST is entered as the current
instruction. When HIGH, it enables the output buffers to drive the
output bus. When LOW, this bit places the output bus into a
High-Z condition.
This bit can be set by entering the SAMPLE/PRELOAD or
EXTEST command, and then shifting the desired bit into that cell,
during the Shift-DR state. During Update-DR, the value loaded
into that shift-register cell latches into the preload register. When
the EXTEST instruction is entered, this bit directly controls the
output Q-bus pins. Note that this bit is preset HIGH to enable the
output when the device is powered up, and also when the TAP
controller is in the Test-Logic-Rese t state.
Reserved
These instructions are not implemented but are reserved for
future use. Do not use these instructions.
Document Number: 001-12557 Rev. *CPage 13 of 28
[+] Feedback
CY7C1411JV18, CY7C1426JV18
CY7C1413JV18, CY7C1415JV18
TAP Controller State Diagram
TEST-LOGIC
RESET
TEST-LOGIC/
IDLE
SELECT
DR-SCAN
CAPTURE-DR
SHIFT-DR
EXIT1-DR
PAUSE-DR
EXIT2-DR
UPDA TE-DR
1
0
1
1
0
1
0
1
0
0
0
1
1
1
0
1
0
1
0
0
0
1
0
1
1
0
1
0
0
1
1
0
SELECT
IR-SCAN
CAPTURE-IR
SHIFT-IR
EXIT1-IR
PAUSE-IR
EXIT2-IR
UPDA TE-IR
Note
11.The 0/1 next to each state represents the value at TMS at the rising edge of TCK.
The state diagram for the TAP controller follows.
[11]
Document Number: 001-12557 Rev. *CPage 14 of 28
[+] Feedback
CY7C1411JV18, CY7C1426JV18
CY7C1413JV18, CY7C1415JV18
TAP Controller Block Diagram
0
012..29
3031
Boundary Scan Register
Identification Register
012..
.
.108
012
Instruction Register
Bypass Register
Selection
Circuitry
Selection
Circuitry
TA P Controller
TDI
TDO
TCK
TMS
Notes
12.These characteristics pertain to the TAP inputs (TMS, TCK, TDI and TDO). Parallel load levels are specified in the Electrical Characteristics Table.
13.Overshoot: V
IH
(AC) < V
DDQ
+ 0.85V (Pulse width less than t
CYC
/2), Undershoot: VIL(AC) > −1.5V (Pulse width less than t
CYC
/2).
14.All Voltage referenced to Ground.
TAP Electrical Characteristics
Over the Operating Range
ParameterDescriptionTest ConditionsMinMaxUnit
V
OH1
V
OH2
V
OL1
V
OL2
V
IH
V
IL
I
X
Output HIGH VoltageI
Output HIGH VoltageI
Output LOW VoltageIOL = 2.0 mA0.4V
Output LOW VoltageIOL = 100 μA0.2V
Input HIGH Voltage0.65VDDV
Input LOW Voltage–0.30.35V
Input and Output Load Current GND ≤ VI ≤ V
[12, 13, 14]
= −2.0 mA1.4V
OH
= −100 μA1.6V
OH
DD
–55μA
+ 0.3V
DD
DD
V
Document Number: 001-12557 Rev. *CPage 15 of 28
[+] Feedback
CY7C1411JV18, CY7C1426JV18
CY7C1413JV18, CY7C1415JV18
TAP AC Switching Characteristics
t
TL
t
TH
(a)
TDO
C
L
= 20 pF
Z
0
= 50
Ω
GND
0.9V
50
Ω
1.8V
0V
ALL INPUT PULSES
0.9V
Test Clock
Test Mode Select
TCK
TMS
Test Data In
TDI
Test Data Out
t
TCYC
t
TMSH
t
TMSS
t
TDIS
t
TDIH
t
TDOV
t
TDOX
TDO
Notes
15.t
CS
and tCH refer to the setup and hold time requirements of latching data from the boundary scan register.
16.Test conditions are specified using the load in TAP AC Test Conditions. t
EXTEST000Captures the input and output ring contents.
IDCODE001Loads the ID register with the vendor ID code and places the register between TDI and TDO.
This operation does not affect SRAM operation.
SAMPLE Z010Captures the input and output contents. Places the boundary scan register between TDI and
TDO. Forces all SRAM output drivers to a High-Z state.
RESERVED011Do Not Use: This instruction is reserved for future use.
SAMPLE/PRELOAD100Captures the input and output ring contents. Places the boundary scan register between TDI
RESERVED101Do Not Use: This instruction is reserved for future use.
RESERVED110Do Not Use: This instruction is reserved for future use.
BYPASS111Places the bypass register between TDI and TDO. This operation does not affect SRAM
QDR-II SRAMs must be powered up and initialized in a
predefined manner to prevent undefined operations.
Power Up Sequence
■ Apply power and drive DOFF either HIGH or LOW (all other
inputs can be HIGH or LOW).
❐ Apply V
❐ Apply V
❐ Drive DOFF HIGH.
■ Provide stable DOFF (HIGH), power and clock (K, K) for 1024
cycles to lock the DLL.
before V
DD
DDQ
K
before V
.
DDQ
or at the same time as V
REF
.
REF
Figure 3. Power Up Waveforms
DLL Constraints
■ DLL uses K clock as its synchronizing input. The input must
have low phase jitter, which is specified as t
■ The DLL functions at frequencies down to 120 MHz.
■ If the input clock is unstable and the DLL is enabled, then the
DLL may lock onto an incorrect frequency, causing unstable
SRAM behavior. T o avoid this, provide1024 cycles stable clock
to relock to the desired clock frequency.
~
KC Var
.
K
~
Unstable Clock
> 1024 Stable clock
Start Normal
Operation
/
Clock Start
/
V
V
DDQDD
(Clock Starts after Stable)
/
V
V
DDQDD
DOFF
V
V
DD
DDQ
Stable (< +/- 0.1V DC per 50ns )
Fix High (or tie to V
DDQ
)
Document Number: 001-12557 Rev. *CPage 19 of 28
[+] Feedback
CY7C1411JV18, CY7C1426JV18
CY7C1413JV18, CY7C1415JV18
Maximum Ratings
Notes
17.Power up: Assumes a linear ramp from 0V to V
DD
(min) within 200 ms. During this time V
IH
< V
DD
and V
DDQ
< VDD.
18.Output are impedance controlled. IOH = −(V
DDQ
/2)/(RQ/5) for values of 175 ohms <= RQ <= 350 ohms.
19.Output are impedance controlled. I
OL
= (V
DDQ
/2)/(RQ/5) for values of 175 ohms <= RQ <= 350 ohms.
20.V
REF
(min) = 0.68V or 0.46V
DDQ
, whichever is larger, V
REF
(max) = 0.95V or 0.54V
DDQ
, whichever is smaller.
21.The operation current is calculated with 50% read cycle and 50% write cycle.
Exceeding maximum ratings may impair the useful life of th e
device. These user guidelines are not tested.
Storage Temperature .................................–65°C to +150°C
Ambient Temperature with Power Applied.. –55°C to +125°C
Supply Voltage on VDD Relative to GND........–0.5V to +2.9V
Supply Voltage on V
DC Applied to Outputs in High-Z ........–0.5V to V
DC Input Voltage
Relative to GND.......–0.5V to +V
DDQ
[13]
..............................–0.5V to VDD + 0.3V
DDQ
DD
+ 0.3V
Electrical Characteristics
Current into Outputs (LOW) ........................................20 mA
Static Discharge Voltage (MIL-STD-883, M. 3015).. > 2001V
Latch Up Current................................................... > 200 mA
Operating Range
Range
Temperature (TA)V
Commercial0°C to +70°C 1.8 ± 0.1V1.4V to
Industrial–40°C to +85°C
Ambient
DD
[17]
V
DDQ
V
DD
[17]
DC Electrical Characteristics
Over the Operating Range
[14]
ParameterDescriptionTest ConditionsMinTypMaxUnit
V
DD
V
DDQ
V
OH
V
OL
V
OH(LOW)
V
OL(LOW)
V
IH
V
IL
I
X
I
OZ
V
REF
[21]
I
DD
Power Supply Voltage1.71.81.9V
IO Supply Voltage1.41.5V
Output HIGH VoltageNote 18V
Output LOW VoltageNote 19V
Output HIGH VoltageI
Input LOW Voltage–0.15V
Input Leakage Current GND ≤ VI ≤ V
Output Leakage CurrentGND ≤ VI ≤ V
Input Reference Voltage
VDD Operating SupplyV
[20]
Typical Value = 0.75V0.680.750.95V
= Max,
DD
I
= 0 mA,
OUT
f = f
MAX
= 1/t
DDQ
Output Disabled−22μA
DDQ,
300 MHz(x8)965mA
(x9)970
CYC
(x18)1010
−22μA
DD
/2 + 0.12V
DDQ
/2 + 0.12V
DDQ
DDQ
0.2V
+ 0.15V
DDQ
– 0.1V
REF
(x36)1130
250 MHz(x8)745mA
(x9)760
(x18)790
(x36)870
200 MHz(x8)620mA
(x9)620
(x18)655
(x36)715
V
V
Document Number: 001-12557 Rev. *CPage 20 of 28
[+] Feedback
CY7C1411JV18, CY7C1426JV18
CY7C1413JV18, CY7C1415JV18
Electrical Characteristics (continued)
DC Electrical Characteristics
Over the Operating Range
[14]
ParameterDescriptionTest ConditionsMinTypMaxUnit
I
SB1
Automatic Power Down
Current
Max VDD,
Both Ports Deselected,
VIN ≥ VIH or VIN ≤ VIL
f = f
Static
MAX
= 1/t
CYC,
Inputs
300 MHz(x8)350mA
(x9)350
(x18)355
(x36)395
250 MHz(x8)355mA
(x9)355
(x18)355
(x36)370
200 MHz(x8)300mA
(x9)300
(x18)300
(x36)300
AC Electrical Characteristics
Over the Operating Range
ParameterDescriptionTest ConditionsMinTypMaxUnit
V
IH
V
IL
Input HIGH VoltageV
Input LOW Voltage––V
[13]
+ 0.2––V
REF
– 0.2V
REF
Document Number: 001-12557 Rev. *CPage 21 of 28
[+] Feedback
CY7C1411JV18, CY7C1426JV18
CY7C1413JV18, CY7C1415JV18
Capacitance
1.25V
0.25V
R = 50Ω
5pF
INCLUDING
JIG AND
SCOPE
ALL INPUT PULSES
Device
R
L
= 50Ω
Z
0
= 50Ω
V
REF
= 0.75V
V
REF
= 0.75V
[22]
0.75V
Under
Test
0.75V
Device
Under
Test
OUTPUT
0.75V
V
REF
V
REF
OUTPUT
ZQ
ZQ
(a)
Slew Rate = 2 V/ns
RQ =
250
Ω
(b)
RQ =
250
Ω
Notes
22.Unless otherwise noted, test conditions are based on signal transition time of 2V/ns, timing reference levels of 0.75V, Vref = 0.75V, RQ = 250Ω, V
DDQ
= 1.5V, input
pulse levels of 0.25V to 1.25V, and output loading of the specified IOL/IOH and load capacitance shown in (a) of AC Test Loads and Waveforms.
Tested initially and after any design or process change that may affect these parameters.
ParameterDescriptionTest ConditionsMax Unit
C
Input CapacitanceTA = 25°C, f = 1 MHz, VDD = 1.8V, V
IN
C
CLK
C
O
Clock Input Capacitance4pF
Output Capacitance6pF
= 1.5V5pF
DDQ
Thermal Resistance
Tested initially and after any design or process change that may affect these parameters.
ParameterDescriptionTest Conditions
Θ
Θ
Thermal Resistance
JA
(Junction to Ambient)
Thermal Resistance
JC
(Junction to Case)
Test conditi ons follow standard test methods and
procedures for measuring thermal impedance, in
accordance with EIA/JESD51.
Figure 4. AC Test Loads and Waveforms
165 FBGA
Package
17.2°C/W
3.2°C/W
Unit
Document Number: 001-12557 Rev. *CPage 22 of 28
[+] Feedback
CY7C1411JV18, CY7C1426JV18
CY7C1413JV18, CY7C1415JV18
Switching Characteristics
Notes
23.This part has a voltage regulator internally; t
POWER
is the time that the power must be supplied above VDD minimum initially before a read or write operation can be
initiated.
24.These parameters are extrapolated from the input timing parameters (t
KHKH
- 250 ps, where 250 ps is the internal jitter. An input jitter of 200 ps (t
KC Var
) ia already
included in the t
KHKH
). These parameters are only guaranteed by design and are not tested in production
25.t
CHZ
, t
CLZ
, are specified with a load capacitance of 5 pF as in (b) of AC Test Loads and Waveforms. Transition is measured ± 100 mV from steady-state voltage.
26.At any given voltage and temperature t
CHZ
is less than t
CLZ
and t
CHZ
less than tCO.
Over the Operating Range
Cypress
Parameter
t
POWER
t
CYC
t
KH
t
KL
t
KHKH
t
KHCH
Consortium
Parameter
t
KHKH
t
KHKL
t
KLKH
t
KHKH
t
KHCH
Setup Times
t
SA
t
SC
t
SCDDR
t
SD
t
AVKH
t
IVKH
t
IVKH
t
DVKH
Hold Times
t
HA
t
HC
t
HCDDR
t
HD
t
KHAX
t
KHIX
t
KHIX
t
KHDX
Output Times
t
CO
t
DOH
t
CCQO
t
CQOH
t
CQD
t
CQDOH
t
CQH
t
CQHCQH
t
CHZ
t
CLZ
t
CHQV
t
CHQX
t
CHCQV
t
CHCQX
t
CQHQV
t
CQHQX
t
CQHCQL
t
CQHCQH
t
CHQZ
t
CHQX1
DLL Timing
t
KC Var
t
KC lock
t
KC Reset
t
KC Var
t
KC lock
t
KC Reset
[22]
VDD(Typical) to the First Access
K Clock and C Clock Cycle Time3.38.44.08.45.08.4ns
Input Clock (K/K; C/C) HIGH
Input Clock (K/K; C/C) LOW
K Clock Rise to K Clock Rise and C to C Rise
(rising edge to rising edge)
K/K Clock Rise to C/C Clock Rise (rising edge to rising edge)
Address Setup to K Clock Rise0.4–0.5–0.6–ns
Control Setup to Clock (K, K) Rise (RPS, WPS)
Double Data Rate Control Setup to Clock (K, K) Rise
(BWS
, BWS1, BWS2, BWS3)
0
D
Setup to Clock (K/K) Rise
[X:0]
Address Hold after Clock (K/K) Rise
Control Hold after Clock (K /K) Rise (RPS, WPS)0.4–0.5–0.6–ns
Double Data Rate Control Hold after Clock (K/K) Rise
(BWS
, BWS1, BWS2, BWS3)
0
D
Hold after Clock (K/K) Rise
[X:0]
C/C Clock Rise (or K/K in single clock mode) to Data Valid
Data Output Hold after Output C/C Clock Rise
(Active to Active)
C/C Clock Rise to Echo Clock Valid
Echo Clock Hold after C/C Clock Rise
Echo Clock High to Data Valid0.270.30.35ns
Echo Clock High to Data Invalid–0.27––0.3––0.35–ns
Output Clock (CQ/CQ) HIGH
CQ Clock Rise to CQ Clock Rise
(rising edge to rising edge)
Clock (C and C) Rise to High-Z (Active to High-Z)
Clock (C and C) Rise to Low-Z
Clock Phase Jitter–0.20–0.20–0.20ns
DLL Lock Time (K, C)102 4–1024–1024–Cycles
K Static to DLL Reset303030ns
Description
[23]
[24]
[24]
[25, 26]
[25, 26]
300 MHz250 MHz200 MHz
Min Max Min Max Min Max
Unit
111ms
1.32–1.6–2.0–ns
1.32–1.6–2.0–ns
1.49–1.8–2.2–ns
01.4501.802.2ns
0.4–0.5–0.6– ns
0.3–0.35–0.4–ns
0.3–0.35–0.4–ns
0.4–0.5–0.6– ns
0.3–0.35–0.4–ns
0.3–0.35–0.4–ns
–0.45–0.45–0.45ns
–0.45––0.45––0.45–ns
–0.45–0.45–0.45ns
–0.45––0.45––0.45–ns
1.24–1.55–1.95–ns
1.24–1.55–1.95–ns
–0.45–0.45–0.45ns
–0.45––0.45––0.45–ns
Document Number: 001-12557 Rev. *CPage 23 of 28
[+] Feedback
CY7C1411JV18, CY7C1426JV18
CY7C1413JV18, CY7C1415JV18
Switching Waveforms
Notes
27.Q00 refers to output from address A0. Q01 refers to output from the next internal burst address following A0, that is, A0+1.
28.Outputs are disabled (High-Z) one clock cycle after a NOP.
29.In this example, if address A2 = A1, then data Q20 = D10 and Q21 = D11. Write dat a is forwar ded immediately as read resu lts. This note applies t o the whole diagram.
Figure 5. Read/Write/Deselect Sequence
[27, 28, 29]
RPS
WPS
NOP
1
READ
2
READWRITEWRITE
345
NOP
6
7
K
t
KH
t
KL
t
CYC
t
KHKH
K
t
t
A
t
D
Q
t
KHCH
HC
SC
A0A1
t
SA
HA
t
KHCH
t
CLZ
tt
A2
t
HD
t
SD
D10D11
Q00
Q01Q02
t
CO
t
DOH
A3
t
SD
D12
HCSC
t
HD
Q03
t
CQDOH
D30D31
Q20
Q21
t
CQD
D32
Q22
t
D33
Q23
CHZ
D13
C
t
CYC
t
KHKH
t
KH
t
KL
C
t
CCQO
t
CCQO
CQ
t
CQH
t
CQHCQH
t
CQOH
t
CQOH
CQ
DON’T CAREUNDEFINED
Document Number: 001-12557 Rev. *CPage 24 of 28
[+] Feedback
CY7C1411JV18, CY7C1426JV18
CY7C1413JV18, CY7C1415JV18
Ordering Information
Not all of the speed, package, and temperature ranges are available. Please contact your local sales representative or
visit www.cypress.com for actual products offered.
Speed
(MHz)
300CY7C1411JV18-300BZC51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm) Commercial
CY7C1426JV18-300BZC
CY7C1413JV18-300BZC
CY7C1415JV18-300BZC
CY7C1411JV18-300BZXC51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm) Pb-Free
CY7C1426JV18-300BZXC
CY7C1413JV18-300BZXC
CY7C1415JV18-300BZXC
CY7C1411JV18-300BZI51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm) Industrial
CY7C1426JV18-300BZI
CY7C1413JV18-300BZI
CY7C1415JV18-300BZI
CY7C1411JV18-300BZXI51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm) Pb-Free
CY7C1426JV18-300BZXI
CY7C1413JV18-300BZXI
CY7C1415JV18-300BZXI
250CY7C1411JV18-250BZC51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm) Commercial
CY7C1426JV18-250BZC
CY7C1413JV18-250BZC
CY7C1415JV18-250BZC
CY7C1411JV18-250BZXC51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm) Pb-Free
CY7C1426JV18-250BZXC
CY7C1413JV18-250BZXC
CY7C1415JV18-250BZXC
CY7C1411JV18-250BZI51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm) Industrial
CY7C1426JV18-250BZI
CY7C1413JV18-250BZI
CY7C1415JV18-250BZI
CY7C1411JV18-250BZXI51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm) Pb-Free
CY7C1426JV18-250BZXI
CY7C1413JV18-250BZXI
CY7C1415JV18-250BZXI
Ordering Code
Package
Diagram
Package Type
Operating
Range
Document Number: 001-12557 Rev. *CPage 25 of 28
[+] Feedback
CY7C1411JV18, CY7C1426JV18
CY7C1413JV18, CY7C1415JV18
Ordering Information (continued)
Not all of the speed, package, and temperature ranges are available. Please contact your local sales representative or
visit www.cypress.com for actual products offered.
Speed
(MHz)
200CY7C1411JV18-200BZC51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm) Commercial
CY7C1426JV18-200BZC
CY7C1413JV18-200BZC
CY7C1415JV18-200BZC
CY7C1411JV18-200BZXC51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm) Pb-Free
CY7C1426JV18-200BZXC
CY7C1413JV18-200BZXC
CY7C1415JV18-200BZXC
CY7C1411JV18-200BZI51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm) Industrial
CY7C1426JV18-200BZI
CY7C1413JV18-200BZI
CY7C1415JV18-200BZI
CY7C1411JV18-200BZXI51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm) Pb-Free
CY7C1426JV18-200BZXI
CY7C1413JV18-200BZXI
CY7C1415JV18-200BZXI
Ordering Code
Package
Diagram
Package Type
Operating
Range
Document Number: 001-12557 Rev. *CPage 26 of 28
[+] Feedback
CY7C1411JV18, CY7C1426JV18
CY7C1413JV18, CY7C1415JV18
Package Diagram
!
0).#/2.%2
¼
¼
8
-#!"
-#
"
!
8
¼
-!8
3%!4).'0,!.%
¼
#
#
0).#/2.%2
4/06)%7
"/44/-6)%7
"
#
$
%
&
'
(
*
+
,
-
.
0
2
0
2
+
-
.
,
*
(
'
&
%
$
#
"
!
#
3/,$%20!$490%./.3/,$%2-!3+$%&).%$.3-$
./4%3
0!#+!'%7%)'(4G
*%$%#2%&%2%.#%-/$%3)'.#
0!#+!'%#/$%""!$
51-85195-*A
Figure 6. 165-Ball FBGA (15 x 17 x 1. 40 mm ), 51-85195
*A1462587 See ECN VKN/AESA Converted from preliminary to final
Removed 250 MHz and 200 MHz speed bins
Updated I
Changed DLL minimum operating frequency from 80MHz to 120MHz
Changed t
specs
DD/ISB
max spec to 8.4ns
CYC
*B2189567 See ECN VKN/AESA Minor Change-Moved to the external web
*C252107206/25/08 NXR/PYRS Updated Logic Block diagrams
Updated power up sequence waveform and its description
Changed Ambient Temperature with Power Applied from “–10°C to +85°C” to “–55°C
to +125°C” in the “Maximum Ratings “ on page 20
Added footnote #21 related to I
Added 250 MHz and 200 MHz speed bin
DD
Changed JTAG ID code [31:29] form 001 to 000
Sales, Solutions, and Legal Information
Worldwide Sales and Design Support
Cypress maintains a worldwide network of offices, solution centers, manufacturer’s representatives, and distributors. T o find the office
closest to you, visit us at cypress.com/sales.
Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign),
United States co pyright la ws and inte rnatio na l tre aty prov isi ons. Cyp ress he reby g rant s to lice nsee a p erson al, no n-ex clusi ve, non-tra nsferable license to copy, use, modify, create derivative works of,
and compile the Cypress Source Code and derivative works for the sole purpo se of creating custom sof tware and or firm ware in support of licen see product to be use d only in conjunction with a Cypress
integrated circuit as specified in th e applicable agreement. Any reproductio n, modification, translation, co mpilation, o r representati on of this Sour ce Code except as specified above is prohibited without
the express written permission of Cypress.
Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not
assume any liability arising out of the ap plicati on or u se o f any pr oduct o r circui t descri bed h erein. Cypr ess does not aut horize it s product s for use a s critical compo nent s in life-support systems whe re
a malfunction or failure may reasonab ly be expected to resu lt in significant injury t o the user. The inclusion of Cypress’ prod uct in a life-support systems application implies that the manufacturer
assumes all risk of such use and in doing so indemnifies Cypress against all charges.
Use may be limited by and subject to the applicable Cypress software license agreement.
Document Number: 001-12557 Rev. *CRevised June 25, 2008Page 28 of 28
QDR RAMs and Quad Data Rate RAMs comprise a new family of products developed by Cypress, IDT, NEC, Renesas, and Samsung. All product and company names mentioned in this document
are the trademarks of their respective holders.
[+] Feedback
Loading...
+ hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.