CY7C1335
3
Pin Definitions
Pin Number Name I/O Description
48–44, 81,
82, 99, 100,
32–37
A
[14:0]
Input-
Synchronous
Address Inputs used to select one of the 64K address locations. Sampled at th e
rising edge of the CLK if ADSP
or ADSC is active LOW, and CE1, CE2, and CE
3
are sampled active. A
[1:0]
feed the 2-bi t counter.
96–93 BW
[3:0]
Input-
Synchronous
Byte Write Select Inputs, active LOW. Qualified with BWE to conduct byte writes
to the SRAM. Sampled on the rising edge of CLK.
88 GW Input-
Synchronous
Global Write Enable I nput, acti ve LOW. When asserted LOW on the rising edge of
CLK, a global write is conducted (ALL bytes are writte n, regardless of the values
on BW
[3:0]
and BWE).
87 BWE Input-
Synchronous
Byte Write Enable Input , active LOW. Sampled on the rising edge of CLK. This
signal must be asserted LO W to conduct a byte write.
89 CLK Input-Clock Clock Input. Used to capture all synchronous inputs to the device. Also used to
increment t he burst counter when ADV
is asserted LOW, during a burst operation.
98 CE
1
Input-
Synchronous
Chip Enable 1 Input, active LOW. Sampled on the rising edge of CLK. Used in
conjunction with CE
2
and CE3 to select/deselect the device. ADSP is ignored if
CE
1
is HIGH.
97 CE
2
Input-
Synchronous
Chip Enable 2 Input, active HIGH. Sampled on the rising edge of CLK. Used in
conjunction with CE
1
and CE3 to select/deselect the device.
92 CE
3
Input-
Synchronous
Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Used in
conjunction with CE
1
and CE2 to select/deselect the device.
86 OE Input-
Asynchronous
Output Enable, asynchronous input, active LOW. Controls the direction of the I/O
pins. When LO W , the I/O pins behave as outputs. When deasserted HIGH, I/O pins
are three-stat ed, and a ct a s input data pi ns . OE
is masked duri ng the f irst cloc k of
a read cycle when emergin g from a deselected state.
83 ADV Input-
Synchronous
Advance Input signal , samp led on the risi ng edge of CLK. When asserted, it automatically increments the address in a burst cycle.
84 ADSP Input-
Synchronous
Address Strobe from Proce ssor , sampled on t he rising edge of CLK. When asserted LOW , A
[14:0]
is captur ed in t he ad dress r egist ers. A
[1:0]
are also loa ded int o the
burst c ounter. When ADSP
and ADSC are both ass erted, only ADSP is recogniz ed.
ASDP
is ignored when CE1 is deasserted HIGH.
85 ADSC Input-
Synchronous
Address Strobe from Cont roll er , sa mpled on the ri sing e dge of CLK. When as serted LOW , A
[14:0]
is captur ed in t he ad dress r egist ers. A
[1:0]
are also loa ded int o the
burst counter. When ADSP
and ADSC are both asserted, only ADSP is r ecognize d.
64 ZZ Input-
Asynchronous
ZZ “sleep” Input. This active HIGH input places the de vice in a non-time-crit ical
“sleep” condition wi th data integrity preserved.
29, 28,
25–22,19,
18,13,12,
9–6, 3, 2, 79,
78, 75–72,
69, 68, 63, 62
59–56, 53, 52
DQ
[31:0]
I/O-
Synchronous
Bidirectional Data I/O line s. As inputs, they feed into an on-chip data register that
is triggered by t he rising edge of CLK. As outputs , the y deliver the data contained
in the memory location specif ied by A
[14:0]
during the previous clock rise of the
read cycle. The dir ection of the pins is controlled by OE
. When OE is asserted
LOW , the pins behav e as outputs. When HIG H, DQ
[31:0]
are placed in a three-state
condition.
15, 41, 65, 91 V
DD
Power Supply Po wer su ppl y inpu ts to t he core of t he de vice . Shou ld be conn ect ed to 3.3V po wer
supply.
17, 40, 67, 90 V
SS
Ground Ground for the core of the device. Should be connected to ground of the system.
4, 11, 20, 27,
54, 61, 70, 77
V
DDQ
I/O Power
Supply
Po wer supply for the I/O ci rcuitry . Should be connected to a 3.3 V power supply.
5, 10, 21, 26,
55, 60, 71, 76
V
SSQ
I/O Ground Ground for the I/O circuitry. Should be connected to ground of the syst em .
31 MODE Input-
Static
Selects burs t order. When ti ed to GND selects linear burst sequence. When tied
to V
DDQ
or left floating selec ts interleav ed burst sequence. Thi s is a strap pin and
should remain sta tic during device ope ration.
1, 14, 16, 30,
38, 39, 42, 43,
49, 50, 51, 66,
80
NC No Connects.