• Separate processor and controller address strobes
• Synchronous self-timed write
• Asynchronous output enable
• Offered in JEDEC-standard lead-free 100-pin TQFP
package
• “ZZ” Sleep Mode Option
®
Functional Description
[1]
The CY7C1329H SRAM integrates 64K x 32 SRAM cells with
advanced synchronous peripheral circuitry and a two-bit
counter for internal burst operation. All synchronous inputs are
gated by registers controlled by a positive-edge-triggered
Clock Input (CLK). The synchronous inputs include all
addresses, all data inputs, address-pipelining Chip Enable
(CE
), depth-expansion Chip Enables (CE2 and CE3), Burst
1
Control inputs (ADSC
(BW
inputs include the Output Enable (OE
and BWE), and Global Write (GW). Asynchronous
[A:D]
, ADSP,
ADV), Write Enables
and
) and the ZZ pin.
Addresses and chip enables are registered at rising edge of
clock when either Address Strobe Processor (ADSP
Address Strobe Controller (ADSC
) are active. Subsequent
) or
burst addresses can be internally generated as controlled by
the Advance pin (ADV
).
Address, data inputs, and write controls are registered on-chip
to initiate a self-timed Write cycle. This part supports Byte
Write operations (see Pin Descriptions and Truth Table for
further details). Write cycles can be one to four bytes wide as
controlled by the Byte Write control inputs. GW
causes all bytes to be written.
LOW
when active
The CY7C1329H operates from a +3.3V core power supply
while all outputs operate with either a +2.5V or +3.3V supply.
All inputs and outputs are JEDEC-standard
JESD8-5-compatible.
Logic Block Diagram
0, A1, A
MODE
ADV
CLK
ADSC
ADSP
BW
D
BW
C
BW
B
BW
A
BWE
GW
CE
1
CE
2
CE
3
OE
ZZ
Note:
1. For best-practices recommendations, please refer to the Cypress application note System Design Guidelines on www.cypress.com.
SLEEP
CONTROL
D
DQ
BYTE
WRITE REGISTER
C
DQ
BYTE
WRITE REGISTER
B
DQ
BYTE
WRITE REGISTER
DQA
BYTE
WRITE REGISTER
ENABLE
REGISTER
ADDRESS
REGISTER
2
BURST
COUNTER
CLR
LOGIC
PIPELINED
ENABLE
AND
A
[1:0]
Q1
Q0
D
DQ
BYTE
WRITE DRIVER
C
DQ
BYTE
WRITE DRIVER
B
DQ
BYTE
WRITE DRIVER
A
DQ
BYTE
WRITE DRIVER
MEMORY
ARRAY
SENSE
AMPS
OUTPUT
REGISTERS
OUTPUT
BUFFERS
E
INPUT
REGISTERS
DQ
Cypress Semiconductor Corporation•198 Champion Court•San Jose, CA 95134-1709•408-943-2600
Document #: 38-05673 Rev. *B Revised March 22, 2006
[+] Feedback
CY7C1329H
Selection Guide
166 MHz133 MHzUnit
Maximum Access Time3.54.0ns
Maximum Operating Current240225mA
Maximum CMOS Standby Current4040mA
NC
DQ
DQ
V
V
DQ
DQ
DQ
DQ
V
V
DQ
DQ
V
NC
V
ZZ
DQ
DQ
V
V
DQ
DQ
DQ
DQ
V
V
DQ
DQ
NC
DDQ
SSQ
SSQ
DDQ
SS
DD
DDQ
SSQ
SSQ
DDQ
B
B
B
BYTE B
B
B
B
B
B
A
A
A
A
BYTE A
A
A
A
A
31323334353637383940414243444546474849
MODE
AAA
1A0
A
A
NC/72M
NC/36M
SS
V
V
DD
NC/18M
AAA
NC/9M
50
A
A
A
NC/4M
Document #: 38-05673 Rev. *BPage 2 of 16
[+] Feedback
CY7C1329H
Pin Definitions
NameI/ODescription
, A1, AInput-
A
0
BWA,BWB,
BWC, BW
GW
Synchronous
Synchronous
D
Input-
Input-
Synchronous
BWE
Input-
Synchronous
CLKInput-
Clock
CE
CE
CE
1
2
3
Input-
Synchronous
Input-
Synchronous
Input-
Synchronous
OEInput-
Asynchronous
ADVInput-
Synchronous
ADSP
Input-
Synchronous
ADSC
Input-
Synchronous
ZZInput-
Asynchronous
DQ
A, DQB
DQC, DQ
V
DD
V
SS
V
DDQ
V
SSQ
D
I/O-
Synchronous
Power SupplyPower supply inputs to the core of the device.
GroundGround for the core of the device.
I/O Power Supply Power supply for the I/O circuitry.
I/O GroundGround for the I/O circuitry.
MODEInput-
Static
NCNo Connects. Not internally conn ected to the die. 4M, 9M, 18M, 72M, 144M, 288M, 576M and
Address Inputs used to select one of the 64K address locations. Sampled at the rising edge
of the CLK if ADSP
or ADSC is active LOW, and CE1, CE2, and CE3 are sampled active. A1, A0
feed the 2-bit counter.
Byte Write Select Inputs, active LOW. Qualified with BWE to conduct Byte Writes to the SRAM.
Sampled on the rising edge of CLK.
Global Write Enable Input, active LOW. When asserted LOW on the rising edge of CLK, a global
Write is conducted (ALL bytes are written, regardless of the values on BW
and BWE).
[A:D]
Byte Write Enable Input, active LOW. Sampled on the rising edge of CLK. This signal must be
asserted LOW to conduct a Byte Write.
Clock Input. Used to capture all synchronous inputs to the de vi ce . Also use d to in cre ment the
burst counter when ADV
is asserted LOW, during a burst operation.
Chip Enable 1 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with
CE
and CE3 to select/deselect the device. ADSP is ignored if CE1 is HIGH. CE1 is sampled only
2
when a new external address is loaded.
Chip Enable 2 Input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with
CE
and CE3 to select/deselect the device. CE
1
is sampled only when a new external address is
2
loaded
Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with
and CE2 to select/deselect the device. Not connected for BGA. Where referenced, CE3 is
CE
1
assumed active throughout this document for BGA. CE
address is loaded.
is sampled only when a new external
3
Output Enable, asynchronous input, active LOW. Controls the direction of the I/O pins. When
LOW, the I/O pins behave as outputs. When deasserted HIGH, I/O pins are tri-stated, and act as
input data pins. OE is masked during the first clock of a Read cycle when emerging from a
deselected state.
Advance Input signal, sampled on the rising edge of CLK, active LOW. When asserted, it
automatically increments the address in a burst cycle.
Address Strobe from Processor, sampled on the rising edge of CLK, active LOW. When
asserted LOW, A is captured in the address registers. A
When
and ADSC are both asserted, only ADSP is recognized. ASDP is ignored when CE1
ADSP
, A0 are also loaded into the burst counter.
1
is deasserted HIGH.
Address Strobe from Controller, sampled on the rising edge of CLK, active LOW. When
asserted LOW, A is captured in the address registers. A
When ADSP
and ADSC are both asserted, only ADSP is recognized.
, A0 are also loaded into the burst counter.
1
ZZ “sleep” Input, active HIGH. This input, when HIGH places the device in a non-time-critical
“sleep” condition with data integrity preserved. For normal operation, this pin has to be LOW or
left floating. ZZ pin has an internal pull-down.
Bidirectional Data I/O lines. As inputs, they feed into an on-chip data register that is triggered
by the rising edge of CLK. As outputs, they deliver the data contained in the memory location
specified by “A” during the previous clock rise of the Read cycle. The direction of the pins is
controlled by OE
. When OE is asserted LOW, the pins behave as outputs. When HIGH, DQ are
placed in a tri-state condition.
Selects Burst Or der. When tied to GND selects linear burst sequence. When tied to V
floating selects interleaved burst sequence. This is a strap pin and should remain static during
DD
or left
device operation. Mode Pin has an internal pull-up.
1G are address expansion pins and are not internally connected to the die.
Document #: 38-05673 Rev. *BPage 3 of 16
[+] Feedback
CY7C1329H
Functional Overview
All synchronous inputs pass through input registers controlled
by the rising edge of the clock. All data outputs pass through
output registers controlled by the rising edge of the clock.
The CY7C1329H supports secondary cache in systems
utilizing either a linear or interleaved burst sequence. The
interleaved burst order supports Pentium and i486™
processors. The linear burst sequence is suited for processors
that utilize a linear burst sequence. The burst order is user
selectable, and is determined by sampling the MODE input.
Accesses can be initiated with either the Processor Address
Strobe (ADSP
Address advancement through the burst sequence is
controlled by the ADV input. A two-bit on-chip wraparound
burst counter captures the first address in a burst sequence
and automatically increments the address for the rest of the
burst access.
Byte Write operations are qualified with the Byte Write Enable
(BWE
) and Byte Write Select (BW
Enable (GW
all four bytes. All Writes are simplified with on-chip
synchronous self-timed Write circuitry.
Three synchronous Chip Selects (CE
asynchronous Output Enable (OE
selection and output tri-state control. ADSP
is HIGH.
Single Read Accesses
This access is initiated when the following conditions are
satisfied at clock rise: (1) ADSP
(2) CE
1
signals (GW
if CE1 is HIGH. The address presented to the address inputs
(A) is stored into the address advancement logic and the
address register while being presented to the memory array.
The corresponding data is allowed to propagate to the input of
the output registers. At the rising edge of the next clock the
data is allowed to propagate through the outp ut register and
onto the data bus within t
exception occurs when the SRAM is emerging from a
deselected state to a selected state, its outputs are always
tri-stated during the first cycle of the access. After the first cycle
of the access, the outputs are controlled by the OE
Consecutive single Read cycles are supported. Once the
SRAM is deselected at clock rise by the chip select and either
ADSP
or ADSC signals, its output will tri-state immediately.
Single Write Accesses Initiated by ADSP
This access is initiated when both of the following conditions
are satisfied at clock rise: (1) ADSP
(2) CE
1
presented to A is loaded into the address register and the
address advancement logic while being delivered to the RAM
array. The Write signals (GW
inputs are ignored during this first cycle.
ADSP
-triggered Write accesses require two clock cycles to
complete. If GW
data presented to the DQ inputs is written into the corresponding address location in the memory array. If GW
) or the Controller Address Strobe (ADSC).
) inputs. A Global Write
) overrides all Byte Write inputs and writes data to
[A:D]
, CE2, CE3) and an
1
) provide for easy bank
is ignored if CE
or ADSC is asserted LOW,
, CE2, CE3 are all asserted active, and (3) the Write
, BWE) are all deasserted HIGH. ADSP is ignored
if OE is active LOW. The only
CO
signal.
is asserted LOW, and
, CE2, CE3 are all asserted active. The address
, BWE, and BW
) and ADV
[A:D]
is asserted LOW on the second clock rise, the
is HIGH,
then the Write operation is controlled by BWE and BW
signals. The CY7C1329H provides Byte Write capability that
is described in the Write Cycle Descriptions table. Asserting
the Byte Write Enable input (BWE
Write ( BW
bytes. Bytes not selected during a Byte Write operation will
) input, will selectively write to only the desired
[A:D]
) with the selected Byte
remain unaltered. A synchronous self-timed Write mechanism
has been provided to simplify the Write operations.
Because the CY7C1329H is a common I/O device, the Output
Enable (OE
) must be deasserted HIGH before presenting data
to the DQ inputs. Doing so will tri-state the output drivers. As
a safety precaution, DQs are automatically tri-stated whenever
a Write cycle is detected, regardless of the state of OE
Single Write Accesses Initiated by ADSC
ADSC Write accesses are initiated when the following conditions are satisfied: (1) ADSC
deasserted HIGH, (3) CE
and (4) the appropriate combination of the Write inputs (GW
BWE
, and BW
the desired byte(s). ADSC
) are asserted active to conduct a Write to
[A:D]
is asserted LOW, (2) ADSP is
, CE2, CE3 are all asserted active,
1
-triggered Write accesses require a
single clock cycle to complete. The address presented to A is
loaded into the address register and the address
advancement logic while being delivered to the m emory array .
The ADV
input is ignored during this cycle. If a global Write is
conducted, the data presented to DQ is written into the corre-
1
sponding address location in the memory core. If a Byte Write
is conducted, only the selected bytes are written. Bytes not
selected during a Byte Write operation will remain unaltered.
A synchronous self-timed Write mechanism has been
provided to simplify the Write operations.
Because the CY7C1329H is a common I/O device, the Output
Enable (OE
) must be deasserted HIGH before presenting data
to the DQ inputs. Doing so will tri-state the output drivers. As
a safety precaution, DQs are automatically tri-stated whenever
a Write cycle is detected, regardless of the state of OE
Burst Sequences
The CY7C1329H provides a two-bit wraparound counter, fed
by A
, A0, that implements either an interleaved or linear burst
1
sequence. The interleaved burst sequence is designed specifically to support Intel Pentium applications. The linear burst
sequence is designed to support processors that follow a
linear burst sequence. The burst sequence is user se lectable
through the MODE input.Asserting ADV
automatically increment the burst counter to the next address
in the burst sequence. Both Read and Write burst operations
are supported.
Sleep Mode
The ZZ input pin is an asynchronous input. Asserting ZZ
places the SRAM in a power conservation “sleep” mode. Two
clock cycles are required to enter into or exit from this “sleep”
mode. While in this mode, data integrity is guaranteed.
Accesses pending when entering the “sleep” mode are not
considered valid nor is the completion of the operation
guaranteed. The device must be deselected prior to entering
the “sleep” mode. CE
remain inactive for the duration of t
, CE2, CE3, ADSP, and ADSC must
1
returns LOW.
LOW at clock rise will
after the ZZ input
ZZREC
[A:D]
.
,
.
Document #: 38-05673 Rev. *BPage 4 of 16
[+] Feedback
CY7C1329H
Interleaved Burst Address Table
(MODE = Floating or V