Compal Electronics LA-7191P PGRAA Superior 10RH, Qosmio X750, Qosmio X755 Schematic

A
1 1
B
C
D
E
PGRAA
2 2
Superior 10H
LA-7191P SchematicREV 0.1
3 3
4 4
Intel Processor(Sandy Bridge) / PCH(Cougar Point)
2010-10-12 Rev 0.1
Security Class ification
Security Class ification
Security Class ification
Issued Date
Issued Date
Issued Date
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
A
B
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
200910/9 2010/01/ 23
200910/9 2010/01/ 23
200910/9 2010/01/ 23
C
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document N umber Rev
Size Document N umber Rev
Size Document N umber Rev
B
B
B
Date: Sheet of
Date: Sheet of
D
Date: Sheet of
Compal Electronics, Inc.
Cover Page
Cover Page
Cover Page
PGRAA LA-7191P M/B
PGRAA LA-7191P M/B
PGRAA LA-7191P M/B
1 48Wednesd ay, October 20, 2 010
1 48Wednesd ay, October 20, 2 010
1 48Wednesd ay, October 20, 2 010
E
0.1
0.1
0.1
A
B
C
D
E
Intel CPU
PCI-Express 16X 5GHz
1 1
VGA Board(GDDR5)
CRT
NVIDIA N11E-GS, 192bit with 1.5GB/3GB
page 13,14,15,16
LVDS
EDP
2 2
EC SMBus
HDMI-CEC
page 16
HDMI Conn.
RJ45
page 28
page 16
RTL8111E 1G
PCIe port 1
page 28
Cardreader
VGA/B
3 3
LS-7191P
page 13
JMB389C
PCIe port4
page 29
page 15
LVDS Conn.
page 14
PCIe 1x
1.5V 5GT/s
PCIe 1x
1.5V 5GT/s
LVDS
Light Bar/B LS-7192P
page 35
Sandy Bridge
rPGA-989
37.5mm*37.5mm
page 5,6,7,8,9,10
FDI X8
2.7GT/s
DMI X4
5GT/s
Intel PCH Cougar Point - M
FCBGA-989
m*25mm
25m
page 17,18,19,20,21,22,23,24,25
LPC BUS
3.3V 33 MHz
HD Audio
Memory BUS(DDRIII)
Dual Channel
1.5V DDRIII 1066/1333 MT/s
USB/B Right Left USB
USB port 0,1
page 26
IR Emitter
USB port 5
USB
5V 480MHz
page 32
PCIeMini Card
USB
5V 480MHz
PCIe 1x
1.5V 5GT/s
SATA port 0
5V 6GHz(600MB/s)
SATA port 1
5V 6GHz(600MB/s)
SATA port 2
5V 3GHz(300MB/s)
PCIe 1x
1.5V 5GT/s
WiMax
PCIeMini Card WLAN
SATA HDD1
SATA HDD2
SATA ODD
USB3.0 TUSB7320
3.3V 24MHz
200pin DDRIII-SO-DIMM X2
USB port 13
page 27
CIe port 2
P
page 27
SATA port 1
page 26
SATA port 2
page 26
SATA port 4
page 26
Fan Control Circuit
BANK 0, 1, 2, 3
USB port 2
page 26
Blue Tooth
USB port 4
page 32
PCIeMini Card JET
PCIe port6
page 30
page 5
page 11,12
FingerPrinter
USB port 8
page 35
Int. Camera
USB port 11
page 14
PCIe port 3
page 27
TP/B LS-7193P
RTC CKT.
page 17
ODD/B LS-7194P
LED/B
DC/DC Interface CKT.
page 36
4 4
Power Circuit DC/DC
page 37,38,39,40, 41,42,43,44
LS-7195P
Audio & USB/B LS-6064P
Finger Printer/B LS-6065P
Power On/Off CKT.
page 35
A
Power/B_FPC DA300006JM0
page 35
page 26
page 35
page 26
page 35
page 35
SPI ROM (4MB)
page 17
Debug Port
Cap Sensor & Light Sensor/B LS-6062P
page 35
B
page 34
Touch Pad
page 35
ENE KB930
Int.KBD
page 34
page 33
EC ROM (128KB)
page 34
G-Sensor
page 34
MIC Conn
page 14
EC SMBus
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
200910/9 2010/01/23
200910/9 2010/01/23
200910/9 2010/01/23
C
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
D
HDA Codec
ALC269
page 31
SPK ConnInt.
page 31
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
JPIO (HP & MIC)
page 26
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
Block Diagram
Block Diagram
Block Diagram
PGRAA LA-7191P M/B
PGRAA LA-7191P M/B
PGRAA LA-7191P M/B
Subwoofer
SUB Conn
E
APA3011
page 26
2 48Wednesday, Oct ober 20, 2010
2 48Wednesday, Oct ober 20, 2010
2 48Wednesday, Oct ober 20, 2010
page 26
0.1
0.1
0.1
5
D D
C C
4
B+
TPS51125ARGER
ISL95831CRZ
VR_ON
3
Ipeak=5A, Imax=3.5A, Iocp min=7.9
SUSP#
SUSP
N-CHANNEL
SI4800
Ipeak=5A, Imax=3.5A, Iocp min=7.7
SUSP
N-CHANNEL
SI4800
KB_LED
P-CHANNEL
AO-3413
+5VS
LDO
G9191
ODD_EN#
P-CHANNEL
AO-3413
WOL_EN#
P-CHANNEL
AO-3413
SY8033BDBC
LCD_ENVDD
P-CHANNEL
AO-3415
BT_PWR#
P-CHANNEL
AO-3413
DGPU_PWR_EN
P-CHANNEL
AO-3413
2
DESIGN CURRENT 0.1A
DESIGN CURRENT 0.1A
DESIGN CURRENT 5A
DESIGN CURRENT 4A
DESIGN CURRENT 400mA
DESIGN CURRENT 300mA
DESIGN CURRENT 1.6A
DESIGN CURRENT 5A
DESIGN CURRENT 330mA
DESIGN CURRENT 2A
DESIGN CURRENT 4A
DESIGN CURRENT 1.5A
DESIGN CURRENT 180mA
DESIGN CURRENT 0.5A
DESIGN CURRENT 94A
DESIGN CURRENT 33A
+3VL +5VL
+5VALW
+5VS
+5VS_LED
+3VS_HDP
+5VS_ODD
+3VALW
+3V_LAN
+1.8VS
+3VS
+LCD_VDD
+BT_VCC
+3VS_DGPU
+CPU_CORE
+GFX_CORE
1
VCCPPWRGD
G5603RU1U
B B
SUSP#
G5603RU1U
SUSP#
G5603RU1U
Ipeak=6A, Imax=4.2A, Iocp min=7.69
Ipeak=7A, Imax=4.9A, Iocp min=7.7
Ipeak=7.5A, Imax=5.25A, Iocp min=9.09
SUSP
N-CHANNEL
FDS6676AS
SUSP
N-CHANNEL
FDS6676AS
VGA_PWROK
SUSP or 0.75VR_EN#
G2992F1U
A A
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERI NG DRAWING IS THE PROP RIETARY PROPERTY OF COMPAL E LECTRONICS, INC. AND C ONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERI NG DRAWING IS THE PROP RIETARY PROPERTY OF COMPAL E LECTRONICS, INC. AND C ONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERI NG DRAWING IS THE PROP RIETARY PROPERTY OF COMPAL E LECTRONICS, INC. AND C ONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRON ICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CON TAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRON ICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CON TAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRON ICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CON TAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WR ITTEN CONSENT OF COMPAL ELECTRON ICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WR ITTEN CONSENT OF COMPAL ELECTRON ICS, INC.
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WR ITTEN CONSENT OF COMPAL ELECTRON ICS, INC.
200910/9 2010/01/23
200910/9 2010/01/23
200910/9 2010/01/23
3
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
DESIGN CURRENT 6A
DESIGN CURRENT 7A
DESIGN CURRENT 9A
DESIGN CURRENT 2A
DESIGN CURRENT 1.5A
DESIGN CURRENT 1A
2
+VCCSA
+1.05VS
+1.5V
+1.5V_CPU
+1.5VS
+0.75VS
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
Power Tree
Power Tree
Power Tree
PGRAA LA-7191P M/B
PGRAA LA-7191P M/B
PGRAA LA-7191P M/B
1
of
3 48Wednesday, October 20, 2010
of
3 48Wednesday, October 20, 2010
of
3 48Wednesday, October 20, 2010
0.1
0.1
0.1
A
Voltage Rails
State
power plane
1 1
( O MEANS ON X MEANS OFF )
+RTCVCC
B+
+5VL
+3VL
B
+5VALW
+3VALW
+VSB
+1.5V
+5VS
+3VS
+1.8VS
+1.5VS
+1.05VS
+0.75VS
+CPU_CORE
+VGA_CORE
+GFX_CORE
+VTT
+VRAM_1.5VS
+3VS_DGPU
+1.05VS_DGPU
C
Platform
Huron River
BTO Option Table
Function
description
explain
BTO
Optimus
IHDMI@
SKU CPU
Discrete (DIS@)
Clarksfield/ Arrandale
Optimus (OPT@)
HDMI
HDMI
Discrete
D
PCH
HM65
Arrandale HM65
CEC
DHDMI@
CEC@
E
Function
S0
S1
2 2
S3
S5 S4/AC
S5 S4/ Battery only
S5 S4/AC & Battery don't exist
O
O
O
O
O
O
O
O
O
O
O
X
O
O
O
O
O
X
O
O
O
O
X
X
O
X X
X
X X
OO
OO
X
X
description
explain
BTO
Function
description
explain
BTO
Function
PCH SM Bus Address
HEX
0001 0110 bSmart Battery
Address
1010 0000 bA0 H
1010 0100 bA4 H
EC SM Bus2 Address
PowerPower
+3VS
+3VS
+3VS
+3VS Light Sensor
Device
NVIDIA GPUHDMI-CEC 34 H 0011 0100 b 1001 1010 b
G-Sensor
96 H
9A H
40 H
52 H
1001 0110 bPCH
0100 0000 b
0101 0010 b
Power
+3VS
3 3
+3VS
+3VS
Device
DDR SO-DIMM 0
DDR SO-DIMM 1
WLAN/WIMAX
EC SM Bus1 Address
Device Address Address
+3VL
+3VL
4 4
+3VL Cap. Sensor Virtual I2C
HEX HEX
16 H
HEXDevice AddressPower
description
explain
BTO
MINI PCI-E SLOT
SLOT1SLOT2
WIMAX
WIMAX@
BLUE TOOTH
BLUE TOOTH G-SENSOR
BLUE TOOTH
BT@
CIR
CIR
CIR
CIR@
STATE
Full ON
S1(Power On Suspend)
S3 (Suspend to RAM)
S4 (Suspend to Disk)
S5 (Soft OFF)
G3 LOW LOWLOW
G-SENSOR
G-SENSOR
GSENSOR@
SIGNAL
Discrete Optimus
SLP_S3# SLP_S4# SLP_S5#
HIGH HIGHHIGH
LOW
LOW
Fingerprint
Fingerprint KB Light
Fingerprint
FP@
SKU
SKU
DIS@ OPT@
HIGH HIGHHIGH
HIGH
HIGH
LOW
HIGH
LOW LOWLOW
KB Light
KB Light
KBL@
LVDS
3D Panel
Discrete Optimus
EDP@
OPT@
Camera & Mic
Camera & Mic
Camera & Mic
CAM@
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY W ITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY W ITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
A
B
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY W ITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
200910/9 2010/01/23
200910/9 2010/01/23
200910/9 2010/01/23
C
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet of
Date: Sheet of
D
Date: Sheet of
Compal Electronics, Inc.
Notes List
Notes List
Notes List
PGRAA LA-7191P M/B
PGRAA LA-7191P M/B
PGRAA LA-7191P M/B
4 48Wednesday, Oct ober 20, 2010
4 48Wednesday, Oct ober 20, 2010
4 48Wednesday, Oct ober 20, 2010
E
0.1
0.1
0.1
5
@
@
PM_DRAM_PWR GD_R
C4871000P_0402_50V7K
C4871000P_0402_50V7K
12
@
@
12
D D
+1.05VS_VCCP
R47 62_0402_5%R47 62_0402_5%
R51 10K_0402_5%R51 10K_0402_5%
C C
PM_PWROK19,33
DRAMPWROK19
B B
12
12
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0_0402_5%
0_0402_5%
1 2
C4881000P_0402_50V7K
C4881000P_0402_50V7K
R312
R312
C93
C93
H_PWRGOOD
H_PROCHOT#
H_PWRGOOD
1
2
1
2
R384 0_0402_5%@R384 0_0402_5%@
1 2
+3VALW
U10
U10 74AHC1G09GW_TSSOP5
74AHC1G09GW_TSSOP5
5
P
B
4
O
A
G
3
SUSP9,36,43
PM_SYS_PWRGD_BUF
12
13
D
SUSP
D
2
G
G
S
S
H_PROCHOT#33,38
H_THERMTRIP#22
H_PM_SYNC19
H_PWRGOOD22
+1.5V_CPU
R340
R340 39_0402_5%
39_0402_5%
@
@
Q5
Q5
@
@
2N7002_SOT23-3
2N7002_SOT23-3
H_SNB_IVB#21
12
R339
R339 200_0402_5%
200_0402_5%
4
H_PECI33
H_SNB_IVB#
R450
R450
1 2
R14
R14
1 2
BUF_CPU_RST#
TP_SKTOCC#
H_CATERR#
H_PECI
H_PROCHOT#_R
56_0402_5%
56_0402_5%
H_THERMTRIP#_R
0_0402_5%
0_0402_5%
H_PM_SYNC
H_PWRGOOD
PM_DRAM_PWR GD_RPM_SYS_PWRGD_BUF
T1 PADT1 PAD
T2 PADT2 PAD
1 2
R454 130_0402_5%R454 130_0402_5%
JCPUB
JCPUB
PROC_SELECT#
C26
SNB_IVB#
AN34
SKTOCC#
AL33
CATERR#
AN33
PECI
AL32
PROCHOT#
AN32
THERMTRIP#
AM34
PM_SYNC
AP33
UNCOREPWRGOOD
V8
SM_DRAMPWR OK
AR33
RESET#
Sandy Bridge_rPGA_Rev0p61
Sandy Bridge_rPGA_Rev0p61
3
BCLK
BCLK#
MISCTHERMALPWR MANAGEMENT
MISCTHERMALPWR MANAGEMENT
DPLL_REF_SSCLK
DPLL_REF_SSCLK#
CLOCKS
CLOCKS
SM_DRAMRST#
SM_RCOMP[0] SM_RCOMP[1] SM_RCOMP[2]
DDR3
MISC
DDR3
MISC
PRDY#
PREQ#
TCK TMS
TRST#
TDI
TDO
DBR#
BPM#[0]
JTAG & BPM
JTAG & BPM
BPM#[1] BPM#[2] BPM#[3] BPM#[4] BPM#[5] BPM#[6] BPM#[7]
@
@
100 MHz
A28 A27
120 MHz
A16 A15
R8
AK1 A5 A4
AP29 AP27
AR26 AR27 AP30
AR28 AP26
AL35
AT28 AR29 AR30 AT30 AP32 AR31 AT31 AR32
CLK_CPU_DMI CLK_CPU_DMI#
CLK_CPU_DPLL CLK_CPU_DPLL#
H_DRAMRST#
SM_RCOMP_0
R1437 140_0402_1%R1437 140_0402_1%
SM_RCOMP_1
R1438 25.5_0402_1%R1438 25.5_0402_1%
SM_RCOMP_2
R1439 200_0402_1%R1439 200_0402_1%
XDP_PRDY# XDP_PREQ#
XDP_TCK_R XDP_TMS_R XDP_TRST#_R
XDP_TDI_R XDP_TDO_R
XDP_DBRESET#_R
XDP_BPM#0 XDP_BPM#1 XDP_BPM#2 XDP_BPM#3 XDP_BPM#4 XDP_BPM#5 XDP_BPM#6 XDP_BPM#7
H_DRAMRST# 7
R11 0_0402_5%@R11 0_0402 _5%@
1 2
2
CLK_CPU_DMI 18 CLK_CPU_DMI# 18
12 12 12
DDR3 Compensatio n Signals Layout Note:Plac e these resistors near P rocessor
T48PAD T 48PAD T49PAD T 49PAD
XDP_DBRESET#
T3PAD T3PAD T4PAD T4PAD T8PAD T8PAD T9PAD T9PAD T10PAD T 10PAD T45PAD T 45PAD T46PAD T 46PAD T47PAD T 47PAD
1
Stuff R41 and R42 if do not support eDP
+1.05VS_VCCP
CLK_CPU_DPLL#
CLK_CPU_DPLL
R36
R36
1 2
1K_0402_5%
1K_0402_5%
PU/PD for JTAG signals
XDP_TMS_R
XDP_TDI_R
XDP_TDO_R
XDP_TCK_R
XDP_TRST#_R
R42 1K_0402_5%R42 1K_0402_5%
1 2
R41 1K_0402_5%R41 1K_0402_5%
1 2
+3VS
XDP_DBRESET# 19
R28 51_0402_5%R28 51_0402_5%
R29 51_0402_5%R29 51_0402_5%
R30 51_0402_5%R30 51_0402_5%
R31 51_0402_5%R31 51_0402_5%
R32 51_0402_5%R32 51_0402_5%
+1.05VS_VCCP
12
12
12
12
12
FAN Control Circuit
Buffered Reset to CPU
R154
R154
0_0603_5%
0_0603_5%
2
FAN_SPEED133
40 mil
+FAN1
+3VS
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
C84
C84
PLT_RST# 21,27,28,29,30,33,34
U3
PLT_RST#
A A
U3
1
OE#
2
IN
3
GND
74AHC1G125GW_SOT353-5
74AHC1G125GW_SOT353-5
5
2
5
VCC
BUFO_CPU_RST# BUF _CPU_RST#
4
OUT
+1.05VS_VCCP
12
R69
R69 75_0402_5%
75_0402_5%
43_0402_1%
43_0402_1%
1 2
R155
R155
12
R209
R209 0_0402_5%
0_0402_5%
@
@
10U_0805_10V6K
10U_0805_10V6K
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COM PAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COM PAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COM PAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTRO NICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTRO NICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTRO NICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
200910/9 2010/01/23
200910/9 2010/01/23
200910/9 2010/01/23
Compal Secret Data
Compal Secret Data
Compal Secret Data
+5VS
2
C3
1
Deciphered Date
Deciphered Date
Deciphered Date
1A
@C3
@
1 2
+3VS
12
R3
R3 10K_0402_5%
10K_0402_5%
D86
D86
FANPWM
12
C4
C4
10U_0805_10V6K
10U_0805_10V6K
2
1
+5VS
1SS355TE-17_SOD323-2
1SS355TE-17_SOD323-2
1
C6
C6
0.01U_0402_25V7K
0.01U_0402_25V7K
@
@
2
D57
D57
1
221
FANPWM33
+FAN1
BAS16_SOT23-3
BAS16_SOT23-3
Close to Connector
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
Sandy Bridge_JTAG/XDP/FAN
Sandy Bridge_JTAG/XDP/FAN
Sandy Bridge_JTAG/XDP/FAN
PGRAA LA-7191P M/B
PGRAA LA-7191P M/B
PGRAA LA-7191P M/B
1
JFAN
JFAN
1
1
2
2
3
3
4
4
ACES_85204-0400N
ACES_85204-0400N
@
@
1
C379
C379
2
1000P_0402_50V7K
1000P_0402_50V7K
5 46Wednesday, October 20, 2010
5 46Wednesday, October 20, 2010
5 46Wednesday, October 20, 2010
0.1
0.1
0.1
5
4
3
2
1
+1.05VS_VCCP
R34
R34
24.9_0402_1%
JCPUA
D D
DMI_PTX_CRX_N019 DMI_PTX_CRX_N119 DMI_PTX_CRX_N219 DMI_PTX_CRX_N319
DMI_PTX_CRX_P019 DMI_PTX_CRX_P119 DMI_PTX_CRX_P219 DMI_PTX_CRX_P319
DMI_CTX_PRX_N019 DMI_CTX_PRX_N119 DMI_CTX_PRX_N219 DMI_CTX_PRX_N319
DMI_CTX_PRX_P019 DMI_CTX_PRX_P119 DMI_CTX_PRX_P219 DMI_CTX_PRX_P319
FDI_CTX_PRX_N019 FDI_CTX_PRX_N119 FDI_CTX_PRX_N219
C C
eDP_COMP signals should be shorted near balls and routed with typical impedance <25m ohm
B B
+1.05VS_VCCP
+1.05VS_VCCP
FDI_CTX_PRX_N319 FDI_CTX_PRX_N419 FDI_CTX_PRX_N519 FDI_CTX_PRX_N619 FDI_CTX_PRX_N719
FDI_CTX_PRX_P019 FDI_CTX_PRX_P119 FDI_CTX_PRX_P219 FDI_CTX_PRX_P319 FDI_CTX_PRX_P419 FDI_CTX_PRX_P519 FDI_CTX_PRX_P619 FDI_CTX_PRX_P719
FDI_FSYNC019 FDI_FSYNC119
FDI_INT19
FDI_LSYNC019 FDI_LSYNC119
R9 24.9_0402_1%R9 24.9_0402_1%
1 2
R33 10K_0402_5%R33 10K_0402_5%
1 2
DMI_PTX_CRX_N0 DMI_PTX_CRX_N1 DMI_PTX_CRX_N2 DMI_PTX_CRX_N3
DMI_PTX_CRX_P0 DMI_PTX_CRX_P1 DMI_PTX_CRX_P2 DMI_PTX_CRX_P3
DMI_CTX_PRX_N0 DMI_CTX_PRX_N1 DMI_CTX_PRX_N2 DMI_CTX_PRX_N3
DMI_CTX_PRX_P0 DMI_CTX_PRX_P1 DMI_CTX_PRX_P2 DMI_CTX_PRX_P3
FDI_CTX_PRX_N0 FDI_CTX_PRX_N1 FDI_CTX_PRX_N2 FDI_CTX_PRX_N3 FDI_CTX_PRX_N4 FDI_CTX_PRX_N5 FDI_CTX_PRX_N6 FDI_CTX_PRX_N7
FDI_CTX_PRX_P0 FDI_CTX_PRX_P1 FDI_CTX_PRX_P2 FDI_CTX_PRX_P3 FDI_CTX_PRX_P4 FDI_CTX_PRX_P5 FDI_CTX_PRX_P6 FDI_CTX_PRX_P7
FDI_FSYNC0 FDI_FSYNC1
FDI_INT
FDI_LSYNC0 FDI_LSYNC1
EDP_COMP
JCPUA
B27
DMI_RX#[0]
B25
DMI_RX#[1]
A25
DMI_RX#[2]
B24
DMI_RX#[3]
B28
DMI_RX[0]
B26
DMI_RX[1]
A24
DMI_RX[2]
B23
DMI_RX[3]
G21
DMI_TX#[0]
E22
DMI_TX#[1]
F21
DMI_TX#[2]
D21
DMI_TX#[3]
G22
DMI_TX[0]
D22
DMI_TX[1]
F20
DMI_TX[2]
C21
DMI_TX[3]
A21
FDI0_TX#[0]
H19
FDI0_TX#[1]
E19
FDI0_TX#[2]
F18
FDI0_TX#[3]
B21
FDI1_TX#[0]
C20
FDI1_TX#[1]
D18
FDI1_TX#[2]
E17
FDI1_TX#[3]
A22
FDI0_TX[0]
G19
FDI0_TX[1]
E20
FDI0_TX[2]
G18
FDI0_TX[3]
B20
FDI1_TX[0]
C19
FDI1_TX[1]
D19
FDI1_TX[2]
F17
FDI1_TX[3]
J18
FDI0_FSYNC
J17
FDI1_FSYNC
H20
FDI_INT
J19
FDI0_LSYNC
H17
FDI1_LSYNC
A18
eDP_COMPIO
A17
eDP_ICOMPO
B16
eDP_HPD
C15
eDP_AUX
D15
eDP_AUX#
C17
eDP_TX[0]
F16
eDP_TX[1]
C16
eDP_TX[2]
G15
eDP_TX[3]
C18
eDP_TX#[0]
E16
eDP_TX#[1]
D16
eDP_TX#[2]
F15
eDP_TX#[3]
Sandy Bridge_rPGA_Rev0p61
Sandy Bridge_rPGA_Rev0p61
PEG_ICOMPI
PEG_ICOMPO
PEG_RCOMPO
PEG_RX#[0] PEG_RX#[1] PEG_RX#[2] PEG_RX#[3] PEG_RX#[4] PEG_RX#[5]
DMI
DMI
Intel(R) FDI
Intel(R) FDI
eDP
eDP
PEG_RX#[6] PEG_RX#[7] PEG_RX#[8]
PEG_RX#[9] PEG_RX#[10] PEG_RX#[11] PEG_RX#[12] PEG_RX#[13] PEG_RX#[14] PEG_RX#[15]
PEG_RX[10]
PEG_RX[11]
PEG_RX[12]
PEG_RX[13]
PEG_RX[14]
PEG_RX[15]
PEG_TX#[0]
PEG_TX#[1]
PEG_TX#[2]
PEG_TX#[3]
PEG_TX#[4]
PEG_TX#[5]
PEG_TX#[6]
PEG_TX#[7]
PEG_TX#[8]
PEG_TX#[9] PEG_TX#[10] PEG_TX#[11]
PCI EXPRESS* - GRAPHICS
PCI EXPRESS* - GRAPHICS
PEG_TX#[12] PEG_TX#[13] PEG_TX#[14] PEG_TX#[15]
PEG_TX[10]
PEG_TX[11]
PEG_TX[12]
PEG_TX[13]
PEG_TX[14]
PEG_TX[15]
PEG_RX[0] PEG_RX[1] PEG_RX[2] PEG_RX[3] PEG_RX[4] PEG_RX[5] PEG_RX[6] PEG_RX[7] PEG_RX[8] PEG_RX[9]
PEG_TX[0] PEG_TX[1] PEG_TX[2] PEG_TX[3] PEG_TX[4] PEG_TX[5] PEG_TX[6] PEG_TX[7] PEG_TX[8] PEG_TX[9]
J22 J21 H22
K33 M35 L34 J35 J32 H34 H31 G33 G30 F35 E34 E32 D33 D31 B33 C32
J33 L35 K34 H35 H32 G34 G31 F33 F30 E35 E33 F32 D34 E31 C33 B32
M29 M32 M31 L32 L29 K31 K28 J30 J28 H29 G27 E29 F27 D28 F26 E25
M28 M33 M30 L31 L28 K30 K27 J29 J27 H28 G28 E28 F28 D27 E26 D25
@
@
PEG_COMP
PCIE_GTX_C_CRX_N0 PCIE_GTX_C_CRX_N1 PCIE_GTX_C_CRX_N2 PCIE_GTX_C_CRX_N3 PCIE_GTX_C_CRX_N4 PCIE_GTX_C_CRX_N5 PCIE_GTX_C_CRX_N6 PCIE_GTX_C_CRX_N7 PCIE_GTX_C_CRX_N8 PCIE_GTX_C_CRX_N9 PCIE_GTX_C_CRX_N10 PCIE_GTX_C_CRX_N11 PCIE_GTX_C_CRX_N12 PCIE_GTX_C_CRX_N13 PCIE_GTX_C_CRX_N14 PCIE_GTX_C_CRX_N15
PCIE_GTX_C_CRX_P0 PCIE_GTX_C_CRX_P1 PCIE_GTX_C_CRX_P2 PCIE_GTX_C_CRX_P3 PCIE_GTX_C_CRX_P4 PCIE_GTX_C_CRX_P5 PCIE_GTX_C_CRX_P6 PCIE_GTX_C_CRX_P7 PCIE_GTX_C_CRX_P8 PCIE_GTX_C_CRX_P9 PCIE_GTX_C_CRX_P10 PCIE_GTX_C_CRX_P11 PCIE_GTX_C_CRX_P12 PCIE_GTX_C_CRX_P13 PCIE_GTX_C_CRX_P14 PCIE_GTX_C_CRX_P15
PCIE_CTX_GRX_N0 PCIE_CTX_GRX_N1 PCIE_CTX_GRX_N2 PCIE_CTX_GRX_N3 PCIE_CTX_GRX_N4 PCIE_CTX_GRX_N5 PCIE_CTX_GRX_N6 PCIE_CTX_GRX_N7 PCIE_CTX_GRX_N8 PCIE_CTX_GRX_N9 PCIE_CTX_GRX_N10 PCIE_CTX_GRX_N11 PCIE_CTX_GRX_N12 PCIE_CTX_GRX_N13 PCIE_CTX_GRX_N14 PCIE_CTX_GRX_N15
PCIE_CTX_GRX_P0 PCIE_CTX_GRX_P1 PCIE_CTX_GRX_P2 PCIE_CTX_GRX_P3 PCIE_CTX_GRX_P4 PCIE_CTX_GRX_P5 PCIE_CTX_GRX_P6 PCIE_CTX_GRX_P7 PCIE_CTX_GRX_P8 PCIE_CTX_GRX_P9 PCIE_CTX_GRX_P10 PCIE_CTX_GRX_P11 PCIE_CTX_GRX_P12 PCIE_CTX_GRX_P13 PCIE_CTX_GRX_P14 PCIE_CTX_GRX_P15
Close to CPU
A A
5
FDI_INT
FDI_FSYNC0
FDI_FSYNC1
FDI_LSYNC0
FDI_LSYNC1
DIS@
DIS@
1 2
R689 1K_0402_5%
R689 1K_0402_5%
DIS@
DIS@
1 2
R690 1K_0402_5%
R690 1K_0402_5%
DIS@
DIS@
1 2
R695 1K_0402_5%
R695 1K_0402_5%
DIS@
DIS@
1 2
R696 1K_0402_5%
R696 1K_0402_5%
DIS@
DIS@
1 2
R697 1K_0402_5%
R697 1K_0402_5%
4
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION O F R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION O F R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION O F R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELECTRONICS, INC.
24.9_0402_1%
C520 .1U_0402_16V7KC520 .1U_0402_16V7K C521 .1U_0402_16V7KC521 .1U_0402_16V7K C522 .1U_0402_16V7KC522 .1U_0402_16V7K C523 .1U_0402_16V7KC523 .1U_0402_16V7K C524 .1U_0402_16V7KC524 .1U_0402_16V7K C525 .1U_0402_16V7KC525 .1U_0402_16V7K C526 .1U_0402_16V7KC526 .1U_0402_16V7K C527 .1U_0402_16V7KC527 .1U_0402_16V7K C528 .1U_0402_16V7KC528 .1U_0402_16V7K C529 .1U_0402_16V7KC529 .1U_0402_16V7K C530 .1U_0402_16V7KC530 .1U_0402_16V7K C531 .1U_0402_16V7KC531 .1U_0402_16V7K C532 .1U_0402_16V7KC532 .1U_0402_16V7K C533 .1U_0402_16V7KC533 .1U_0402_16V7K C534 .1U_0402_16V7KC534 .1U_0402_16V7K C535 .1U_0402_16V7KC535 .1U_0402_16V7K
C536 .1U_0402_16V7KC536 .1U_0402_16V7K C537 .1U_0402_16V7KC537 .1U_0402_16V7K C538 .1U_0402_16V7KC538 .1U_0402_16V7K C539 .1U_0402_16V7KC539 .1U_0402_16V7K C540 .1U_0402_16V7KC540 .1U_0402_16V7K C541 .1U_0402_16V7KC541 .1U_0402_16V7K C542 .1U_0402_16V7KC542 .1U_0402_16V7K C543 .1U_0402_16V7KC543 .1U_0402_16V7K C544 .1U_0402_16V7KC544 .1U_0402_16V7K C545 .1U_0402_16V7KC545 .1U_0402_16V7K C546 .1U_0402_16V7KC546 .1U_0402_16V7K C547 .1U_0402_16V7KC547 .1U_0402_16V7K C548 .1U_0402_16V7KC548 .1U_0402_16V7K C549 .1U_0402_16V7KC549 .1U_0402_16V7K C550 .1U_0402_16V7KC550 .1U_0402_16V7K C551 .1U_0402_16V7KC551 .1U_0402_16V7K
C39 .1U_0402_16V7KC39 .1U_0402_16V7K C40 .1U_0402_16V7KC40 .1U_0402_16V7K C41 .1U_0402_16V7KC41 .1U_0402_16V7K C42 .1U_0402_16V7KC42 .1U_0402_16V7K C43 .1U_0402_16V7KC43 .1U_0402_16V7K C44 .1U_0402_16V7KC44 .1U_0402_16V7K C45 .1U_0402_16V7KC45 .1U_0402_16V7K C46 .1U_0402_16V7KC46 .1U_0402_16V7K C47 .1U_0402_16V7KC47 .1U_0402_16V7K C48 .1U_0402_16V7KC48 .1U_0402_16V7K C49 .1U_0402_16V7KC49 .1U_0402_16V7K C50 .1U_0402_16V7KC50 .1U_0402_16V7K C52 .1U_0402_16V7KC52 .1U_0402_16V7K C51 .1U_0402_16V7KC51 .1U_0402_16V7K C59 .1U_0402_16V7KC59 .1U_0402_16V7K C53 .1U_0402_16V7KC53 .1U_0402_16V7K
C60 .1U_0402_16V7KC60 .1U_0402_16V7K C72 .1U_0402_16V7KC72 .1U_0402_16V7K C73 .1U_0402_16V7KC73 .1U_0402_16V7K C74 .1U_0402_16V7KC74 .1U_0402_16V7K C76 .1U_0402_16V7KC76 .1U_0402_16V7K C75 .1U_0402_16V7KC75 .1U_0402_16V7K C78 .1U_0402_16V7KC78 .1U_0402_16V7K C77 .1U_0402_16V7KC77 .1U_0402_16V7K C62 .1U_0402_16V7KC62 .1U_0402_16V7K C61 .1U_0402_16V7KC61 .1U_0402_16V7K C67 .1U_0402_16V7KC67 .1U_0402_16V7K C66 .1U_0402_16V7KC66 .1U_0402_16V7K C69 .1U_0402_16V7KC69 .1U_0402_16V7K C68 .1U_0402_16V7KC68 .1U_0402_16V7K C71 .1U_0402_16V7KC71 .1U_0402_16V7K C70 .1U_0402_16V7KC70 .1U_0402_16V7K
Typ- suggest 220nF. The change in AC capacitor value from 100nF to 220nF is to enable compatibility with future platforms having PCIE Gen3 (8GT/s)
200910/9 2010/01/23
200910/9 2010/01/23
200910/9 2010/01/23
3
PEG_ICOMPI and RCOMPO signals should be shorted and routed with - max length = 500 mils - typical
12
impedance = 43 m ohm (4 mils) PEG_ICOMPO signals should be routed with ­max length = 500 mils
- typical impedance = 14.5 m ohm (12 mils)
1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2
1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2
1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2
1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
PCIE_GTX_CRX_N0 PCIE_GTX_CRX_N1 PCIE_GTX_CRX_N2 PCIE_GTX_CRX_N3 PCIE_GTX_CRX_N4 PCIE_GTX_CRX_N5 PCIE_GTX_CRX_N6 PCIE_GTX_CRX_N7 PCIE_GTX_CRX_N8 PCIE_GTX_CRX_N9 PCIE_GTX_CRX_N10 PCIE_GTX_CRX_N11 PCIE_GTX_CRX_N12 PCIE_GTX_CRX_N13 PCIE_GTX_CRX_N14 PCIE_GTX_CRX_N15
PCIE_GTX_CRX_P0 PCIE_GTX_CRX_P1 PCIE_GTX_CRX_P2 PCIE_GTX_CRX_P3 PCIE_GTX_CRX_P4 PCIE_GTX_CRX_P5 PCIE_GTX_CRX_P6 PCIE_GTX_CRX_P7 PCIE_GTX_CRX_P8 PCIE_GTX_CRX_P9 PCIE_GTX_CRX_P10 PCIE_GTX_CRX_P11 PCIE_GTX_CRX_P12 PCIE_GTX_CRX_P13 PCIE_GTX_CRX_P14 PCIE_GTX_CRX_P15
PCIE_CTX_C_GRX_N0 PCIE_CTX_C_GRX_N1 PCIE_CTX_C_GRX_N2 PCIE_CTX_C_GRX_N3 PCIE_CTX_C_GRX_N4 PCIE_CTX_C_GRX_N5 PCIE_CTX_C_GRX_N6 PCIE_CTX_C_GRX_N7 PCIE_CTX_C_GRX_N8
PCIE_CTX_C_GRX_N9 PCIE_CTX_C_GRX_N10 PCIE_CTX_C_GRX_N11 PCIE_CTX_C_GRX_N12 PCIE_CTX_C_GRX_N13 PCIE_CTX_C_GRX_N14 PCIE_CTX_C_GRX_N15
PCIE_CTX_C_GRX_P0
PCIE_CTX_C_GRX_P1
PCIE_CTX_C_GRX_P2
PCIE_CTX_C_GRX_P3
PCIE_CTX_C_GRX_P4
PCIE_CTX_C_GRX_P5
PCIE_CTX_C_GRX_P6
PCIE_CTX_C_GRX_P7
PCIE_CTX_C_GRX_P8
PCIE_CTX_C_GRX_P9
PCIE_CTX_C_GRX_P10 PCIE_CTX_C_GRX_P11 PCIE_CTX_C_GRX_P12 PCIE_CTX_C_GRX_P13 PCIE_CTX_C_GRX_P14 PCIE_CTX_C_GRX_P15
PCIE_GTX_CRX_N[0..15] 13
PCIE_GTX_CRX_P[0..15] 13
PCIE_CTX_C_GRX_N[0..15] 13
PCIE_CTX_C_GRX_P[0..15] 13
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet of
Date: Sheet of
2
Date: Sheet of
Compal Electronics, Inc.
Sandy Bridge_DMI/PEG/FDI
Sandy Bridge_DMI/PEG/FDI
Sandy Bridge_DMI/PEG/FDI
PGRAA LA-7191P M/B
PGRAA LA-7191P M/B
PGRAA LA-7191P M/B
6 48Wednesday, October 20, 2010
6 48Wednesday, October 20, 2010
6 48Wednesday, October 20, 2010
1
0.1
0.1
0.1
5
JCPUC
F10
G10
N10
M10
AG6 AG5 AK6 AK5 AH5 AH6
AJ5 AJ6 AJ8
AK8
AJ9 AK9 AH8 AH9
AL9
AL8
AP11
AN11
AL12 AM12 AM11
AL11 AP12 AN12
AJ14 AH14
AL15 AK15
AL14 AK14
AJ15 AH15
AE10
AF10
AE8 AD9
AF9
M8
M9
M7
C5 D5 D3 D2 D6 C6 C2 C3
F8
G9 F9 F7 G8 G7 K4 K5 K1
J1 J5 J4 J2
K2
N8 N7
N9
V6
JCPUC
SA_DQ[0] SA_DQ[1] SA_DQ[2] SA_DQ[3] SA_DQ[4] SA_DQ[5] SA_DQ[6] SA_DQ[7] SA_DQ[8] SA_DQ[9] SA_DQ[10] SA_DQ[11] SA_DQ[12] SA_DQ[13] SA_DQ[14] SA_DQ[15] SA_DQ[16] SA_DQ[17] SA_DQ[18] SA_DQ[19] SA_DQ[20] SA_DQ[21] SA_DQ[22] SA_DQ[23] SA_DQ[24] SA_DQ[25] SA_DQ[26] SA_DQ[27] SA_DQ[28] SA_DQ[29] SA_DQ[30] SA_DQ[31] SA_DQ[32] SA_DQ[33] SA_DQ[34] SA_DQ[35] SA_DQ[36] SA_DQ[37] SA_DQ[38] SA_DQ[39] SA_DQ[40] SA_DQ[41] SA_DQ[42] SA_DQ[43] SA_DQ[44] SA_DQ[45] SA_DQ[46] SA_DQ[47] SA_DQ[48] SA_DQ[49] SA_DQ[50] SA_DQ[51] SA_DQ[52] SA_DQ[53] SA_DQ[54] SA_DQ[55] SA_DQ[56] SA_DQ[57] SA_DQ[58] SA_DQ[59] SA_DQ[60] SA_DQ[61] SA_DQ[62] SA_DQ[63]
SA_BS[0] SA_BS[1] SA_BS[2]
SA_CAS# SA_RAS# SA_WE#
DDR_A_D[0..63]11
DDR_A_D0 DDR_A_D1 DDR_A_D2 DDR_A_D3
D D
C C
B B
DDR_A_BS011 DDR_A_BS111 DDR_A_BS211
DDR_A_CAS#11 DDR_A_RAS#11
DDR_A_WE#11
DDR_A_D4 DDR_A_D5 DDR_A_D6 DDR_A_D7 DDR_A_D8 DDR_A_D9 DDR_A_D10 DDR_A_D11 DDR_A_D12 DDR_A_D13 DDR_A_D14 DDR_A_D15 DDR_A_D16 DDR_A_D17 DDR_A_D18 DDR_A_D19 DDR_A_D20 DDR_A_D21 DDR_A_D22 DDR_A_D23 DDR_A_D24 DDR_A_D25 DDR_A_D26 DDR_A_D27 DDR_A_D28 DDR_A_D29 DDR_A_D30 DDR_A_D31 DDR_A_D32 DDR_A_D33 DDR_A_D34 DDR_A_D35 DDR_A_D36 DDR_A_D37 DDR_A_D38 DDR_A_D39 DDR_A_D40 DDR_A_D41 DDR_A_D42 DDR_A_D43 DDR_A_D44 DDR_A_D45 DDR_A_D46 DDR_A_D47 DDR_A_D48 DDR_A_D49 DDR_A_D50 DDR_A_D51 DDR_A_D52 DDR_A_D53 DDR_A_D54 DDR_A_D55 DDR_A_D56 DDR_A_D57 DDR_A_D58 DDR_A_D59 DDR_A_D60 DDR_A_D61 DDR_A_D62 DDR_A_D63
DDR_A_BS0 DDR_A_BS1 DDR_A_BS2
DDR_A_CAS# DDR_A_RAS# DDR_A_WE#
4
DDRA_CLK0
AB6
SA_CLK[0]
SA_CLK#[0]
SA_CKE[0]
SA_CLK[1]
SA_CLK#[1]
SA_CKE[1]
SA_CLK[2]
SA_CLK#[2]
SA_CKE[2]
SA_CLK[3]
SA_CLK#[3]
SA_CKE[3]
SA_CS#[0] SA_CS#[1] SA_CS#[2] SA_CS#[3]
SA_ODT[0]
SA_ODT[1] SA_ODT[2] SA_ODT[3]
SA_DQS#[0] SA_DQS#[1] SA_DQS#[2] SA_DQS#[3] SA_DQS#[4] SA_DQS#[5] SA_DQS#[6] SA_DQS#[7]
SA_DQS[0] SA_DQS[1] SA_DQS[2] SA_DQS[3] SA_DQS[4] SA_DQS[5] SA_DQS[6] SA_DQS[7]
DDR SYSTEM MEMORY A
DDR SYSTEM MEMORY A
SA_MA[0] SA_MA[1] SA_MA[2] SA_MA[3] SA_MA[4] SA_MA[5] SA_MA[6] SA_MA[7] SA_MA[8]
SA_MA[9] SA_MA[10] SA_MA[11] SA_MA[12] SA_MA[13] SA_MA[14] SA_MA[15]
DDRA_CLK0#
AA6
DDRA_CKE0
V9
DDRA_CLK1 DDRB_ CLK1
AA5
DDRA_CLK1# DDRB_ CLK1#
AB5
DDRA_CKE1 DDRB_CKE1
V10
AB4 AA4 W9
AB3 AA3 W10
DDRA_SCS0# DDRB_SCS0#
AK3
DDRA_SCS1#
AL3 AG1 AH1
DDRA_ODT0 DDRB_ODT0
AH3
DDRA_ODT1
AG3 AG2 AH2
DDR_A_DQS#0
C4
DDR_A_DQS#1
G6
DDR_A_DQS#2
J3
DDR_A_DQS#3
M6
DDR_A_DQS#4
AL6
DDR_A_DQS#5
AM8
DDR_A_DQS#6
AR12
DDR_A_DQS#7
AM15
DDR_A_DQS0
D4
DDR_A_DQS1
F6
DDR_A_DQS2
K3
DDR_A_DQS3
N6
DDR_A_DQS4
AL5
DDR_A_DQS5
AM9
DDR_A_DQS6
AR11
DDR_A_DQS7
AM14
DDR_A_MA0
AD10
DDR_A_MA1
W1
DDR_A_MA2
W2
DDR_A_MA3
W7
DDR_A_MA4
V3
DDR_A_MA5
V2
DDR_A_MA6
W3
DDR_A_MA7
W6
DDR_A_MA8
V1
DDR_A_MA9
W5
DDR_A_MA10
AD8
DDR_A_MA11
V4
DDR_A_MA12
W4
DDR_A_MA13
AF8
DDR_A_MA14
V5
DDR_A_MA15
V7
3
JCPUD
AM5 AM6 AR3
AN3 AN2 AN1
AN9
AN8 AR6 AR5 AR9
AJ11
AH11
AR8
AJ12
AH12
AT11 AN14 AR14
AT14
AT12 AN15 AR15
AT15
AA10
JCPUD
C9 A7
D10
C8 A9 A8 D9 D8 G4 F4 F1 G1 G5 F5 F2 G2 J7 J8
K10
K9 J9
J10
K8
K7 M5 N4 N2 N1 M4 N5 M2 M1
AP3
AP2 AP5
AT5 AT6 AP6
AT8 AT9
AA9 AA7
R6
AB8 AB9
DDR_B_D[0..63]12
DDRA_CLK0 11 DDRB_CLK0 12 DDRA_CLK0# 11 DDRA_CKE0 11 DDRB_CKE0 12
DDRA_CLK1 11 DDRA_CLK1# 11 DDRB_CLK1# 12 DDRA_CKE1 11
DDRA_SCS0# 11 DDRA_SCS1# 11 DDRB_SCS1# 12
DDRA_ODT0 11 DDRB_ODT0 12 DDRA_ODT1 11 DDRB_ODT1 12
DDR_A_DQS#[0..7] 11
DDR_A_DQS[0..7] 11
DDR_A_MA[0..15] 11
DDR_B_BS012 DDR_B_BS112 DDR_B_BS212
DDR_B_CAS#12 DDR_B_RAS#12
DDR_B_WE#12
DDR_B_D0 DDR_B_D1 DDR_B_D2 DDR_B_D3 DDR_B_D4 DDR_B_D5 DDR_B_D6 DDR_B_D7 DDR_B_D8 DDR_B_D9 DDR_B_D10 DDR_B_D11 DDR_B_D12 DDR_B_D13 DDR_B_D14 DDR_B_D15 DDR_B_D16 DDR_B_D17 DDR_B_D18 DDR_B_D19 DDR_B_D20 DDR_B_D21 DDR_B_D22 DDR_B_D23 DDR_B_D24 DDR_B_D25 DDR_B_D26 DDR_B_D27 DDR_B_D28 DDR_B_D29 DDR_B_D30 DDR_B_D31 DDR_B_D32 DDR_B_D33 DDR_B_D34 DDR_B_D35 DDR_B_D36 DDR_B_D37 DDR_B_D38 DDR_B_D39 DDR_B_D40 DDR_B_D41 DDR_B_D42 DDR_B_D43 DDR_B_D44 DDR_B_D45 DDR_B_D46 DDR_B_D47 DDR_B_D48 DDR_B_D49 DDR_B_D50 DDR_B_D51 DDR_B_D52 DDR_B_D53 DDR_B_D54 DDR_B_D55 DDR_B_D56 DDR_B_D57 DDR_B_D58 DDR_B_D59 DDR_B_D60 DDR_B_D61 DDR_B_D62 DDR_B_D63
DDR_B_BS0 DDR_B_BS1 DDR_B_BS2
DDR_B_CAS# DDR_B_RAS# DDR_B_WE#
SB_DQ[0] SB_DQ[1] SB_DQ[2] SB_DQ[3] SB_DQ[4] SB_DQ[5] SB_DQ[6] SB_DQ[7] SB_DQ[8] SB_DQ[9] SB_DQ[10] SB_DQ[11] SB_DQ[12] SB_DQ[13] SB_DQ[14] SB_DQ[15] SB_DQ[16] SB_DQ[17] SB_DQ[18] SB_DQ[19] SB_DQ[20] SB_DQ[21] SB_DQ[22] SB_DQ[23] SB_DQ[24] SB_DQ[25] SB_DQ[26] SB_DQ[27] SB_DQ[28] SB_DQ[29] SB_DQ[30] SB_DQ[31] SB_DQ[32] SB_DQ[33] SB_DQ[34] SB_DQ[35] SB_DQ[36] SB_DQ[37] SB_DQ[38] SB_DQ[39] SB_DQ[40] SB_DQ[41] SB_DQ[42] SB_DQ[43] SB_DQ[44] SB_DQ[45] SB_DQ[46] SB_DQ[47] SB_DQ[48] SB_DQ[49] SB_DQ[50] SB_DQ[51] SB_DQ[52] SB_DQ[53] SB_DQ[54] SB_DQ[55] SB_DQ[56] SB_DQ[57] SB_DQ[58] SB_DQ[59] SB_DQ[60] SB_DQ[61] SB_DQ[62] SB_DQ[63]
SB_BS[0] SB_BS[1] SB_BS[2]
SB_CAS# SB_RAS# SB_WE#
2
AE2
SB_CLK[0]
AD2
SB_CLK#[0]
R9
SB_CKE[0]
AE1
SB_CLK[1]
AD1
SB_CLK#[1]
R10
SB_CKE[1]
AB2
SB_CLK[2]
AA2
SB_CLK#[2]
T9
SB_CKE[2]
AA1
SB_CLK[3]
AB1
SB_CLK#[3]
T10
SB_CKE[3]
AD3
SB_CS#[0]
AE3
SB_CS#[1]
AD6
SB_CS#[2]
AE6
SB_CS#[3]
AE4
SB_ODT[0]
AD4
SB_ODT[1]
AD5
SB_ODT[2]
AE5
SB_ODT[3]
DDR_B_DQS#0
D7
SB_DQS#[0] SB_DQS#[1] SB_DQS#[2] SB_DQS#[3] SB_DQS#[4] SB_DQS#[5] SB_DQS#[6] SB_DQS#[7]
SB_DQS[0] SB_DQS[1] SB_DQS[2] SB_DQS[3] SB_DQS[4] SB_DQS[5] SB_DQS[6]
DDR SYSTEM MEMORY B
DDR SYSTEM MEMORY B
SB_DQS[7]
SB_MA[0] SB_MA[1] SB_MA[2] SB_MA[3] SB_MA[4] SB_MA[5] SB_MA[6] SB_MA[7] SB_MA[8]
SB_MA[9] SB_MA[10] SB_MA[11] SB_MA[12] SB_MA[13] SB_MA[14] SB_MA[15]
F3 K6 N3 AN5 AP9 AK12 AP15
C7 G3 J6 M3 AN6 AP8 AK11 AP14
AA8 T7 R7 T6 T2 T4 T3 R2 T5 R3 AB7 R1 T1 AB10 R5 R4
DDR_B_DQS#1 DDR_B_DQS#2 DDR_B_DQS#3 DDR_B_DQS#4 DDR_B_DQS#5 DDR_B_DQS#6 DDR_B_DQS#7
DDRB_CLK0 DDRB_CLK0# DDRB_CKE0
DDRB_SCS1#
DDRB_ODT1
DDR_B_DQS0 DDR_B_DQS1 DDR_B_DQS2 DDR_B_DQS3 DDR_B_DQS4 DDR_B_DQS5 DDR_B_DQS6 DDR_B_DQS7
DDR_B_MA0 DDR_B_MA1 DDR_B_MA2 DDR_B_MA3 DDR_B_MA4 DDR_B_MA5 DDR_B_MA6 DDR_B_MA7 DDR_B_MA8
DDR_B_MA9 DDR_B_MA10 DDR_B_MA11 DDR_B_MA12 DDR_B_MA13 DDR_B_MA14 DDR_B_MA15
1
DDRB_CLK0# 12
DDRB_CLK1 12
DDRB_CKE1 12
DDRB_SCS0# 12
DDR_B_DQS#[0..7] 12
DDR_B_DQS[0..7] 12
DDR_B_MA[0..15] 12
Sandy Bridge_rPGA_Rev0p61
Sandy Bridge_rPGA_Rev0p61
Sandy Bridge_rPGA_Rev0p61
R466
R466
0_0402_5%
0_0402_5%
1 2
@
@
Q14
Q14
D
S
D
S
1 2
13
BSS138_NL_SOT23-3
BSS138_NL_SOT23-3
G
G
2
1
C140
C140
0.047U_0402_25V6K
0.047U_0402_25V6K
2
H_DRAMRST#5
R464
R464
4.99K_0402_1%
A A
DRAMRST_CNTRL_PC H18
5
4.99K_0402_1%
DRAMRST_CNTRL
1 2
R463 0_0402 _5%R463 0_0402 _5%
1K_0402_5%
1K_0402_5%
DDR3_DRAMRST#_RH_DRAMRST#
@
@
+1.5V
12
R465
R465
R467
R467 1K_0402_5%
1K_0402_5%
1 2
4
SM_DRAMRST# 11,12
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COM PAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COM PAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COM PAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTRO NICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTRO NICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTRO NICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
200910/9 2010/01/23
200910/9 2010/01/23
200910/9 2010/01/23
3
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Sandy Bridge_rPGA_Rev0p61
2
@
@
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
Sandy Bridge_DDR3
Sandy Bridge_DDR3
Sandy Bridge_DDR3
PGRAA LA-7191P M/B
PGRAA LA-7191P M/B
PGRAA LA-7191P M/B
7 48Wednesday, October 20, 2010
7 48Wednesday, October 20, 2010
7 48Wednesday, October 20, 2010
1
0.1
0.1
0.1
5
4
3
2
1
+CPU_CORE
D D
C C
B B
A A
JCPUF
JCPUF
94A (Quad Core 45W) 53A (SV 35W)
AG35
VCC1
AG34
VCC2
AG33
VCC3
AG32
VCC4
AG31
VCC5
AG30
VCC6
AG29
VCC7
AG28
VCC8
AG27
VCC9
AG26
VCC10
AF35
VCC11
AF34
VCC12
AF33
VCC13
AF32
VCC14
AF31
VCC15
AF30
VCC16
AF29
VCC17
AF28
VCC18
AF27
VCC19
AF26
VCC20
AD35
VCC21
AD34
VCC22
AD33
VCC23
AD32
VCC24
AD31
VCC25
AD30
VCC26
AD29
VCC27
AD28
VCC28
AD27
VCC29
AD26
VCC30
AC35
VCC31
AC34
VCC32
AC33
VCC33
AC32
VCC34
AC31
VCC35
AC30
VCC36
AC29
VCC37
AC28
VCC38
AC27
VCC39
AC26
VCC40
AA35
VCC41
AA34
VCC42
AA33
VCC43
AA32
VCC44
AA31
VCC45
AA30
VCC46
AA29
VCC47
AA28
VCC48
AA27
VCC49
AA26
VCC50
Y35
VCC51
Y34
VCC52
Y33
VCC53
Y32
VCC54
Y31
VCC55
Y30
VCC56
Y29
VCC57
Y28
VCC58
Y27
VCC59
Y26
VCC60
V35
VCC61
V34
VCC62
V33
VCC63
V32
VCC64
V31
VCC65
V30
VCC66
V29
VCC67
V28
VCC68
V27
VCC69
V26
VCC70
U35
VCC71
U34
VCC72
U33
VCC73
U32
VCC74
U31
VCC75
U30
VCC76
U29
VCC77
U28
VCC78
U27
VCC79
U26
VCC80
R35
VCC81
R34
VCC82
R33
VCC83
R32
VCC84
R31
VCC85
R30
VCC86
R29
VCC87
R28
VCC88
R27
VCC89
R26
VCC90
P35
VCC91
P34
VCC92
P33
VCC93
P32
VCC94
P31
VCC95
P30
VCC96
P29
VCC97
P28
VCC98
P27
VCC99
P26
VCC100
Sandy Bridge_rPGA_Rev0p6 1
Sandy Bridge_rPGA_Rev0p6 1
POWER
POWER
PEG AND DDR
PEG AND DDR
CORE SUPPLY
CORE SUPPLY
VSS_SENSE_VCCIO
SENSE LINES SVID
SENSE LINES SVID
5
8.5A
VCCIO1 VCCIO2 VCCIO3 VCCIO4 VCCIO5 VCCIO6 VCCIO7 VCCIO8
VCCIO9 VCCIO10 VCCIO11 VCCIO12 VCCIO13 VCCIO14 VCCIO15 VCCIO16 VCCIO17 VCCIO18 VCCIO19 VCCIO20 VCCIO21 VCCIO22 VCCIO23 VCCIO24
VCCIO25 VCCIO26 VCCIO27 VCCIO28 VCCIO29 VCCIO30 VCCIO31 VCCIO32 VCCIO33 VCCIO34 VCCIO35 VCCIO36 VCCIO37 VCCIO38 VCCIO39
VCCIO40
VIDALERT#
VIDSCLK VIDSOUT
VCC_SENSE VSS_SENSE
VCCIO_SENSE VSSIO_SENSE
@
@
22U_0805_6.3V6M
22U_0805_6.3V6M
AH13 AH10
C146
C146
AG10 AC10 Y10 U10 P10 L10 J14 J13 J12 J11
C147
C147
H14 H12 H11 G14 G13
22U_0805_6.3V6M
22U_0805_6.3V6M
G12 F14 F13 F12 F11 E14 E12
Bottom Socket Cavity x 5
E11 D14 D13 D12 D11 C14 C13 C12 C11 B14 B12 A14 A13 A12 A11
J23
H_CPU_SVIDALRT#
AJ29
H_CPU_SVIDCLK
AJ30
H_CPU_SVIDDAT
AJ28
VCCSENSE_R
AJ35
VSSSENSE_R
AJ34
VCCIO_SENSE
B10 A10
R102
R102 0_0402_5%
0_0402_5%
1 2
22U_0805_6.3V6M
22U_0805_6.3V6M
1
1
C143
C143
C144
C144
2
2
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
1
1
C145
C145
C163
C163
2
2
22U_0805_6.3V6M
22U_0805_6.3V6M
12
R65 0_04 02_5%R65 0_04 02_5%
1 2
R52 0_04 02_5%R52 0_04 02_5%
1 2
R105
R105 100_0402_1%
100_0402_1%
@
@
1 2
@
@
R70
R70 130_0402_5%
130_0402_5%
+1.05VS_VCCP
Close to CPU
4
+1.05VS_VCCP Decoupling: SPEC => 2X 330U (17m ohm), 12X 22U
TOP Socket Cavity x 7
22U_0805_6.3V6M
22U_0805_6.3V6M
1
1
C141
C141
2
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
1
C153
C153
@
@
2
1 2
R67 43_0402_1%R67 43_0402_1%
1 2
R63 0 _0402_5%R63 0 _0402_5%
1 2
R66 0 _0402_5%R66 0 _0402_5%
VCCIO_SENSE 4 3
C137
C137
2
1
C160
C160
@
@
2
22U_0805_6.3V6M
22U_0805_6.3V6M
+1.05VS_VCCP+1.05VS_VCCP
1
C136
C136
2
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
1
C152
C152
@
@
2
12
R68
R68 75_0402_5%
75_0402_5%
+CPU_CORE
R64
R64 100_0402_1%
100_0402_1%
1 2
12
R62
R62 100_0402_1%
100_0402_1%
+1.05VS_VCCP
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
1
C135
C135
2
1
C139
C139
@
@
2
22U_0805_6.3V6M
22U_0805_6.3V6M
330U_2.5V_M_R17
330U_2.5V_M_R17
VR_SVID_ALRT# 44 VR_SVID_CLK 44 VR_SVID_DAT 44
Pull high resistor on VR side
22U_0805_6.3V6M
1
1
1
2
22U_0805_6.3V6M
22U_0805_6.3V6M
1
2
Cl
C133
C133
C134
C134
2
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
1
C132
C132
C138
C138
@
@
@
@
2
330U_2.5V_M_R17
330U_2.5V_M_R17
1
+
+
C10
C10
C11
C11
2
ose to CPU
VCCSENSE 44 VSSSENSE 44
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
C142
C142
2
22U_0805_6.3V6M
22U_0805_6.3V6M
1
2
1
+
+
C12
C12
2
3
1
2
1
+
+
2
330U_2.5V_M_R17@
330U_2.5V_M_R17@
200910/9 2010/01/23
200910/9 2010/01/23
200910/9 2010/01/23
+CPU_CORE
10U_0805_10V6K
10U_0805_10V6K
1
C126
C126
10U_0805_10V6K
10U_0805_10V6K
1
C131
C131
@
@
2
2
+CPU_CORE Decoupling: 4
+CPU_CORE
10U_0805_10V6K
10U_0805_10V6K
1
C102
C102
C101
C101
2
10U_0805_10V6K
10U_0805_10V6K
+CPU_CORE
22U_0805_6.3V6M
22U_0805_6.3V6M
1
C151
C151
C159
C159
2
22U_0805_6.3V6M
22U_0805_6.3V6M
+CPU_CORE
22U_0805_6.3V6M
22U_0805_6.3V6M
1
C150
C150
C158
C158
2
22U_0805_6.3V6M
22U_0805_6.3V6M
Co-Lay with C2,C7
+CPU_CORE
330U_D2_2VM_R6M
330U_D2_2VM_R6M
1
1
+
+
+
+
C890
C890
2 3
2 3
330U_D2_2VM_R6M
330U_D2_2VM_R6M
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Reserve to CPU_CORE test
10U_0805_10V6K
1
C221
C221
@
@
2
10U_0805_10V6K
10U_0805_10V6K
10U_0805_10V6K
1
C220
C220
@
@
2
1
2
10U_0805_10V6K
10U_0805_10V6K
1
C209
C209
@
@
@
@
2
10U_0805_10V6K
10U_0805_10V6K
C214
C214
1
C215
C215
@
@
2
10U_0805_10V6K
10U_0805_10V6K
10U_0805_10V6K
10U_0805_10V6K
1
C219
C219
@
@
2
X 330U (6m ohm), 16X 22U, 10X 10U
Bottom Socket Cavity
10U_0805_10V6K
1
C103
C103
2
10U_0805_10V6K
10U_0805_10V6K
10U_0805_10V6K
10U_0805_10V6K
1
C104
C104
2
1
2
1
C105
C105
2
10U_0805_10V6K
10U_0805_10V6K
10U_0805_10V6K
1
C106
C106
C107
C107
2
10U_0805_10V6K
10U_0805_10V6K
10U_0805_10V6K
10U_0805_10V6K
1
C108
C108
2
Top Socket Edge
22U_0805_6.3V6M
1
C130
C130
2
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
1
C129
C129
2
1
C124
C124
2
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
1
C123
C123
2
1
C122
C122
2
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
1
C121
C121
2
Top Socket Cavity
22U_0805_6.3V6M
1
C128
C128
2
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
1
C127
C127
2
1
C120
C120
2
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
1
C118
C118
2
1
C119
C119
2
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
1
C117
C117
2
Bottom Socket Edge
+CPU_CORE
1
C891
C891
2 3
330U_D2_2VM_R6M
330U_D2_2VM_R6M
+
+
C894
C894
2
330U_D2_2V_Y
330U_D2_2V_Y
1
@
@
+
+
C2
C2
2
Title
Title
Title
Size Do cument Number Rev
Size Do cument Number Rev
Size Do cument Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet of
Date: Sheet of
10U_0805_10V6K
10U_0805_10V6K
1
1
C222
C222
C223
C223
@
@
10U_0805_10V6K
10U_0805_10V6K
1
C109
C109
2
10U_0805_10V6K
10U_0805_10V6K
1
2
22U_0805_6.3V6M
22U_0805_6.3V6M
1
2
C5
C5
330U_D2_2V_Y
330U_D2_2V_Y
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
PGRAA LA-7191P M/B
PGRAA LA-7191P M/B
PGRAA LA-7191P M/B
@
@
@
@
2
2
10U_0805_10V6K
10U_0805_10V6K
1
1
C110
C110
C111
C111
@
@
2
2
10U_0805_10V6K
10U_0805_10V6K
1
C125
C125
@
@
2
330U_D2_2V_Y
330U_D2_2V_Y
1
1
@
@
+
+
+
+
C9
C9
C7
C7
2
2
Sandy Bridge_POWER-1
Sandy Bridge_POWER-1
Sandy Bridge_POWER-1
1
1
2
1
+
+
330U_D2_2V_Y
330U_D2_2V_Y
2
0.1
0.1
0.1
of
8 48Wednesday, October 20, 2010
8 48Wednesday, October 20, 2010
8 48Wednesday, October 20, 2010
5
1
+
+
C113
C113
2
1
C338
C338
OPT@
OPT@
2
22U_0805_6.3V6M
22U_0805_6.3V6M
1
C346
C346
OPT@
OPT@
2
22U_0805_6.3V6M
22U_0805_6.3V6M
1
C391
C391
@
@
2
22U_0805_6.3V6M
22U_0805_6.3V6M
ESR 17mohm
330U_2.5V_M_R17
330U_2.5V_M_R17
SR 6mohm
E
330U_D2_2VM_R6M@
330U_D2_2VM_R6M@
22U_0805_6.3V6M
22U_0805_6.3V6M
1
C341
C341
OPT@
OPT@
2
22U_0805_6.3V6M
22U_0805_6.3V6M
1
C347
C347
OPT@
OPT@
2
1
2
+GFX_CORE Decoupling:
X 470U (4m ohm), 12X 22U
2
+GFX_CORE
D D
R71
R71 0_0402_5%
0_0402_5%
DIS@
DIS@
1 2
Bottom Socket Cavity
Top Socket
C C
Cavity
Bottom Socket Edge
Co-lay for Cost Down Plan
330U_D2_2VM_R6M
330U_D2_2VM_R6M
1
+
+
C112
C112
@
@
2
22U_0805_6.3V6M
1
1
C267
C267
OPT@
OPT@
2
2
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
C271
C271
OPT@
OPT@
22U_0805_6.3V6M
22U_0805_6.3V6M
C266
C266
OPT@
OPT@
Bottom Socket Edge
22U_0805_6.3V6M
22U_0805_6.3V6M
C343
C343
OPT@
OPT@
1
1
C344
C344
OPT@
OPT@
2
2
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
C345
C345
OPT@
OPT@
Top Socket Edge
22U_0805_6.3V6M
22U_0805_6.3V6M
C349
C349
@
@
1
1
C350
C350
@
@
2
2
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
C351
C351
@
@
1
C342
C342
OPT@
OPT@
2
22U_0805_6.3V6M
22U_0805_6.3V6M
1
C348
C348
OPT@
OPT@
2
22U_0805_6.3V6M
22U_0805_6.3V6M
+GFX_CORE
1
C873
C873
OPT@
OPT@
2
1
2
1
2
+
+
AT24 AT23 AT21 AT20 AT18
AT17 AR24 AR23 AR21 AR20 AR18 AR17 AP24 AP23 AP21 AP20 AP18 AP17 AN24 AN23 AN21 AN20 AN18 AN17 AM24 AM23 AM21 AM20 AM18 AM17
AL24
AL23
AL21
AL20
AL18
AL17 AK24 AK23 AK21 AK20 AK18 AK17
AJ24
AJ23
AJ21
AJ20
AJ18
AJ17 AH24 AH23 AH21 AH20 AH18 AH17
VCCPLL Decoupling: 1X 330U (6m ohm), 1X 10U, 2x1U
+1.8VS
R76
R76
10U_0805_10V6K
10U_0805_10V6K
B B
A A
12
0_0805_5%
0_0805_5%
C185
C185
+
+
@
@
330U_B2_2.5VM_R15M
330U_B2_2.5VM_R15M
1
C186
C186
2
+1.8VS_VCCPLL
1
1
C206
C206
2
2
1U_0402_6.3V6K
1U_0402_6.3V6K
1
C230
C230
1U_0402_6.3V6K
1U_0402_6.3V6K
2
4
JCPUG
JCPUG
VAXG1 VAXG2 VAXG3 VAXG4 VAXG5
33
VAXG6 VAXG7 VAXG8 VAXG9 VAXG10 VAXG11 VAXG12 VAXG13 VAXG14 VAXG15 VAXG16 VAXG17 VAXG18 VAXG19 VAXG20 VAXG21 VAXG22 VAXG23 VAXG24 VAXG25 VAXG26 VAXG27 VAXG28 VAXG29 VAXG30 VAXG31 VAXG32 VAXG33 VAXG34 VAXG35 VAXG36 VAXG37 VAXG38 VAXG39 VAXG40 VAXG41 VAXG42 VAXG43 VAXG44 VAXG45 VAXG46 VAXG47 VAXG48 VAXG49 VAXG50 VAXG51 VAXG52 VAXG53 VAXG54
1.2A
B6
VCCPLL1
A6
VCCPLL2
A2
VCCPLL3
Sandy Bridge_rPGA_Rev0p61
Sandy Bridge_rPGA_Rev0p61
POWER
POWER
A
GRAPHICS
GRAPHICS
1.8V RAIL
1.8V RAIL
VCC_AXG_SENSE_R
VAXG_SENSE
VSSAXG_SENSE
SENSE
LINES
SENSE
LINES
VREFMISC
VREFMISC
DDR3 -1.5V RAILS
DDR3 -1.5V RAILS
SA RAIL
SA RAIL
VCCSA_SENSE
VCCSA_VID0
VCCSA_VID1
AK35 AK34
+V_SM_VREF should have 20 mil trace width
+V_SM_VREF_CNT
AL1
SM_VREF
R486
R486
100K_0402_5%
100K_0402_5%
5A
AF7
VDDQ1
AF4
VDDQ2
AF1
VDDQ3
AC7
VDDQ4
AC4
VDDQ5
AC1
VDDQ6
Y7
VDDQ7
Y4
VDDQ8
Y1
VDDQ9
U7
VDDQ10
U4
VDDQ11
U1
VDDQ12
P7
VDDQ13
P4
VDDQ14
P1
VDDQ15
Bottom Socket Cavity
6A
VCCSA1 VCCSA2 VCCSA3 VCCSA4 VCCSA5 VCCSA6 VCCSA7 VCCSA8
FC_C22
@
@
M27 M26 L26 J26 J25 J24 H26 H25
H23
C22 C24
10K_0402_5%
10K_0402_5%
10U_0805_10V6K
10U_0805_10V6K
VCCSA_SENSE
VCCSA_VID0
VSS_AXG_SENSE_R
12
C148
C148
@
@
0.1U_0402_16V4Z
0.1U_0402_16V4Z
10U_0805_10V6K
10U_0805_10V6K
1
C447
C447
C100
C100
2
10U_0805_10V6K
10U_0805_10V6K
R114
R114
1 2
3
R121 0_0402_5%OPT@R121 0_0402_5%OPT@ R251 0_0402_5%OPT@R251 0_0402_5%OPT@
R111
R111
0_0402_5%
0_0402_5%
12
2
Q2
1
2
C114
C114
10K_0402_5%
10K_0402_5%
Reserve it to follow CRB 1.0.
Q2
@
@
AP2302GN-HF_SOT23-3
AP2302GN-HF_SOT23-3
1
RUN_ON_CPU1.5VS3
10U_0805_10V6K
10U_0805_10V6K
1
1
C115
C115
C116
C116
2
2
10U_0805_10V6K
10U_0805_10V6K
10U_0805_10V6K
10U_0805_10V6K
1
1
C476
C476
C477
C477
@
@
2
2
10U_0805_10V6K
10U_0805_10V6K
Bo
ttom Socket Edge
R95
R95
1 2
0_0402_5% @
0_0402_5% @
R119
R119
@
@
1 2
+GFX_CORE
R74
R74 100_0402_1%OPT@
100_0402_1%OPT@
1 2 1 2
+V_SM_VREF
3
10U_0805_10V6K
10U_0805_10V6K
1
C149
C149
2
+1.5V_CPU
12
R122
R122 1K_0402_5%
1K_0402_5%
12
R252
R252 1K_0402_5%
1K_0402_5%
1
1
C154
C154
2
2
10U_0805_10V6K
10U_0805_10V6K
10U_0805_10V6K
10U_0805_10V6K
C155
C155
1 2
R75
OPT@ R75
OPT@
100_0402_1%
100_0402_1%
1 2
+1.5V_CPU Decoupling: 1X 330U (6m ohm), 6X 10U
+1.5V_CPU
ESR 6mohm
1
1
+
+
C180
C180
330U_D2_2VM_R6M
330U_D2_2VM_R6M
2
2
+VCCSA Decoupling: 1X 330U (6m ohm), 3X 10U
+VCCSA
Co-lay for Cost Down Plan
VCCSA_SENSE
1 2
R253 0_0402_5%R253 0_0402_5%
1
1
+
+
C485
C485
@
@
2
330U_D2_2VM_R6M
330U_D2_2VM_R6M
2
VCCSA_SENSE 42
VCCSAP_VID1 42
+1.5V_CPU +1.5V
C213 0.1U_0402_16V4ZC213 0.1U_0402_16V4Z
1 2
C212 0.1U_0402_16V4ZC212 0.1U_0402_16V4Z
1 2
C211 0.1U_0402_16V4ZC211 0.1U_0402_16V4Z
1 2
C210 0.1U_0402_16V4ZC210 0.1U_0402_16V4Z
1 2
2
Close to CPU
VCC_AXG_SENSE 44 VSS_AXG_SENSE 44
ESR 17mohm
@
@
330U_2.5V_M_R17
330U_2.5V_M_R17
Co-lay for Cost Down Plan
+VCCSA
ESR 17mohm
1
+
+
2
C877
C877
330U_2.5V_M_R17
330U_2.5V_M_R17
R449
R449
470_0805_5%
470_0805_5%
1 2 3
Q46B
Q46B
SUSP
2N7002DW-T/R7_SOT363-6
2N7002DW-T/R7_SOT363-6
5
4
+1.5V_CPU
1
+
+
C875
C875
2
0
0
1
1 1
+1.5V_CPU
1
C179
C179 10U_0805_10V4Z
10U_0805_10V4Z
2
C472
C472
0.1U_0402_25V6
0.1U_0402_25V6
0
1
0
PJ30
2
JUMP_43X118
JUMP_43X118
Q33
Q33
1
S
2
S
3
S
4
G
FDS6676AS_SO8
FDS6676AS_SO8
1
2
+VCCSAVCCSA_VID0 VCCSA_VID1
0.90 V
0.80 V
0.75 V
0.65 V
@PJ30
@
112
8
D
7
D
6
D
5
D
RUN_ON_CPU1.5VS3
12
R420
R420 820K_0402_5%
820K_0402_5%
1
+1.5VS
+1.5V
R455
R455
1 2
220K_0402_5%
220K_0402_5%
61
Q46A
Q46A
SUSP
2
2N7002DW-T/R7_SOT363-6
2N7002DW-T/R7_SOT363-6
For Sandy Bridge
+VSB
SUSP 5,36,43
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING D RAWING IS THE PROPRIETARY PROPERT Y OF COMPAL ELECTRONICS, INC. AND CONTAINS CON FIDENTIAL
THIS SHEET OF ENGINEERING D RAWING IS THE PROPRIETARY PROPERT Y OF COMPAL ELECTRONICS, INC. AND CONTAINS CON FIDENTIAL
THIS SHEET OF ENGINEERING D RAWING IS THE PROPRIETARY PROPERT Y OF COMPAL ELECTRONICS, INC. AND CONTAINS CON FIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFER ED FROM THE CUSTOD Y OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTRO NICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTRO NICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS
DEPARTMENT EXCE PT AS AUTHORIZED BY COMPAL ELECTRO NICS, INC. NEITHER THIS SHEET NOR T HE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
200910/9 2010/01/23
200910/9 2010/01/23
200910/9 2010/01/23
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet of
Date: Sheet of
2
Date: Sheet of
Compal Electronics, Inc.
Sandy Bridge_POWER-2
Sandy Bridge_POWER-2
Sandy Bridge_POWER-2
PGRAA LA-7191P M/B
PGRAA LA-7191P M/B
PGRAA LA-7191P M/B
1
9 48W ednesday, October 20, 2010
9 48W ednesday, October 20, 2010
9 48W ednesday, October 20, 2010
0.1
0.1
0.1
5
JCPUH
JCPUH
AT35
VSS1
AT32
VSS2
AT29
VSS3
AT27
VSS4
AT25
VSS5
AT22
VSS6
AT19
VSS7
AT16
VSS8
AT13
VSS9
AT10
VSS10
AR25 AR22 AR19 AR16 AR13 AR10
AR7 AR4
AR2 AP34 AP31 AP28 AP25 AP22 AP19 AP16 AP13 AP10
AP7
AP4
AP1 AN30 AN27 AN25 AN22 AN19 AN16 AN13 AN10
AN7
AN4
AM29 AM25 AM22 AM19 AM16 AM13 AM10
AM7
AM4
AM3
AM2
AM1 AL34 AL31 AL28 AL25 AL22 AL19 AL16 AL13 AL10
AK33 AK30 AK27 AK25 AK22 AK19 AK16 AK13 AK10
AK7
AK4 AJ25
AT7
VSS11
AT4
VSS12
AT3
VSS13 VSS14 VSS15 VSS16 VSS17 VSS18 VSS19 VSS20 VSS21 VSS22 VSS23 VSS24 VSS25 VSS26 VSS27 VSS28 VSS29 VSS30 VSS31 VSS32 VSS33 VSS34 VSS35 VSS36 VSS37 VSS38 VSS39 VSS40 VSS41 VSS42 VSS43 VSS44 VSS45 VSS46 VSS47 VSS48 VSS49 VSS50 VSS51 VSS52 VSS53 VSS54 VSS55 VSS56 VSS57 VSS58 VSS59 VSS60 VSS61 VSS62 VSS63 VSS64 VSS65
AL7
VSS66
AL4
VSS67
AL2
VSS68 VSS69 VSS70 VSS71 VSS72 VSS73 VSS74 VSS75 VSS76 VSS77 VSS78 VSS79 VSS80
VSS
VSS
D D
C C
B B
VSS81 VSS82 VSS83 VSS84 VSS85 VSS86 VSS87 VSS88 VSS89 VSS90 VSS91 VSS92 VSS93 VSS94 VSS95 VSS96 VSS97 VSS98
VSS99 VSS100 VSS101 VSS102 VSS103 VSS104 VSS105 VSS106 VSS107 VSS108 VSS109 VSS110 VSS111 VSS112 VSS113 VSS114 VSS115 VSS116 VSS117 VSS118 VSS119 VSS120 VSS121 VSS122 VSS123 VSS124 VSS125 VSS126 VSS127 VSS128 VSS129 VSS130 VSS131 VSS132 VSS133 VSS134 VSS135 VSS136 VSS137 VSS138 VSS139 VSS140 VSS141 VSS142 VSS143 VSS144 VSS145 VSS146 VSS147 VSS148 VSS149 VSS150 VSS151 VSS152 VSS153 VSS154 VSS155 VSS156 VSS157 VSS158 VSS159 VSS160
AJ22 AJ19 AJ16 AJ13 AJ10 AJ7 AJ4 AJ3 AJ2 AJ1 AH35 AH34 AH32 AH30 AH29 AH28 AH26 AH25 AH22 AH19 AH16 AH7 AH4 AG9 AG8 AG4 AF6 AF5 AF3 AF2 AE35 AE34 AE33 AE32 AE31 AE30 AE29 AE28 AE27 AE26 AE9 AD7 AC9 AC8 AC6 AC5 AC3 AC2 AB35 AB34 AB33 AB32 AB31 AB30 AB29 AB28 AB27 AB26 Y9 Y8 Y6 Y5 Y3 Y2 W35 W34 W33 W32 W31 W30 W29 W28 W27 W26 U9 U8 U6 U5 U3 U2
T35 T34 T33 T32 T31 T30 T29 T28 T27 T26
P9 P8 P6 P5 P3
P2 N35 N34 N33 N32 N31 N30 N29 N28 N27 N26 M34
L33 L30 L27
L9
L8
L6
L5
L4
L3
L2
L1
K35 K32 K29 K26 J34
J31 H33 H30 H27 H24 H21 H18 H15 H13 H10
H9 H8 H7 H6 H5 H4 H3 H2
H1 G35 G32 G29 G26 G23 G20 G17 G11
F34 F31 F29
JCPUI
JCPUI
VSS161 VSS162 VSS163 VSS164 VSS165 VSS166 VSS167 VSS168 VSS169 VSS170 VSS171 VSS172 VSS173 VSS174 VSS175 VSS176 VSS177 VSS178 VSS179 VSS180 VSS181 VSS182 VSS183 VSS184 VSS185 VSS186 VSS187 VSS188 VSS189 VSS190 VSS191 VSS192 VSS193 VSS194 VSS195 VSS196 VSS197 VSS198 VSS199 VSS200 VSS201 VSS202 VSS203 VSS204 VSS205 VSS206 VSS207 VSS208 VSS209 VSS210 VSS211 VSS212 VSS213 VSS214 VSS215 VSS216 VSS217 VSS218 VSS219 VSS220 VSS221 VSS222 VSS223 VSS224 VSS225 VSS226 VSS227 VSS228 VSS229 VSS230 VSS231 VSS232 VSS233
4
VSS
VSS
VSS234 VSS235 VSS236 VSS237 VSS238 VSS239 VSS240 VSS241 VSS242 VSS243 VSS244 VSS245 VSS246 VSS247 VSS248 VSS249 VSS250 VSS251 VSS252 VSS253 VSS254 VSS255 VSS256 VSS257 VSS258 VSS259 VSS260 VSS261 VSS262 VSS263 VSS264 VSS265 VSS266 VSS267 VSS268 VSS269 VSS270 VSS271 VSS272 VSS273 VSS274 VSS275 VSS276 VSS277 VSS278 VSS279 VSS280 VSS281 VSS282 VSS283 VSS284 VSS285
3
JCPUE
JCPUE
F22 F19 E30 E27 E24 E21 E18 E15 E13 E10 E9 E8 E7 E6 E5 E4 E3 E2 E1 D35 D32 D29 D26 D20 D17 C34 C31 C28 C27 C25 C23 C10 C1 B22 B19 B17 B15 B13 B11 B9 B8 B7 B5 B3 B2 A35 A32 A29 A26 A23 A20 A3
T54 PADT54 PAD T5 PADT5 PAD T6 PADT6 PAD T7 PADT7 PAD T11 PADT11 PAD T12 PADT12 PAD T15 PADT15 PAD T18 PADT18 PAD T16 PADT16 PAD T19 PADT19 PAD T21 PADT21 PAD T20 PADT20 PAD T50 PADT50 PAD T51 PADT51 PAD T52 PADT52 PAD T53 PADT53 PAD T26 PADT26 PAD T27 PADT27 PAD
T22 PADT22 PAD T24 PADT24 PAD T25 PADT25 PAD T23 PADT23 PAD
R115
R115
1K_0402_1%
1K_0402_1%
CFG0 CFG1 CFG2 CFG3 CFG4 CFG5 CFG6 CFG7 CFG8 CFG9 CFG10 CFG11 CFG12 CFG13 CFG14 CFG15 CFG16 CFG17
CPU_RSVD6 CPU_RSVD7
12
12
R116
R116 1K_0402_1%
1K_0402_1%
AK28
CFG[0]
AK29
CFG[1]
AL26
CFG[2]
AL27
CFG[3]
AK26
CFG[4]
AL29
CFG[5]
AL30
CFG[6]
AM31
CFG[7]
AM32
CFG[8]
AM30
CFG[9]
AM28
CFG[10]
AM26
CFG[11]
AN28
CFG[12]
AN31
CFG[13]
AN26
CFG[14]
AM27
CFG[15]
AK31
CFG[16]
AN29
CFG[17]
AJ31
RSVD1
AH31
RSVD2
AJ33
RSVD3
AH33
RSVD4
AJ26
RSVD5
SA_DIMM_VREFDQ
B4
RSVD6
D1
RSVD7
SB_DIMM_VREFDQ
F25
RSVD8
F24
RSVD9
F23
RSVD10
D24
RSVD11
G25
RSVD12
G24
RSVD13
E23
RSVD14
D23
RSVD15
C30
RSVD16
A31
RSVD17
B30
RSVD18
B29
RSVD19
D30
RSVD20
B31
RSVD21
A30
RSVD22
C29
RSVD23
J20
RSVD24
B18
RSVD25
A19
RSVD26
VCCIO_SEL
J15
RSVD27
Sandy Bridge_rPGA_Rev0p61
Sandy Bridge_rPGA_Rev0p61
RESERVED
RESERVED
RSVD28 RSVD29 RSVD30 RSVD31 RSVD32
RSVD33 RSVD34 RSVD35
RSVD37 RSVD38 RSVD39 RSVD40
RSVD41 RSVD42 RSVD43 RSVD44 RSVD45
RSVD46 RSVD47 RSVD48 RSVD49 RSVD50
RSVD51 RSVD52
RSVD53
RSVD54 RSVD55
RSVD56 RSVD57 RSVD58
L7 AG7 AE7 AK2 W8
AT26 AM33 AJ27
T8 J16 H16 G16
2
CFG Straps for Processor
(CFG[17:0] internal pull high to VCCIO)
CFG2
12
R254
R254 1K_0402_1%
1K_0402_1%
@
@
PEG Static Lane Reversal - CFG2 is for the 16x
1: Normal Operation; Lane # definition matches socket pin map definition
*
CFG2
1
0:Lane Reversed
AR35 AT34 AT33 AP35 AR34
B34 A33 A34 B35 C35
AJ32 AK32
AH27
AN35 AM35
AT2 AT1 AR1
B1
KEY
@
@
T28 PADT28 PAD
CLK_RES_ITP 18 CLK_RES_ITP# 18
PCIE Port Bifurcation Straps
CFG[6:5]
CFG4
12
R255
R255 1K_0402_1%
1K_0402_1%
@
@
Embedded Display Port Presence Strap
1 : Disabled; No Physical Display Port attached to Embedded Display Port
*
CFG4
11: (Default) x16 - Device 1 functions 1 and 2 disabled
*
10: x8, x8 - Device 1 function 1 enabled ; function 2 disabled
01: Reserved - (Device 1 function 1 disabled ; function 2 enabled)
00: x8,x4,x4 - Device 1 functions 1 and 2 enabled
0 : Enabled; An external Display Port device is connected to the Embedded Display Port
CFG6
CFG5
1K_0402_1%
1K_0402_1%
R257
R257
12
12
R256
R256 1K_0402_1%
1K_0402_1%
@
@
@
@
Sandy Bridge_rPGA_Rev0p61
Sandy Bridge_rPGA_Rev0p61
@
@
Sandy Bridge_rPGA_Rev0p61
Sandy Bridge_rPGA_Rev0p61
@
@
CFG7
12
R258
R258 1K_0402_1%
1K_0402_1%
@
@
PEG DEFER TRAINING
1: (Default) PEG Train immediately following xxRESETB de assertion
CFG7
: PEG Wait for BIOS for training
A A
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING D RAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING D RAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING D RAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
200910/9 2010/01/23
200910/9 2010/01/23
200910/9 2010/01/23
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
2
0
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
Sandy Bridge_GND/RSVD/CFG
Sandy Bridge_GND/RSVD/CFG
Sandy Bridge_GND/RSVD/CFG
PGRAA LA-7191P M/B
PGRAA LA-7191P M/B
PGRAA LA-7191P M/B
1
10 48Wednesday, October 20, 2010
10 48Wednesday, October 20, 2010
10 48Wednesday, October 20, 2010
0.1
0.1
0.1
5
+VREF_DQA
1
C157
C157
C156
C156
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
D D
Close to JDDRH.1
C C
B B
A A
+3VS
C181
C181
DDR_A_BS27
DDRA_CLK07 DDRA_CLK0#7
DDR_A_BS07
DDR_A_WE#7
DDR_A_CAS#7
DDRA_SCS1#7
1
C182
C182
2
2.2U_0603_6.3V4Z
2.2U_0603_6.3V4Z
2.2U_0603_6.3V4Z
2.2U_0603_6.3V4Z
1
2
R90
R90 10K_0402_5%
10K_0402_5%
1
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
5
DDR_A_D0 DDR_A_D1
DDR_A_D2 DDR_A_D3
DDR_A_D8 DDR_A_D9
DDR_A_DQS#1 DDR_A_DQS1
DDR_A_D10 DDR_A_D11
DDR_A_D16 DDR_A_D17
DDR_A_DQS#2 DDR_A_DQS2
DDR_A_D18 DDR_A_D19
DDR_A_D24 DDR_A_D25
DDR_A_D26 DDR_A_D27
DDRA_CKE0
DDR_A_BS2
DDR_A_MA12 DDR_A_MA9
DDR_A_MA8 DDR_A_MA5
DDR_A_MA3 DDR_A_MA1
DDRA_CLK0 DDRA_CLK0#
DDR_A_MA10 DDR_A_BS0
DDR_A_WE# DDR_A_CAS#
DDR_A_MA13 DDRA_SCS1#
DDR_A_D32 DDR_A_D33
DDR_A_DQS#4 DDR_A_DQS4
DDR_A_D34 DDR_A_D35
DDR_A_D40 DDR_A_D41
DDR_A_D42 DDR_A_D43
DDR_A_D48 DDR_A_D49
DDR_A_DQS#6 DDR_A_DQS6
DDR_A_D50 DDR_A_D51
DDR_A_D56 DDR_A_D57
DDR_A_D58 DDR_A_D59
1 2
+0.75VS
12
R91
R91 10K_0402_5%
10K_0402_5%
+1.5V
JDDRH
JDDRH
1
VREF_DQ
3
VSS
5
DQ0
7
DQ1
9
VSS
11
DM0
13
VSS
15
DQ2
17
DQ3
19
VSS
21
DQ8
23
DQ9
25
VSS
27
DQS1#
29
DQS1
31
VSS
33
DQ10
35
DQ11
37
VSS
39
DQ16
41
DQ17
43
VSS
45
DQS2#
47
DQS2
49
VSS
51
DQ18
53
DQ19
55
VSS
57
DQ24
59
DQ25
61
VSS
63
DM3
65
VSS
67
DQ26
69
DQ27
71
VSS
73
CKE0
75
VDD
77
NC
79
BA2
81
VDD
83
A12/BC#
85
A9
87
VDD
89
A8
91
A5
93
VDD
95
A3
97
A1
99
VDD
101
CK0
103
CK0#
105
VDD
107
A10/AP
109
BA0
111
VDD
113
WE#
115
CAS#
117
VDD
119
A13
121
S1#
123
VDD
125
TEST
127
VSS
129
DQ32
131
DQ33
133
VSS
135
DQS4#
137
DQS4
139
VSS
141
DQ34
143
DQ35
145
VSS
147
DQ40
149
DQ41
151
VSS
153
DM5
155
VSS
157
DQ42
159
DQ43
161
VSS
163
DQ48
165
DQ49
167
VSS
169
DQS6#
171
DQS6
173
VSS
175
DQ50
177
DQ51
179
VSS
181
DQ56
183
DQ57
185
VSS
187
DM7
189
VSS
191
DQ58
193
DQ59
195
VSS
197
SA0
199
VDDSPD
201
SA1
203
VTT
205
GND1
207
GND2
FOX_AS0A621-J8RG-7H
FOX_AS0A621-J8RG-7H
@
@
VSS DQ4 DQ5 VSS
DQS0#
DQS0
VSS DQ6 DQ7
VSS DQ12 DQ13
VSS
DM1
RESET#
VSS DQ14 DQ15
VSS DQ20 DQ21
VSS
DM2
VSS DQ22 DQ23
VSS DQ28 DQ29
VSS
DQS3#
DQS3
VSS DQ30 DQ31
VSS
CKE1
VDD
VDD
VDD
VDD
VDD
CK1 CK1#
VDD
BA1 RAS#
VDD
ODT0
VDD ODT1
VDD
VREF_CA
VSS DQ36 DQ37
VSS
DM4
VSS DQ38 DQ39
VSS DQ44 DQ45
VSS
DQS5#
DQS5
VSS DQ46 DQ47
VSS DQ52 DQ53
VSS
DM6
VSS DQ54 DQ55
VSS DQ60 DQ61
VSS
DQS7#
DQS7
VSS DQ62 DQ63
VSS
EVENT#
SDA
SCL
VTT
BOSS1 BOSS2
A15 A14
A11
A7
A6 A4
A2 A0
S0#
NC
4
+1.5V
2
DDR_A_D4
4
DDR_A_D5
6 8
DDR_A_DQS#0
10
DDR_A_DQS0
12 14
DDR_A_D6
16
DDR_A_D7
18 20
DDR_A_D12
22
DDR_A_D13
24 26 28
SM_DRAMRST#
30 32
DDR_A_D14
34
DDR_A_D15
36 38
DDR_A_D20
40
DDR_A_D21
42 44 46 48
DDR_A_D22
50
DDR_A_D23
52 54
DDR_A_D28
56
DDR_A_D29
58 60
DDR_A_DQS#3
62
DDR_A_DQS3
64 66
DDR_A_D30
68
DDR_A_D31
70 72
DDRA_CKE1
74 76
DDR_A_MA15
78
DDR_A_MA14
80 82
DDR_A_MA11
84
DDR_A_MA7
86 88
DDR_A_MA6
90
DDR_A_MA4
92 94
DDR_A_MA2
96
DDR_A_MA0
98 100
DDRA_CLK1
102
DDRA_CLK1#
104 106
DDR_A_BS1
108
DDR_A_RAS#
110 112
DDRA_SCS0#
114
DDRA_ODT0
116 118
DDRA_ODT1
120 122 124
+VREF_CAA
126 128
DDR_A_D36
130
DDR_A_D37
132 134 136 138
DDR_A_D38
140
DDR_A_D39
142 144
DDR_A_D44
146
DDR_A_D45
148 150
DDR_A_DQS#5
152
DDR_A_DQS5
154 156
DDR_A_D46
158
DDR_A_D47
160 162
DDR_A_D52
164
DDR_A_D53
166 168 170 172
DDR_A_D54
174
DDR_A_D55
176 178
DDR_A_D60
180
DDR_A_D61
182 184
DDR_A_DQS#7
186
DDR_A_DQS7
188 190
DDR_A_D62
192
DDR_A_D63
194 196 198
PM_SMBDATA
200
PM_SMBCLK
202 204
+0.75VS
206 208
4
DDR3 SO-DIMM A Reverse Type
SM_DRAMRST# 7,12
DDRA_CKE1 7DDRA_CKE07
DDRA_CLK1 7 DDRA_CLK1# 7
DDR_A_BS1 7 DDR_A_RAS# 7
DDRA_SCS0# 7 DDRA_ODT0 7
DDRA_ODT1 7
1
1
C162
C162
C161
C161
close to JDDRH.126
PM_SMBDATA 12,18,27 PM_SMBCLK 12,18,27
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2.2U_0603_6.3V4Z
2.2U_0603_6.3V4Z
2
2
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF CO MPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF CO MPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF CO MPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION O F R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION O F R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION O F R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELECTRONICS, INC.
3
DDR_A_DQS[0..7] 7
DDR_A_DQS#[0..7] 7
DDR_A_D[0..63] 7
DDR_A_MA[0..15] 7
+VREF_DQA
+1.5V
12
R80
R80
1K_0402_1%
1K_0402_1%
12
R82
R82
1K_0402_1%
1K_0402_1%
Layout Note: Place near JDDRL
+1.5V
+
+
C218 390U_2.5V_M_R10
C218 390U_2.5V_M_R10
1 2
C166 10U_0603_6.3V6MC166 10U_0603_6.3V6M
1 2
C168 10U_0603_6.3V6MC168 10U_0603_6.3V6M
1 2
C171 10U_0603_6.3V6MC171 10U_0603_6.3V6M
1 2
C174 10U_0603_6.3V6MC174 10U_0603_6.3V6M
1 2
C176 10U_0603_6.3V6MC176 10U_0603_6.3V6M
1 2
C178 10U_0603_6.3V6MC178 10U_0603_6.3V6M
1 2
Compal Secret Data
Compal Secret Data
200910/9 2010/01/23
200910/9 2010/01/23
200910/9 2010/01/23
3
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
2
+1.5V
12
R79
R79
1K_0402_1%
1K_0402_1%
12
R81
R81
1K_0402_1%
1K_0402_1%
Layout Note: Place these 4 Caps near Command and Control signals of DIMMA
+1.5V +0.75VS
C164 0.1U_0402_16V4ZC164 0.1U_0402_16V4Z
1 2
C167 0.1U_0402_16V4ZC167 0.1U_0402_16V4Z
1 2
C170 0.1U_0402_16V4ZC170 0.1U_0402_16V4Z
1 2
C173 0.1U_0402_16V4ZC173 0.1U_0402_16V4Z
1 2
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet of
Date: Sheet of
2
Date: Sheet of
1
Layout Note: Place near JDDRL1.203 and 204
C165 10U_0603_6.3V6MC165 10U_0603_6.3V6M
1 2
C169 1U_0402_6.3V6KC169 1U_0402_6.3V6K
12
C172 1U_0402_6.3V6KC172 1U_0402_6.3V6K
12
C175 1U_0402_6.3V6KC175 1U_0402_6.3V6K
12
C177 1U_0402_6.3V6KC177 1U_0402_6.3V6K
12
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
DDRIII-SODIMM0
DDRIII-SODIMM0
DDRIII-SODIMM0
PGRAA LA-7191P M/B
PGRAA LA-7191P M/B
PGRAA LA-7191P M/B
11 48Wednesday, October 20, 2010
11 48Wednesday, October 20, 2010
11 48Wednesday, October 20, 2010
1
0.1
0.1
0.1
A
+VREF_DQB
1
C183
C183
C184
C184
2.2U_0603_6.3V4Z
2.2U_0603_6.3V4Z
1 1
2
Close to JDDRL.1
DDRB_CKE07
2 2
3 3
4 4
2.2U_0603_6.3V4Z
2.2U_0603_6.3V4Z
+3VS
C207
C207
@
@
DDR_B_BS27
DDRB_CLK07 DDRB_CLK0#7
DDR_B_WE#7 DDR_B_CAS#7
DDRB_SCS1#7
1
2
1
C208
C208
2
@
@
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
R98
R98 10K_0402_5%
10K_0402_5%
R99
R99
1 2
10K_0402_5%
10K_0402_5%
DDR_B_D0 DDR_B_D1
DDR_B_D2 DDR_B_D3
DDR_B_D8 DDR_B_D9
DDR_B_DQS#1 DDR_B_DQS1
DDR_B_D10 DDR_B_D11
DDR_B_D16 DDR_B_D17
DDR_B_DQS#2 DDR_B_DQS2
DDR_B_D18 DDR_B_D19
DDR_B_D24 DDR_B_D25
DDR_B_D26 DDR_B_D27
DDRB_CKE0
DDR_B_BS2
DDR_B_MA12 DDR_B_MA9
DDR_B_MA8 DDR_B_MA5
DDR_B_MA3 DDR_B_MA1
DDRB_CLK0 DDRB_CLK0#
DDR_B_MA10 DDR_B_BS0
DDR_B_WE# DDR_B_CAS#
DDR_B_MA13 DDRB_SCS1#
DDR_B_D37 DDR_B_D36
DDR_B_DQS#4 DDR_B_DQS4
DDR_B_D34 DDR_B_D35
DDR_B_D40 DDR_B_D41
DDR_B_D42 DDR_B_D43
DDR_B_D48 DDR_B_D49
DDR_B_DQS#6 DDR_B_DQS6
DDR_B_D54 DDR_B_D55
DDR_B_D56 DDR_B_D57
DDR_B_D58 DDR_B_D59
1 2
A
+0.75VS
+1.5V
JDDRL
JDDRL
1
VREF_DQ
3
VSS
5
DQ0
7
DQ1
9
VSS
11
DM0
13
VSS
15
DQ2
17
DQ3
19
VSS
21
DQ8
23
DQ9
25
VSS
27
DQS1#
29
DQS1
31
VSS
33
DQ10
35
DQ11
37
VSS
39
DQ16
41
DQ17
43
VSS
45
DQS2#
47
DQS2
49
VSS
51
DQ18
53
DQ19
55
VSS
57
DQ24
59
DQ25
61
VSS
63
DM3
65
VSS
67
DQ26
69
DQ27
71
VSS
73
CKE0
75
VDD
77
NC
79
BA2
81
VDD
83
A12/BC#
85
A9
87
VDD
89
A8
91
A5
93
VDD
95
A3
97
A1
99
VDD
101
CK0
103
CK0#
105
VDD
107
A10/AP
109
BA0
111
VDD
113
WE#
115
CAS#
117
VDD
119
A13
121
S1#
123
VDD
125
TEST
127
VSS
129
DQ32
131
DQ33
133
VSS
135
DQS4#
137
DQS4
139
VSS
141
DQ34
143
DQ35
145
VSS
147
DQ40
149
DQ41
151
VSS
153
DM5
155
VSS
157
DQ42
159
DQ43
161
VSS
163
DQ48
165
DQ49
167
VSS
169
DQS6#
171
DQS6
173
VSS
175
DQ50
177
DQ51
179
VSS
181
DQ56
183
DQ57
185
VSS
187
DM7
189
VSS
191
DQ58
193
DQ59
195
VSS
197
SA0
199
VDDSPD
201
SA1
203
VTT
205
GND1
207
GND2
FOX_AS0A626-U4RN-7F
FOX_AS0A626-U4RN-7F
@
@
VSS
DQ4
DQ5
VSS
DQS0#
DQS0
VSS
DQ6
DQ7
VSS DQ12 DQ13
VSS
DM1
RESET#
VSS DQ14 DQ15
VSS DQ20 DQ21
VSS
DM2
VSS DQ22 DQ23
VSS DQ28 DQ29
VSS
DQS3#
DQS3
VSS DQ30 DQ31
VSS
CKE1
VDD
VDD
VDD
VDD
VDD
CK1 CK1#
VDD
BA1 RAS#
VDD
ODT0
VDD ODT1
VDD
VREF_CA
VSS DQ36 DQ37
VSS
DM4
VSS DQ38 DQ39
VSS DQ44 DQ45
VSS
DQS5#
DQS5
VSS DQ46 DQ47
VSS DQ52 DQ53
VSS
DM6
VSS DQ54 DQ55
VSS DQ60 DQ61
VSS
DQS7#
DQS7
VSS DQ62 DQ63
VSS
EVENT#
SDA
SCL
VTT
BOSS1 BOSS2
A15 A14
A11
A7
A6 A4
A2 A0
S0#
NC
B
+1.5V
2
DDR_B_D4
4
DDR_B_D5
6 8
DDR_B_DQS#0
10
DDR_B_DQS0
12 14
DDR_B_D6
16
DDR_B_D7
18 20
DDR_B_D12
22
DDR_B_D13
24 26 28
SM_DRAMRST#
30 32
DDR_B_D14
34
DDR_B_D15
36 38
DDR_B_D20
40
DDR_B_D21
42 44 46 48
DDR_B_D22
50
DDR_B_D23
52 54
DDR_B_D28
56
DDR_B_D29
58 60
DDR_B_DQS#3
62
DDR_B_DQS3
64 66
DDR_B_D30
68
DDR_B_D31
70 72
DDRB_CKE1
74 76
DDR_B_MA15
78
DDR_B_MA14
80 82
DDR_B_MA11
84
DDR_B_MA7
86 88
DDR_B_MA6
90
DDR_B_MA4
92 94
DDR_B_MA2
96
DDR_B_MA0
98 100
DDRB_CLK1
102
DDRB_CLK1#
104 106
DDR_B_BS1
108
DDR_B_RAS#
110 112
DDRB_SCS0#
114
DDRB_ODT0
116 118
DDRB_ODT1
120 122 124
+VREF_CAB
126 128
DDR_B_D32
130
DDR_B_D33
132 134 136 138
DDR_B_D38
140
DDR_B_D39
142 144
DDR_B_D44
146
DDR_B_D45
148 150
DDR_B_DQS#5
152
DDR_B_DQS5
154 156
DDR_B_D46
158
DDR_B_D47
160 162
DDR_B_D52
164
DDR_B_D53
166 168 170 172
DDR_B_D50
174
DDR_B_D51
176 178
DDR_B_D60
180
DDR_B_D61
182 184
DDR_B_DQS#7
186
DDR_B_DQS7
188 190
DDR_B_D62
192
DDR_B_D63
194 196 198
PM_SMBDATA
200
PM_SMBCLK
202 204
206 208
+0.75VS
B
SM_DRAMRST# 7,11
DDRB_CKE1 7
DDRB_CLK1 7 DDRB_CLK1# 7
DDR_B_BS1 7 DDR_B_RAS# 7DDR_B_BS07
DDRB_SCS0# 7 DDRB_ODT0 7
DDRB_ODT1 7
C187
C187
Close to JDDRL.126
PM_SMBDATA 11,18,27 PM_SMBCLK 11,18,27
Reverse Type DDR3 SO-DIMM B
+1.5V
12
R86
R86
1K_0402_1%
1K_0402_1%
12
R94
R94
1K_0402_1%
1K_0402_1%
1
1
C188
C188
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2.2U_0603_6.3V4Z
2.2U_0603_6.3V4Z
2
2
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF CO MPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF CO MPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF CO MPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION O F R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION O F R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION O F R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELECTRONICS, INC.
C
DDR_B_DQS#[0..7] 7
DDR_B_DQS[0..7] 7
DDR_B_D[0..63] 7
DDR_B_MA[0..15] 7
+1.5V
12
R83
R83
1K_0402_1%
1K_0402_1%
+VREF_DQB
12
R84
R84
1K_0402_1%
1K_0402_1%
Layout Note: Place near JDDRH
+1.5V
200910/9 2010/01/23
200910/9 2010/01/23
200910/9 2010/01/23
C
@
@
+
+
C189 330U_B2_2.5VM_R15M
C189 330U_B2_2.5VM_R15M
1 2
C192 10U_0603_6.3V6MC192 10U_0603_6.3V6M
1 2
C194 10U_0603_6.3V6MC194 10U_0603_6.3V6M
1 2
C197 10U_0603_6.3V6MC197 10U_0603_6.3V6M
1 2
C200 10U_0603_6.3V6MC200 10U_0603_6.3V6M
1 2
C202 10U_0603_6.3V6MC202 10U_0603_6.3V6M
1 2
C204 10U_0603_6.3V6MC204 10U_0603_6.3V6M
1 2
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Layout Note: Place these 4 Caps near Command and Control signals of DIMMB
D
C190 0.1U_0402_16V4ZC190 0.1U_0402_16V4Z
1 2
C193 0.1U_0402_16V4ZC193 0.1U_0402_16V4Z
1 2
C196 0.1U_0402_16V4ZC196 0.1U_0402_16V4Z
1 2
C199 0.1U_0402_16V4ZC199 0.1U_0402_16V4Z
1 2
D
E
Layout Note: Place near JDDRH.203 and 204
+0.75VS+1.5V
C191 10U_0603_6.3V6MC191 10U_0603_6.3V6M
1 2
C195 1U_0402_6.3V6KC195 1U_0402_6.3V6K
12
C198 1U_0402_6.3V6KC198 1U_0402_6.3V6K
12
C201 1U_0402_6.3V6KC201 1U_0402_6.3V6K
12
C203 1U_0402_6.3V6KC203 1U_0402_6.3V6K
12
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
DDRIII-SODIMM1
DDRIII-SODIMM1
DDRIII-SODIMM1
PGRAA LA-7191P M/B
PGRAA LA-7191P M/B
PGRAA LA-7191P M/B
12 48Wednesday, October 20, 2010
12 48Wednesday, October 20, 2010
12 48Wednesday, October 20, 2010
E
0.1
0.1
0.1
5
+3VS_DGPU
D D
Need to confirm MXM VGA_PWROK voltage level
C C
B B
A A
DGPU_PWR_EN
+3VS_DGPU
1 2
+5VS
0.1U_0402_16V4Z
0.1U_0402_16V4Z
CLK_REQ_VGA#18
R566 0_0402_5%
R566 0_0402_5%
R576 0_0402_5%R576 0_0402_5%
10K_0402_5%
10K_0402_5%
@
@
RV128
RV128
VGA_PWROK
R5810K_0402_5% @ R5810K_0402_5% @
100mil(2.5A, 5VIA)
10U_0603_6.3V6M
10U_0603_6.3V6M
1
1
C339
C339
C18
C18
2
2
VGA_ENVDD14
VGA_ENBKL14
VGA_BL_PWM14
2N7002_SOT23-3
2N7002_SOT23-3 QV3
QV3
12
13
D
12
@
@
D
2
G
G
S
S
1 2
5
VGA_ENVDD VGA_ENBKL
VGA_BL_PWM
PCIE_GTX_CRX_N15 PCIE_GTX_CRX_P15
PCIE_GTX_CRX_N14 PCIE_GTX_CRX_P14
PCIE_GTX_CRX_N13 PCIE_GTX_CRX_P13
PCIE_GTX_CRX_N12 PCIE_GTX_CRX_P12
PCIE_GTX_CRX_N11 PCIE_GTX_CRX_P11
PCIE_GTX_CRX_N10 PCIE_GTX_CRX_P10
PCIE_GTX_CRX_N9 PCIE_GTX_CRX_P9
PCIE_GTX_CRX_N8 PCIE_GTX_CRX_P8
PCIE_GTX_CRX_N7 PCIE_GTX_CRX_P7
PCIE_GTX_CRX_N6 PCIE_GTX_CRX_P6
PCIE_GTX_CRX_N5 PCIE_GTX_CRX_P5
PCIE_GTX_CRX_N4 PCIE_GTX_CRX_P4
PCIE_GTX_CRX_N3 PCIE_GTX_CRX_P3
B+
VGA_PWR_EN
1 2 2
QV2
QV2
1 3
D
D
2N7002_SOT23-3
2N7002_SOT23-3
@
@
1 2
RV110 0_0402_5%
RV110 0_0402_5%
1 3 5 7
9 11 13 15 17
19 21 23 25 27 29 31 33 35 37 39 41 43 45 47 49 51 53 55 57 59 61 63 65 67 69 71 73 75 77 79 81 83 85 87 89 91 93 95 97 99
101 103 105 107 109 111 113 115 117 119 121 123 125 127 129 131 133 135 137 139 141 143 145 147 149 151 153 155 157 159 161
RV124
RV124 10K_0402_5%
10K_0402_5%
@
@
G
G
@
@
S
S
JMXMA
JMXMA
PWR_SR C PWR_SR C PWR_SR C PWR_SR C
E1 E2
E1 E2
PWR_SR C PWR_SR C PWR_SR C PWR_SR C PWR_SR C
GND GND GND GND GND
E3 E4
E3 E4
GND GND GND GND 5V 5V 5V 5V 5V GND GND GND GND PEX_STD_SW # VGA_DISABLE# PNL_PWR _EN PNL_BL_EN PNL_BL_PW M HDMI_CEC DVI_HPD LVDS_DDC_DAT LVDS_DDC_CLK GND OEM OEM OEM OEM GND PEX_RX15# PEX_RX15 GND PEX_RX14# PEX_RX14 GND PEX_RX13# PEX_RX13 GND PEX_RX12# PEX_RX12 GND PEX_RX11# PEX_RX11 GND PEX_RX10# PEX_RX10 GND PEX_RX9# PEX_RX9 GND PEX_RX8# PEX_RX8 GND PEX_RX7# PEX_RX7 GND PEX_RX6# PEX_RX6 GND PEX_RX5# PEX_RX5 GND PEX_RX4# PEX_RX4 GND PEX_RX3# PEX_RX3 GND
JAE_MM70-314-310B1-1
JAE_MM70-314-310B1-1
@
@
+3VS_DGPU
RV118
@ RV 118
@
10K_0402_5%
10K_0402_5%
1 2
CLK_REQ_GPU#
RV123
RV123 10K_0402_5%
10K_0402_5%
@
@
1 2
PWR_SR C PWR_SR C PWR_SR C PWR_SR C PWR_SR C PWR_SR C PWR_SR C PWR_SR C PWR_SR C
GND GND GND GND GND GND GND GND GND
PRSNT_R#
WAKE#
PWR_G OOD
PWR_EN
RSVD RSVD RSVD RSVD
PWR_LEV EL
TH_OVERT#
TH_ALERT#
TH_PWM
GPIO0 GPIO1 GPIO2
SMB_DAT
SMB_CLK
GND OEM OEM OEM OEM GND
PEX_TX15#
PEX_TX15
GND
PEX_TX14#
PEX_TX14
GND
PEX_TX13#
PEX_TX13
GND
PEX_TX12#
PEX_TX12
GND
PEX_TX11#
PEX_TX11
GND
PEX_TX10#
PEX_TX10
GND
PEX_TX9#
PEX_TX9
GND
PEX_TX8#
PEX_TX8
GND
PEX_TX7#
PEX_TX7
GND
PEX_TX6#
PEX_TX6
GND
PEX_TX5#
PEX_TX5
GND
PEX_TX4#
PEX_TX4
GND
PEX_TX3#
PEX_TX3
GND
4
40
1
C16
C16 10U_0805_10V6K
10U_0805_10V6K
2
1 2
0mil(10A)
VGA_PWROK 21,22
ACIN 19,33,35,39
PCIE_GTX_CRX_P[0..15]
PCIE_GTX_CRX_N[0..15]
PCIE_CTX_C_GRX_P[0..15]
PCIE_CTX_C_GRX_N[0..15]
B+
1
C15
C15 10U_0805_10V6K
10U_0805_10V6K
2
DIS@
DIS@
PR62720K_0402_1%
PR62720K_0402_1%
OPT@
OPT@
12
PR62868K_0402_1%
PR62868K_0402_1%
Resistor for fine tune sequence
2 4 6 8 10 12 14 16 18
20 22 24 26 28 30 32 34 36 38
VGA_PWROK
40 42
VGA_PWR_EN
44 46 48 50 52
ACIN_VGA
54 56 58 60 62 64 66
VGA_SMB_DA2
68
VGA_SMB_CK2
70 72 74 76 78 80 82 84 86 88 90 92 94 96 98 100 102 104 106 108 110 112 114 116 118 120 122 124 126 128 130 132 134 136 138 140 142 144 146 148 150 152 154 156 158 160
PCIE_GTX_CRX_P[0..15]6
PCIE_GTX_CRX_N[0..15]6
PCIE_CTX_C_GRX_P[0..15]6
PCIE_CTX_C_GRX_N[0..15]6
4
D25
D25
2 1
CH751H-40PT_SOD323-2
CH751H-40PT_SOD323-2
SYSTEM
PCIE_CTX_C_GRX_N15 PCIE_CTX_C_GRX_P15
PCIE_CTX_C_GRX_N14 PCIE_CTX_C_GRX_P14
PCIE_CTX_C_GRX_N13 PCIE_CTX_C_GRX_P13
PCIE_CTX_C_GRX_N12 PCIE_CTX_C_GRX_P12
PCIE_CTX_C_GRX_N11 PCIE_CTX_C_GRX_P11
PCIE_CTX_C_GRX_N10 PCIE_CTX_C_GRX_P10
PCIE_CTX_C_GRX_N9 PCIE_CTX_C_GRX_P9
PCIE_CTX_C_GRX_N8 PCIE_CTX_C_GRX_P8
PCIE_CTX_C_GRX_N7 PCIE_CTX_C_GRX_P7
PCIE_CTX_C_GRX_N6 PCIE_CTX_C_GRX_P6
PCIE_CTX_C_GRX_N5 PCIE_CTX_C_GRX_P5
PCIE_CTX_C_GRX_N4 PCIE_CTX_C_GRX_P4
PCIE_CTX_C_GRX_N3 PCIE_CTX_C_GRX_P3
3
SUSP# 17,27,33,36,41,43
DGPU_PWR_EN 21,36
HDMI
+3VS_DGPU
CLK_PCIE_VGA#18 CLK_PCIE_VGA18
VGA_HDMI_TX0-16
VGA_HDMI_TX0+16
VGA_HDMI_TX1-16
VGA_HDMI_TX1+16
VGA_HDMI_TX2-16
VGA_HDMI_TX2+16
VGA_HDMI_CLK-16
VGA_HDMI_CLK+16
VGA_HDMI_DATA16 VGA_HDMI_CLK16
1 2 1 2
PCIE_GTX_CRX_N2 PCIE_GTX_CRX_P2
PCIE_GTX_CRX_N1 PCIE_GTX_CRX_P1
PCIE_GTX_CRX_P0
CLK_PCIE_VGA# CLK_PCIE_VGA
VGA_HDMI_TX0­VGA_HDMI_TX0+
VGA_HDMI_TX1­VGA_HDMI_TX1+
VGA_HDMI_TX2­VGA_HDMI_TX2+
VGA_HDMI_CLK­VGA_HDMI_CLK+
VGA_HDMI_DATA VGA_HDMI_CLK
VGA_HDMI_DATA
R434.3K_0402_5% R434.3K_0402_5%
VGA_HDMI_CLK
R444.3K_0402_5% R444.3K_0402_5%
2
JMXMB
JMXMB
163
GND
165
PEX_RX2#
167
PEX_RX2
169
GND
171
PEX_RX1#
173
PEX_RX1
175
GND
177
PEX_RX0#
179
PEX_RX0
181
GND
183
PEX_REFCLK#
185
PEX_REFCLK
187
GND
189
RSVD
191
RSVD
193
RSVD
195
RSVD
197
RSVD
199
LVDS_UCLK#
201
LVDS_UCLK
203
GND
205
LVDS_UTX3#
207
LVDS_UTX3
209
GND
211
LVDS_UTX2#
213
LVDS_UTX2
215
GND
217
LVDS_UTX1#
219
LVDS_UTX1
221
GND
223
LVDS_UTX0#
225
LVDS_UTX0
227
GND
229
DP_C_L0#
231
DP_C_L0
233
GND
235
DP_C_L1#
237
DP_C_L1
239
GND
241
DP_C_L2#
243
DP_C_L2
245
GND
247
DP_C_L3#
249
DP_C_L3
251
GND
253
DP_C_AUX#
255
DP_C_AUX
257
RSVD
259
RSVD
261
RSVD
263
RSVD
265
RSVD
267
RSVD
269
RSVD
271
RSVD
273
RSVD
275
RSVD
277
RSVD
279
RSVD
281
GND
283
DP_A_L0#
285
DP_A_L0
287
GND
289
DP_A_L1#
291
DP_A_L1
293
GND
295
DP_A_L2#
297
DP_A_L2
299
GND
301
DP_A_L3#
303
DP_A_L3
305
GND
307
DP_A_AUX#
309
DP_A_AUX
310
PRSNT_L#
311
GND
JAE_MM70-314-310B1-1
JAE_MM70-314-310B1-1
@
@
PEX_TX2#
PEX_TX2
PEX_TX1#
PEX_TX1
PEX_TX0#
PEX_TX0
PEX_CLK_REQ#
PEX_RST#
VGA_DDC_DAT
VGA_DDC_CLK
VGA_VSYNC VGA_HSYNC
VGA_RED
VGA_GREEN
VGA_BLUE
LVDS_LCLK#
LVDS_LCLK
LVDS_LTX3#
LVDS_LTX3
LVDS_LTX2#
LVDS_LTX2
LVDS_LTX1#
LVDS_LTX1
LVDS_LTX0#
LVDS_LTX0
DP_D_L0#
DP_D_L0
DP_D_L1#
DP_D_L1
DP_D_L2#
DP_D_L2
DP_D_L3#
DP_D_L3
DP_D_AUX#
DP_D_AUX DP_C_HPD DP_D_HPD
DP_B_L0#
DP_B_L0
DP_B_L1#
DP_B_L1
DP_B_L2#
DP_B_L2
DP_B_L3#
DP_B_L3
DP_B_AUX#
DP_B_AUX DP_B_HPD DP_A_HPD
VGA/B already have 4.7K ohm Pull High
+3VS_DGPU
RV22
RV22
RV24
2.2K_0402_5%
2.2K_0402_5%
OPT@
OPT@
VGA_SMB_CK2
VGA_SMB_DA2
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CON TAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CON TAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CON TAINS CONFIDENTIAL AND TRADE SECRET INFORMAT ION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT D IVISION OF R&D
AND TRADE SECRET INFORMAT ION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT D IVISION OF R&D
AND TRADE SECRET INFORMAT ION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT D IVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER TH IS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER TH IS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER TH IS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
RV24
2.2K_0402_5%
2.2K_0402_5%
OPT@
OPT@
1 2
1 2
OPT@
OPT@
2N7002DW-T/R7_SOT363-6
2N7002DW-T/R7_SOT363-6
2009/01/01 2010/01/01
2009/01/01 2010/01/01
2009/01/01 2010/01/01
+3VS_DGPU
4
2
2N7002DW-T/R7_SOT363-6
2N7002DW-T/R7_SOT363-6
QV1A
QV1A
Compal Secret Data
Compal Secret Data
Compal Secret Data
5
OPT@
OPT@
QV1B
QV1B
61
Deciphered Date
Deciphered Date
Deciphered Date
3
EC_SMB_CK2 18 ,33,34,35
EC_SMB_DA2 18,33,34,35
2
162
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
RSVD RSVD RSVD
GND
GND
GND
GND
GND
GND
3V3 3V3
PCIE_CTX_C_GRX_N2
164
PCIE_CTX_C_GRX_P2
166 168
PCIE_CTX_C_GRX_N1
170
PCIE_CTX_C_GRX_P1
172 174
PCIE_CTX_C_GRX_N0PCIE_GTX_CRX_N0
176
PCIE_CTX_C_GRX_P0
178 180
CLK_REQ_GPU#
182
PLTRST_VGA#
184
VGA_CRT_DATA
186
VGA_CRT_CLK
188
VGA_CRT_VSYNC
190
VGA_CRT_HSYNC
192 194
VGA_CRT_R
196
VGA_CRT_G
198
VGA_CRT_B
200 202 204 206 208 210 212 214 216 218 220 222 224 226 228 230 232
VGA_EDP_TX0-
234
VGA_EDP_TX0+
236 238
VGA_EDP_TX1-
240
VGA_EDP_TX1+
242 244
VGA_EDP_TX2-
246
VGA_EDP_TX2+
248 250
VGA_EDP_TX3-
252
VGA_EDP_TX3+
254 256
VGA_EDP_AUX-
258
VGA_EDP_AUX
260 262 264 266 268 270 272 274 276 278 280 282 284 286 288 290 292 294 296 298 300 302 304 306 308
312
EDP_HPD
VGA/B already have 4.7K ohm Pull High
HDMI_HPD_VGA
+3VS_DGPU
40mil(1A)
VGA_SMB_CK2 EC_SMB_CK2
VGA_SMB_DA2
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Title
Title
Title
RV35 0_04 02_5%
RV35 0_04 02_5%
RV36 0_04 02_5%
RV36 0_04 02_5%
1
PLTRST_VGA# 21 VGA_CRT_DATA 15 VGA_CRT_CLK 15 VGA_CRT_VSYNC 15 VGA_CRT_HSYNC 15
VGA_CRT_R 15 VGA_CRT_G 15 VGA_CRT_B 15
VGA_EDP_TX0- 14 VGA_EDP_TX0+ 14
VGA_EDP_TX1- 14 VGA_EDP_TX1+ 14
VGA_EDP_TX2- 14 VGA_EDP_TX2+ 14
VGA_EDP_TX3- 14 VGA_EDP_TX3+ 14
VGA_EDP_AUX- 14
VGA_EDP_AUX 14
EDP_HPD 14
eDP is supported only on IFPD????
VGA_CRT_DATA VGA_CRT_CLK
R1431 0_0402_5%DHDMI@R1431 0_0402_5%DHDMI@
DIS@
DIS@
1 2
DIS@
DIS@
1 2
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
R39 4.3K_0402_5%DIS@R39 4.3K_0402_5%DIS@
1 2
R38 4.3K_0402_5%DIS@R38 4.3K_0402_5%DIS@
1 2
12
EC_SMB_DA2
VGA_VRAM_A Lower
VGA_VRAM_A Lower
VGA_VRAM_A Lower
PGRAA LA-7191P M/B
PGRAA LA-7191P M/B
PGRAA LA-7191P M/B
1
HDMI_HPD 16,20,22
13 48Wednesday, October 20, 2010
13 48Wednesday, October 20, 2010
13 48Wednesday, October 20, 2010
CRT
+3VS_DGPU
eDP
0.1
0.1
0.1
Compal Electronics, Inc.
A
OPTIMUS
LCD_TXOUT0+20
LCD_TXOUT0-20
LCD_TXOUT1+20
LCD_TXOUT1-20
1 1
LCD_TXOUT2+20
LCD_TXOUT2-20
LCD_TXCLK+20
LCD_TXCLK-20
LCD_EDID_CLK20
LCD_EDID_DATA20
PCH_PWM20
UMA_ENVDD20
R262 0_0402_5%
R262 0_0402_5%
R263 0_0402_5%
R263 0_0402_5%
R265 0_0402_5%
R265 0_0402_5%
R264 0_0402_5%
R264 0_0402_5%
R298 0_0402_5%
R298 0_0402_5%
R277 0_0402_5%
R277 0_0402_5%
R297 0_0402_5%
R297 0_0402_5%
R296 0_0402_5%
R296 0_0402_5%
R300 0_0402_5%
R300 0_0402_5%
R299 0_0402_5%
R299 0_0402_5%
R332 0_0402_5%
R332 0_0402_5%
R350 0_0402_5%
R350 0_0402_5%
R357 0_0402_5%
R357 0_0402_5%
OPT@
OPT@
1 2
OPT@
OPT@
1 2
OPT@
OPT@
1 2
OPT@
OPT@
1 2
OPT@
OPT@
1 2
OPT@
OPT@
1 2
OPT@
OPT@
1 2
OPT@
OPT@
1 2
OPT@
OPT@
1 2
OPT@
OPT@
1 2
OPT@
OPT@
1 2
OPT@
OPT@
1 2
OPT@
OPT@
1 2
B
LVDS_TXOUT0+
LVDS_TXOUT0-
LVDS_TXOUT1+
LVDS_TXOUT1-
LVDS_TXOUT2+
LVDS_TXOUT2-
LVDS_TXCLK+
LVDS_TXCLK-
LVDS_EDID_CLK
LVDS_EDID_DATA
LED_PWM
LCD_ENVDD
EC_ENBKL
LCD_TZOUT0+20
LCD_TZOUT0-20
LCD_TZOUT1+20
LCD_TZOUT1-20
LCD_TZOUT2+20
LCD_TZOUT2-20
LCD_TZCLK+20
LCD_TZCLK-20
EC_ENBKL 33UMA_ENBKL20
Close to LVDS Connector
C
OPT@
OPT@
1 2
R269 0_0402_5%
R269 0_0402_5%
OPT@
OPT@
1 2
R266 0_0402_5%
R266 0_0402_5%
OPT@
OPT@
1 2
R268 0_0402_5%
R268 0_0402_5%
OPT@
OPT@
1 2
R267 0_0402_5%
R267 0_0402_5%
OPT@
OPT@
1 2
R333 0_0402_5%
R333 0_0402_5%
OPT@
OPT@
1 2
R283 0_0402_5%
R283 0_0402_5%
OPT@
OPT@
1 2
R329 0_0402_5%
R329 0_0402_5%
OPT@
OPT@
1 2
R307 0_0402_5%
R307 0_0402_5%
D
LVDS_TZOUT0+
LVDS_TZOUT0-
LVDS_TZOUT1+
LVDS_TZOUT1-
LVDS_TZOUT2+
LVDS_TZOUT2-
LVDS_TZCLK+
LVDS_TZCLK-
E
150_0603_5%
150_0603_5%
2N7002DW-T/R7_SOT363-6
2N7002DW-T/R7_SOT363-6
LCD_ENVDD
+LCD_VDD
R107
R107
Q1A
Q1A
12
100K_0402_5%
100K_0402_5%
61
2
1 2
+3VS
R108
R108
OPT@
OPT@
5
R112
R112 10K_0402_5%
10K_0402_5%
F
+5VS
12
12
R120
R120 100K_0402_5%
100K_0402_5%
EDP@
EDP@
0.1U_0402_16V7K
0.1U_0402_16V7K
R109
R109
1 2
47K_0402_5%
47K_0402_5%
3
0.01U_0402_25V7K
0.01U_0402_25V7K
Q1B
Q1B 2N7002DW-T/R7_SOT363-6
2N7002DW-T/R7_SOT363-6
4
OPT@
OPT@
C228
C228
LCDPWR_GATE
C229
C229
G
+3VS
2
W=80mils
S
S
OPT@
OPT@
G
G
1
1
2
Q17
Q17
2
AO3413_SOT23
AO3413_SOT23
D
D
1 3
+LCD_VDD
W=80mils
1
C233
C233
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
EDP@
EDP@
C251
C251
0.1U_0402_16V7K
0.1U_0402_16V7K
LCDPWR_GATE
2
G
G
1
2
+5VS
W=80mils
S
S
D
D
1 3
W=80mils
H
EDP@
EDP@
Q23
Q23 AO3413_SOT23
AO3413_SOT23
+LCD_VDD
12
R1446
R1446 0_0603_5%
0_0603_5%
@
@
DISCRETE
DIS@
DIS@
VGA_BL_PWM13
2 2
VGA_ENVDD13
VGA_ENBKL13
1 2
R349 0_0402_5%
R349 0_0402_5%
DIS@
DIS@
1 2
R356 0_0402_5%
R356 0_0402_5%
DIS@
DIS@
1 2
R358 0_0402_5%
R358 0_0402_5%
Close to LVDS Connector
LED_PWM
LCD_ENVDD
EC_ENBKL
USB20_N1121
USB20_P1121
LCD/PANEL BD. Conn.
CAM@
CAM@
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1 2
C225
C225
JLVDS
JLVDS
112 334 556 778 9910 111112 131314
15
15
16
171718
19
19
20 212122 232324 252526 272728 292930 313132 333334 353536 373738 393940 GMD41GND
ACES_87242-4001-09
ACES_87242-4001-09
2 4 6 8 10 12 14 16 18 20 22 24
LED_PWM
26 28 30 32 34 36 38 40 42
@
@
DISCRETE for 3D eDP Panel
VGA_EDP_TX0+13
VGA_EDP_TX0-13
VGA_EDP_TX1+13
VGA_EDP_TX1-13
VGA_EDP_TX2+13
VGA_EDP_TX2-13
VGA_EDP_TX3+13
3 3
VGA_EDP_TX3-13
VGA_EDP_AUX13
VGA_EDP_AUX-13
EDP@
EDP@
C880 0.1U_0402_16V7K
C880 0.1U_0402_16V7K
1 2
EDP@
EDP@
C881 0.1U_0402_16V7K
C881 0.1U_0402_16V7K
1 2
EDP@
EDP@
C882 0.1U_0402_16V7K
C882 0.1U_0402_16V7K
1 2
EDP@
EDP@
C883 0.1U_0402_16V7K
C883 0.1U_0402_16V7K
1 2
EDP@
EDP@
C884 0.1U_0402_16V7K
C884 0.1U_0402_16V7K
1 2
EDP@
EDP@
C885 0.1U_0402_16V7K
C885 0.1U_0402_16V7K
1 2
EDP@
EDP@
C886 0.1U_0402_16V7K
C886 0.1U_0402_16V7K
1 2
EDP@
EDP@
C887 0.1U_0402_16V7K
C887 0.1U_0402_16V7K
1 2
EDP@
EDP@
C888 0.1U_0402_16V7K
C888 0.1U_0402_16V7K
1 2
EDP@
EDP@
C889 0.1U_0402_16V7K
C889 0.1U_0402_16V7K
1 2
LVDS_TXOUT0+
LVDS_TXOUT0-
LVDS_TXOUT1+
LVDS_TXOUT1-
LVDS_TXOUT2+
LVDS_TXOUT2-
LVDS_TXCLK+
LVDS_TXCLK-
LVDS_EDID_CLK
LVDS_EDID_DATA
+3VS
USB20_P11_R USB20_N11_R
LVDS_TXOUT0+ LVDS_TXOUT0­LVDS_TXOUT1+ LVDS_TXOUT1­LVDS_TXOUT2+ LVDS_TXOUT2-
LVDS_TZOUT0+ LVDS_TZOUT0­LVDS_TZOUT1+ LVDS_TZOUT1­LVDS_TZOUT2+ LVDS_TZOUT2-
BKOFF#_R
W=20mils
1 2
R388 0_0603_5%
R388 0_0603_5%
CAM@
CAM@
W=20mils
+3VS_LVDS_CAM
Close to LVDS Connector
4 4
Reserve fo r EMI requ est
R78 0_0402_5%
R78 0_0402_5% L55
1
4
WCM-2012-900T_0805
WCM-2012-900T_0805
R96 0_0402_5%
R96 0_0402_5%
LVDS_TXCLK+ LVDS_TXCLK-
LVDS_TZCLK+ LVDS_TZCLK-
LVDS_EDID_CLK LVDS_EDID_DATA INT_MIC_CLK INT_MIC_DATA LCD_ENVDD
R387 0_0402_5%@R387 0_0402_5%@
+LCD_INV+LCD_INV
12
+3VS_LVDSDDC
68P_0402_50V8J
68P_0402_50V8J
CAM@
CAM@
1 2
@L55
@
1
4
CAM@
CAM@
1 2
1
C226
C226
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
+LCD_INV
C234
C234
USB20_N11_R
2
2
USB20_P11_R
3
3
D84
@D84
@
2
1
3
PACDN042Y3R_SOT23-3
PACDN042Y3R_SOT23-3
INT_MIC_CLK 31 INT_MIC_DATA 31
INVT_PWM 33
2A
1
C227
C227
4.7U_0805_10V4Z
4.7U_0805_10V4Z
2
L2
L2
FBMA-L11-201209-221LMA30T_0805
FBMA-L11-201209-221LMA30T_0805
1
1
C235
C235
0.1U_0402_25V6
0.1U_0402_25V6
2
2
+LCD_VDD
12
+3VS
BKOFF#_R
+3VS_LVDSDDC
B+
C236
C236
R1434
R1434
R1435
R1435
@
@
12
100K_0402_5%EDP@
100K_0402_5%EDP@
12
100K_0402_5%EDP@
100K_0402_5%EDP@
1
2
0.1U_0402_25V6
0.1U_0402_25V6
LVDS_EDID_DATA
LVDS_EDID_CLK
1 2
R143
1 2
0_0402_5%
0_0402_5%
R1440
0_0603_5%
0_0603_5%
12
EDP@R143
EDP@
OPT@R1440
OPT@
12
R103 33_0402_5%R103 33_0402_5%
R113 10K_0402_5%R113 10K_0402_5%
For EMI
680P_0402_50V7K
680P_0402_50V7K
For EMI
1
1
C489
C489
C268
C268
@
@
@
@
2
2
0.1U_0402_25V6
0.1U_0402_25V6
0.1U_0402_25V6
0.1U_0402_25V6
C231
C231
C490
C490
BKOFF# 33
EDP_HPD 13
+3VS
1
1
@
@
@
@
C232
C232
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
2
B+
1
2
0.1U_0402_25V6
0.1U_0402_25V6
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CON TAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CON TAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CON TAINS CONFIDENTIAL AND TRADE SECRET INFORMAT ION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT D IVISION OF R&D
AND TRADE SECRET INFORMAT ION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT D IVISION OF R&D
AND TRADE SECRET INFORMAT ION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT D IVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER TH IS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER TH IS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER TH IS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
A
B
C
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
D
200910/9 2010/01/23
200910/9 2010/01/23
200910/9 2010/01/23
E
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet of
Date: Sheet of
F
Date: Sheet of
Compal Electronics, Inc.
LVDS/eDP
LVDS/eDP
LVDS/eDP
PGRAA LA-7191P M/B
PGRAA LA-7191P M/B
G
PGRAA LA-7191P M/B
0.1
0.1
14 48Wednesday, October 20, 2010
14 48Wednesday, October 20, 2010
14 48Wednesday, October 20, 2010
H
0.1
A
B
C
D
E
1
D3
OPTIMUS
1 1
UMA_CRT _R20
UMA_CRT _G20
UMA_CRT _B20
UMA_CRT _HSYNC20
UMA_CRT _VSYNC20
UMA_CRT _CLK20
UMA_CRT _DATA20
OPT@
OPT@
1 2
R200 0_0402_ 5%
R200 0_0402_ 5%
OPT@
OPT@
1 2
R204 0_0402_ 5%
R204 0_0402_ 5%
OPT@
OPT@
1 2
R211 0_0402_ 5%
R211 0_0402_ 5%
OPT@
OPT@
1 2
R213 0_0402_ 5%
R213 0_0402_ 5%
OPT@
OPT@
1 2
R235 0_0402_ 5%
R235 0_0402_ 5%
OPT@
OPT@
1 2
R236 0_0402_ 5%
R236 0_0402_ 5%
OPT@
OPT@
1 2
R261 0_0402_ 5%
R261 0_0402_ 5%
Close to CRT Connector
CRT_R
CRT_G
CRT_B
CRT_HSYNC
CRT_VSYNC
CRT_CLK
CRT_DAT A
CRT_R
CRT_G
CRT_B
R138
R138
R140
R140
R139
R139
12
12
12
150_0402_1%
150_0402_1%
150_0402_1%
150_0402_1%
1
C238
C238
150_0402_1%
150_0402_1%
1
C239
C239
C240
2
C240
2
2.2P_0402_50V8C
2.2P_0402_50V8C
2.2P_0402_50V8C
2.2P_0402_50V8C
DAN217_ SC59
DAN217_ SC59
2
L3 NBQ1005 05T-800Y_0402L3 NBQ1005 05T-800Y_0402
1 2
L4 NBQ1005 05T-800Y_0402L4 NBQ1005 05T-800Y_0402
1 2
L5 NBQ1005 05T-800Y_0402L5 NBQ1005 05T-800Y_0402
1 2
1
2
C241
C241
2.2P_0402_50V8C
2.2P_0402_50V8C
DISCRETE
2 2
VGA_CRT _R13
VGA_CRT _G13
VGA_CRT _B13
VGA_CRT _HSYNC1 3
VGA_CRT _VSYNC13
VGA_CRT _CLK13
VGA_CRT _DATA13
DIS@
DIS@
1 2
R178 0_0402_ 5%
R178 0_0402_ 5%
DIS@
DIS@
1 2
R181 0_0402_ 5%
R181 0_0402_ 5%
DIS@
DIS@
1 2
R167 0_0402_ 5%
R167 0_0402_ 5%
DIS@
DIS@
1 2
R177 0_0402_ 5%
R177 0_0402_ 5%
DIS@
DIS@
1 2
R179 0_0402_ 5%
R179 0_0402_ 5%
DIS@
DIS@
1 2
R193 0_0402_ 5%
R193 0_0402_ 5%
DIS@
DIS@
1 2
R194 0_0402_ 5%
R194 0_0402_ 5%
Close to CRT Connector
CRT_R
CRT_G
CRT_B
CRT_HSYNC
CRT_VSYNC
CRT_CLK
CRT_DAT A
CRT_VSYNC
+CRT_VC C
1 2
C244 0.1U_0402_16V 4ZC244 0.1U_0402_16V 4Z
SN74AHC T1G125GW_ SOT353-5
SN74AHC T1G125GW_ SOT353-5
5
P
A2Y
G
3
1
4
OE#
U6
U6
+CRT_VC C
5
1
P
A2Y
SN74AHC T1G125GW_ SOT353-5
SN74AHC T1G125GW_ SOT353-5
G
3
1
@D 3
@
D4
@D 4
@
DAN217_ SC59
DAN217_ SC59
3
2
3
1
C242
C242
2
2.2P_0402_50V8C
2.2P_0402_50V8C
12
R141 10K_0402_5%R141 10K_0402_5%
D_CRT_H SYNCCRT_HSYNC
D_CRT_V SYNC
4
OE#
U7
U7
D5
DAN217_ SC59
DAN217_ SC59
2
1
2
2.2P_0402_50V8C
2.2P_0402_50V8C
1
C243
C243
@D 5
@
3
+3VS
1
2
2.2P_0402_50V8C
2.2P_0402_50V8C
1 2
L6 10_040 2_5%L6 10_0 402_5%
1 2
L7 10_040 2_5%L7 10_0 402_5%
CRT_R_L
CRT_G_L
CRT_B_L
C246
C246
@
@
If=1A
D6
D6
2
3
+CRT_VC C
HSYNC
VSYNC
1
2
10P_0402_50V8J
10P_0402_50V8J
1
RB491D_ SOT23-3
RB491D_ SOT23-3
CRT_R_L
CRT_DDC _DAT CRT_G_L
HSYNC CRT_B_L
VSYNC
CRT_DDC _CLK
F1
F1
21
1.1A_6V_ MINISMDC110F-2
1.1A_6V_ MINISMDC110F-2
+5VS +CRT_VC C_R +CRT_VC C
1
C245
C245
@
@
2
10P_0402_50V8J
10P_0402_50V8J
40 mils
C237
C237
0.1U_040 2_16V4Z
0.1U_040 2_16V4Z
@
@
6
11
1 7
12
2 8
13
3 9
14
4 10 15
5
ALLTO_C 10532-11505-L_ 15P-T
ALLTO_C 10532-11505-L_ 15P-T
JCRT
6 11 1 7 12 2 8 13 3 9 14 4 10 15 5
1
2
@JCRT
@
16
G
17
G
CRT CONNECTOR
3 3
+CRT_VC C
+3VS
R153
R153
4.7K_040 2_5%
4.7K_040 2_5%
2
Q205A
Q205A
5
2N7002D W-T/R7_SOT3 63-6
2N7002D W-T/R7_SOT3 63-6
Q205B
CRT_DAT A
C282
C282
33P_040 2_50V8K
33P_040 2_50V8K
@
@
4 4
Security Class ification
Security Class ification
Security Class ification
Issued Date
Issued Date
Issued Date
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
A
B
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
C
Q205B
4
2N7002D W-T/R7_SOT3 63-6
2N7002D W-T/R7_SOT3 63-6
1
1
C285
C285 33P_040 2_50V8K
33P_040 2_50V8K
2
2
@
@
200910/9 2010/01/ 23
200910/9 2010/01/ 23
200910/9 2010/01/ 23
61
3
470P_04 02_50V8J
470P_04 02_50V8J
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
C284
C284
@
@
1 2
1 2
1
1
2
2
R159
R159
4.7K_040 2_5%
4.7K_040 2_5%
CRT_DDC _CLKCRT_CLK
CRT_DDC _DAT
C283
C283 470P_04 02_50V8J
470P_04 02_50V8J
@
@
D
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document N umber Rev
Size Document N umber Rev
Size Document N umber Rev
Date: Sheet
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
CRT
CRT
CRT
PGRAA LA-7191P M/B
PGRAA LA-7191P M/B
PGRAA LA-7191P M/B
15 48W ednesday, October 20, 2010
15 48W ednesday, October 20, 2010
15 48W ednesday, October 20, 2010
E
of
0.1
0.1
0.1
Loading...
+ 32 hidden pages