#544669 CRB1.1 P.52
EDRAM_O PIO_RCOMP/ EOPI O_R COM P
PD 50o hm
1
2
1
2
1
2
1
2
1
UC1A
E55
DDI1_TXN[0]
F55
DDI1_TXP[0]
E58
DDI1_TXN[1]
F58
DDI1_TXP[1]
F53
DDI1_TXN[2]
G53
DDI1_TXP[2]
F56
DDI1_TXN[3]
G56
DDI1_TXP[3]
C50
DDI2_TXN[0]
D50
DDI2_TXP[0]
C52
DDI2_TXN[1]
D52
DDI2_TXP[1]
A50
DDI2_TXN[2]
B50
DDI2_TXP[2]
D51
DDI2_TXN[3]
C51
DDI2_TXP[3]
L13
GPP_E18/DDPB_CTRLCLK
L12
GPP_E19/DDPB_CTRLDATA
N7
GPP_E20/DDPC_CTRLCLK
N8
GPP_E21/DDPC_CTRLDATA
N11
GPP_E22/DDPD_CTRLCLK
N12
GPP_E23/DDPD_CTRLDATA
E52
EDP_RCOMP
SKL-U_BGA1356
@
Reserve d CA TERR# for
sight i ngs i ss ue c heck
H_PECI<29>
1
T166@
T160@
T161@
2
CPU_POPIRCOMP
PCH_OPIRCOMP
EDRAM_OPIO_RCOMP
EOPIO_RCOMP
H_CATERR#
H_PECI
H_PROCHOT#_R
H_THERMTRIP#
XDP_BPM#0
XDP_BPM#1
I2C_TS_INT#
TP_INT#
DDI
DISPLAY SIDEBANDS
D63
CATERR#
A54
PECI
C65
PROCHOT#
C63
THERMTRIP#
A65
SKTOCC#
C55
BPM#[0]
D55
BPM#[1]
B54
BPM#[2]
C56
BPM#[3]
A6
GPP_E3/CPU_GP0
A7
GPP_E7/CPU_GP1
BA5
GPP_B3/CPU_GP2
AY5
GPP_B4/CPU_GP3
AT16
PROC_POPIRCOMP
AU16
PCH_OPIRCOMP
H66
OPCE_RCOMP
H65
OPC_RCOMP
SKL-U_BGA1356
@
UC1D
SKL -U
1 OF 20
CPU MISC
EDP
SKL -U
4 OF 20
Rev_ 0.5 3
EDP_TXN[0]
EDP_TXP[0]
EDP_TXN[1]
EDP_TXP[1]
EDP_TXN[2]
EDP_TXP[2]
EDP_TXN[3]
EDP_TXP[3]
EDP_AUXN
EDP_AUXP
EDP_DISP_UTIL
DDI1_AUXN
DDI1_AUXP
DDI2_AUXN
DDI2_AUXP
DDI3_AUXN
DDI3_AUXP
GPP_E13/DDPB_HPD0
GPP_E14/DDPC_HPD1
GPP_E15/DDPD_HPD2
GPP_E16/DDPE_HPD3
GPP_E17/EDP_HPD
EDP_BKLTEN
EDP_BKLTCTL
EDP_VDDEN
Rev_ 0.5 3
JTA G
PROC_TCK
PROC_TDI
PROC_TDO
PROC_TMS
PROC_TRST#
PCH_JTAG_TCK
PCH_JTAG_TDI
PCH_JTAG_TDO
PCH_JTAG_TMS
PCH_TRST#
JTAGX
C47
C46
D46
C45
A45
B45
A47
B47
E45
F45
B52
G50
F50
E48
F48
G46
F46
L9
L7
L6
N9
L10
R12
R11
U13
B61
D60
A61
C60
B59
B56
D59
A56
C59
C61
A59
SOC_DP2_HPD
EC_SCI#
CPU_EDP_HPD
ENBKL
SOC_BKL_PWM
SOC_ENVDD
CPU_XDP_TCK0
SOC_XDP_TDI
SOC_XDP_TDO
SOC_XDP_TMS
SOC_XDP_TRST#
PCH_JTAG_TCK1
SOC_XDP_TDI
SOC_XDP_TDO
SOC_XDP_TMS
SOC_XDP_TRST#
CPU_XDP_TCK0
EDP_TXN0 <21>
EDP_TXP0 <21>
EDP_TXN1 <21>
EDP_TXP1 <21>
EDP_AUXN <21>
EDP_AUXP <21>
SOC_DP2_HPD <22>
EC_SCI# <29>
CPU_EDP_ HPD <21>
ENBKL <29>
SOC_BKL_PWM <21>
SOC_ENVDD <21>
T194 @
T195 @
eDP
From HDMI
From e DP
EC_SCI#
RC212
10K_0402_5%
+3VS
2
1
@
EC_SCI# SO C in ternal PU
#545659 P CH EDS1.51 P.131
SCI capability is available on all GPIOs, while
NMI and SMI capability is available on only
select GPIO s.
Below are the PCH GPIOs that can be
routed to generate SMI# or NMI:
TLS Conf i den tiali ty
0 = Disable Intel ME Crypto Transport Layer Security
(TLS) cipher suite (no conf i dent iali ty).
1 = Enable Intel ME Crypto (TLS) (with conf i dent ial i ty).
Must be pulled up to support Intel AMT with TLS and Intel
SBA (Small Business Advantage) with TLS.
5
G
6
RC2222.2K_0402_5%
RC2232.2K_0402_5%
RC49499_0402_1%
RC50499_0402_1%
QC2B
2N7002KDW_SOT363-6
SOC_SMBCLK_1
4
S
2
G
QC2A
2N7002KDW_SOT363-6
1
S
D
RC10710K_0402_5%
RC11210K_0402_5%
4
Secur ity Cla ssifica tion
Secur ity Cla ssifica tion
Secur ity Cla ssifica tion
Issued Da te
Issued Da te
Issued Da te
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEE T NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEE T NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEE T NOR THE INFORMATION IT CONTAINS
MAY BE USE D BY OR DISCLO SED TO ANY THIRD PARTY WITHOUT PRIOR W RITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USE D BY OR DISCLO SED TO ANY THIRD PARTY WITHOUT PRIOR W RITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USE D BY OR DISCLO SED TO ANY THIRD PARTY WITHOUT PRIOR W RITTEN CONSENT OF COMPAL ELECTRONICS, INC.
A
B
C
2016/07/ 182016/11/ 10
2016/07/ 182016/11/ 10
2016/07/ 182016/11/ 10
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphere d Date
Deciphere d Date
Deciphere d Date
CompalElectronics,Inc.
CompalElectronics,Inc.
CompalElectronics,Inc.
Title
Title
Title
SKL-U(3/12)SPI,ESPI,SMB,LPC
SKL-U(3/12)SPI,ESPI,SMB,LPC
SKL-U(3/12)SPI,ESPI,SMB,LPC
Size Document NumberR ev
Size Document NumberR ev
Size Document NumberR ev
Custom
Custom
Custom
B5W11M/BLA-E061P
B5W11M/BLA-E061P
B5W11M/BLA-E061P
Date :Sheet
Date :Sheet
D
Date :Sheet
E
944Monday, July 18, 2016
of
944Monday, July 18, 2016
of
944Monday, July 18, 2016
of
4
1.0
1.0
1.0
A
B
C
D
E
1
HDA for AUDIO
HDA_SDIN0<25>
HDA_SYNC_R<25>
HDA_SDOUT_R<25>
HDA_BIT_CLK_R<25>
HDA_RST#_R<25>
ME_EN<29>
HDA_SDO / I2S_TXD0 (Inter nal Pull Down):
(Sampled : Risi ng e dge of P CH_PWROK )
Flash D escriptor S ecurity Over ride
0 = Enable security measures def i ne d i n t he Fl ash
2
Descri pto r.
1 = Dis able Flash Descriptor Security (overrid e). T his
strap should only be assert ed h igh using external
pull-up in man ufacturing/d ebug env ironments ON LY.
SPKR / GPP_B14 (Internal Pull Down):
(Sampled:Rising edge of PCH_PWROK)
TOP Swap Override
0 = Disable TOP Swap mode.
*
1 = Enable TOP Swap Mode.
Intel HD Audio link capabilit i es
> Two SDI signals to su pport two externa l codecs.
> Drivers variable requency (5MHz to 24MHz) B CLK to support:
-- SDO double pumped up to 48 Mb/s
-- SDI's single pumped up to 24 Mb/s
> Provides cadence for 44.1 kHz based sample r ate o utput.
> Support 1.5V, 1.8V, and 3.3V modes.
3
RPC9
1
2
3
4
33_0804_8P4R_5%
1
@
RC770_0402_5%
HDA_SDIN0
8
7
6
5
2
HDA_SYNC
HDA_SDOUT
HDA_BIT_CLK
HDA_RST#
1
9 OF 20
SKL -U
7 OF 20
CSI2_CLKN0
CSI2_CLKP0
CSI2_CLKN1
CSI2_CLKP1
CSI2_CLKN2
CSI2_CLKP2
CSI2_CLKN3
CSI2_CLKP3
CSI2_COMP
GPP_D4/FLASHTRIG
EM M C
GPP_F13/EMMC_DATA0
GPP_F14/EMMC_DATA1
GPP_F15/EMMC_DATA2
GPP_F16/EMMC_DATA3
GPP_F17/EMMC_DATA4
GPP_F18/EMMC_DATA5
GPP_F19/EMMC_DATA6
GPP_F20/EMMC_DATA7
GPP_F21/EMMC_RCLK
GPP_F22/EMMC_CLK
GPP_F12/EMMC_CMD
EMMC_RCOMP
SDIO/ SDX C
GPP_G0/SD_CMD
GPP_G1/SD_DATA0
GPP_G2/SD_DATA1
GPP_G3/SD_DATA2
GPP_G4/SD_DATA3
GPP_G5/SD_CD#
GPP_G6/SD_CLK
GPP_A17/SD_PWR_EN#/ISH_GP7
Rev_ 0.5 3
GPP_G7/SD_WP
GPP_A16/SD_1P8_SEL
C37
D37
C32
D32
C29
D29
B26
A26
CSI2_COMP
E13
DGPU_PRSNT#
B7
AP2
AP1
AP3
AN3
AN1
AN2
AM4
AM1
AM2
AM3
AP4
EMMC_RCOMP
AT1
Rev_ 0.5 3
AB11
AB13
AB12
W12
W11
W10
W8
W7
BA9
BB9
AB7
SD_RCOMP
AF13
GPP_F23
#543016 PDG2. 0 P.551
2
RC80100_0402_1%
2
RC89200_0402_1%
#543016 PDG2. 0 P.393
#543016 PDG2. 0 P.403
SDIO signals are mult i pl ex ed wi t h GPI Os a nd def ault
to GPIO fu nct i onalit y ( as i nput). I f S DI O i nt erf ace i s
not used, the signals can be used as GPIOs instead.
If the GPIO funct i onali t y is al s o not use d, t he si gnal s
can be lef t as no-c onnect.
RC76
200_0402_1%
SD_RCOMP
2
1
#543016 PDG2. 0 P.879
1
1
+3VALW_1.8VALW_PGPPD
DGPU_PRSNT#
2
1
RC133
10K_0402_5%
2
3
UC1G
HDA_SYNC
HDA_BIT_CLK
HDA_SDOUT
HDA_SDIN0
HDA_RST#
PCH_SPKR<25>
PCH_SPKR
BA22
AY22
BB22
BA21
AY21
AW22
AY20
AW20
AK10
AW5
AK7
AK6
AK9
A36
B36
C38
D38
C36
D36
A38
B38
C31
D31
C33
D33
A31
B31
A33
B33
A29
B29
C28
D28
A27
B27
C27
D27
HDA_SYNC/I2S0_SFRM
HDA_BLK/I2S0_SCLK
HDA_SDO/I2S0_TXD
HDA_SDI0/I2S0_RXD
HDA_SDI1/I2S1_RXD
HDA_RST#/I2S1_SCLK
J5
GPP_D23/I2S_MCLK
I2S1_SFRM
I2S1_TXD
GPP_F1/I2S2_SFRM
GPP_F0/I2S2_SCLK
GPP_F2/I2S2_TXD
GPP_F3/I2S2_RXD
H5
GPP_D19/DMIC_CLK0
D7
GPP_D20/DMIC_DATA0
D8
GPP_D17/DMIC_CLK1
C8
GPP_D18/DMIC_DATA1
GPP_B14/SPKR
SKL-U_BGA1356
@
UC1I
CSI-2
CSI2_DN0
CSI2_DP0
CSI2_DN1
CSI2_DP1
CSI2_DN2
CSI2_DP2
CSI2_DN3
CSI2_DP3
CSI2_DN4
CSI2_DP4
CSI2_DN5
CSI2_DP5
CSI2_DN6
CSI2_DP6
CSI2_DN7
CSI2_DP7
CSI2_DN8
CSI2_DP8
CSI2_DN9
CSI2_DP9
CSI2_DN10
CSI2_DP10
CSI2_DN11
CSI2_DP11
SKL-U_BGA1356
@
AUDIO
SKL _U LT
4
Secur ity Cla ssifica tion
Secur ity Cla ssifica tion
Secur ity Cla ssifica tion
Issued Da te
Issued Da te
Issued Da te
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEE T NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEE T NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEE T NOR THE INFORMATION IT CONTAINS
MAY BE USE D BY OR DISCLO SED TO ANY THIRD PARTY WITHOUT PRIOR W RITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USE D BY OR DISCLO SED TO ANY THIRD PARTY WITHOUT PRIOR W RITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USE D BY OR DISCLO SED TO ANY THIRD PARTY WITHOUT PRIOR W RITTEN CONSENT OF COMPAL ELECTRONICS, INC.
A
B
C
2016/07/ 182016/11/ 10
2016/07/ 182016/11/ 10
2016/07/ 182016/11/ 10
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphere d Date
Deciphere d Date
Deciphere d Date
CompalElectronics,Inc.
CompalElectronics,Inc.
CompalElectronics,Inc.
Title
Title
Title
SKL-U(4/12)HDA,EMMC,SDIO,CSI2
SKL-U(4/12)HDA,EMMC,SDIO,CSI2
SKL-U(4/12)HDA,EMMC,SDIO,CSI2
Size Document NumberR ev
Size Document NumberR ev
Size Document NumberR ev
Custom
Custom
Custom
B5W11M/BLA-E061P
B5W11M/BLA-E061P
B5W11M/BLA-E061P
Monday, July 18, 2016
Date :Sheet
Monday, July 18, 2016
Date :Sheet
Monday, July 18, 2016
D
Date :Sheet
E
10
of
10
of
10
of
4
1.0
1.0
1.0
44
44
44
A
B
C
D
E
+RTCVCC
1
RC9120K_0402_5%
CC101U_0402_6.3V6K
RC9320K_0402_5%
CC111U_0402_6.3V6K
JCMOS10_0603_5%@
2
1
2
1
2
1
2
1
2
1
SOC_SRTCRST#
SOC_RTCRST#
Place at RAM DOOR
1
RC113
1K_0402_5%
RC116
60.4_0402_1%
2
1
SM_INTRUDER#
CLKREQ_PCIE#1
CLKREQ_PCIE#2
CLKREQ_PCIE#5
CLKREQ_PCIE#4
CLKREQ_PCIE#3
CLKREQ_PCIE#0
2
PCH_PWROK
EC_RSMRST#
SYS_RESET#
LAN_WAKE#
SYS_PWROK
WAKE#
SYS_RESET#
H_CPUPWRGD
SYS_PWROK
PCH_PWROK
EC_RSMRST#
2
1
RC941M_0402_5%
+3VS
RC12110K_0402_5%
RC12310K_0402_5%
2
2
1
2
1
RPC12
8
1
7
2
6
3
5
4
10K_0804_8P4R_5%
+1.0V_VCCST
From EC(open-drain)
EC_VCCST_PG_R<29,32>
Note fo r VCCST_PWR GD
1. 1.0V to lerance
2. PDG2. 0 P.598 Figure4 3-5 note17: whe n failure eve nts,
VCCST_PW RGD and PCH_PWROK de-a ssert at the same t i me
+3VALW_PRIM
+3VALW_DSW
3
4
RC11010K_0402_5%
+3VALW_DSW
RC1041K_0402_5%
WAKE# (DSX wa ke event)
10 KΩ pull- up t o Vcc DS W 3_3.
The pull-up is required even if PCIe* interface
is not used on the plat f or m.
RPC11
8
1
7
2
6
3
5
4
10K_0804_8P4R_5%
2
1
2
1
@ESD@
2
1
CC51.1U_0402_16V7K
@ESD@
2
1
CC50.1U_0402_16V7K
@ESD@
2
1
CC66.1U_0402_16V7K
@ESD@
2
1
CC65.1U_0402_16V7K
@ESD@
2
1
CC69.1U_0402_16V7K
CLR CM OS
EC_VCCST_PG
GL AN
NG FF
SOC_XTAL24_IN
SOC_XTAL24_OUT
UC1J
D42
CLKOUT_PCIE_N0
C42
CLKREQ_PCIE#0
CLK_PCIE_N1<23>
CLK_PCIE_P1<23>
CLKREQ_PCIE#1<23>
CLK_PCIE_N2<24>
CLK_PCIE_P2<24>
CLKREQ_PCIE#2<24>
PLT_RST#<29>
EC_RSMRST#<29>
T95 @
T89 @
SYS_PWROK<29,32>
PCH_PWROK<29,32>
SUSPWRDNACK<29>
T92 @
CLK_PCIE_N1
CLK_PCIE_P1
CLKREQ_PCIE#1
CLK_PCIE_N2
CLK_PCIE_P2
CLKREQ_PCIE#2
CLKREQ_PCIE#3
CLKREQ_PCIE#4
CLKREQ_PCIE#5
PLT_RST#
SYS_RESET#
EC_RSMRST#
H_CPUPWRGD
EC_VCCST_PG
SYS_PWROK
PCH_PWROK
PCH_DPWROK
SUSPWRDNACK
SUSACK#
WAKE#
LAN_WAKE#
CLKOUT_PCIE_P0
AR10
GPP_B5/SRCCLKREQ0#
B42
CLKOUT_PCIE_N1
A42
CLKOUT_PCIE_P1
AT7
GPP_B6/SRCCLKREQ1#
D41
CLKOUT_PCIE_N2
C41
CLKOUT_PCIE_P2
AT8
GPP_B7/SRCCLKREQ2#
D40
CLKOUT_PCIE_N3
C40
CLKOUT_PCIE_P3
AT10
GPP_B8/SRCCLKREQ3#
B40
CLKOUT_PCIE_N4
A40
CLKOUT_PCIE_P4
AU8
GPP_B9/SRCCLKREQ4#
E40
CLKOUT_PCIE_N5
E38
CLKOUT_PCIE_P5
AU7
GPP_B10/SRCCLKREQ5#
SKL-U_BGA1356
@
UC1K
SYSTEM POWER MANAGEMENT
AN10
GPP_B13/PLTRST#
B5
SYS_RESET#
AY17
RSMRST#
A68
PROCPWRGD
B65
VCCST_PWRGD
B6
SYS_PWROK
BA20
PCH_PWROK
BB20
DSW_PWROK
AR13
GPP_A13/SUSWARN#/SUSPWRDNACK
AP11
GPP_A15/SUSACK#
BB15
WAKE#
AM15
GPD2/LAN_WAKE#
AW17
GPD11/LANPHYPC
AT15
GPD7/RSVD
SKL-U_BGA1356
@
PBTN_OUT#<29>
SYS_PWROK
EC_RSMRST#
PCH PLTRST Buf f er
PLT_RST#
UC3
MC74VHC1G08DFT2G_SC70-5
RC125
SKL _U LT
CLOCK SIGNALS
10 OF 20
SKL -U
GPP_B11/EXT_PWR_GATE#
11 OF 20
PBTN_OUT#_R
2
1
@
RC1090_0402_5%
RC1140_0402_5%
RC1220_0402_5%
2
1
2
B
A
2
2
+3VS
PCH_DPWROK
1
@
PCH_PWROK
1
@
5
P
PLT_RST_BUF#
4
Y
G
@
3
1
0_0402_5%@
Rev_ 0.5 3
CLKOUT_ITPXDP_N
CLKOUT_ITPXDP_P
GPD8/SUSCLK
XTAL24_IN
XTAL24_OUT
XCLK_BIASREF
RTCX1
RTCX2
SRTCRST#
RTCRST#
Rev_ 0.5 3
GPP_B12/SLP_S0#
GPD4/SLP_S3#
GPD5/SLP_S4#
GPD10/SLP_S5#
SLP_SUS#
SLP_LAN#
GPD9/SLP_WLAN#
GPD6/SLP_A#
GPD3/PWRBTN#
GPD1/ACPRESENT
GPD0/BATLOW#
GPP_A11/PME#
INTRUDER#
GPP_B2/VRALERT#
PLT_RST_BUF# <23,24>
1
RC118
100K_0402_5%
2
F43
E43
BA17
E37
E35
E42
AM18
AM20
AN18
AM16
AT11
AP15
BA16
AY16
AN15
AW15
BB17
AN16
BA15
AY15
AU13
AU11
AP16
AM10
AM11
CLK_CPU_ITP#
CLK_CPU_ITP
SUSCLK
SOC_XTAL24_IN
SOC_XTAL24_OUT
XCLK_BIASREF
SOC_RTCX1
SOC_RTCX2
SOC_SRTCRST#
SOC_RTCRST#
PM_SLP_S0#
PM_SLP_S3#
PM_SLP_S4#
PM_SLP_S5#
SLP_SUS#
SLP_LAN#
SLP_WLAN#
PM_SLP_A#
PBTN_OUT#_R
AC_PRESENT
PM_BATLOW#
SM_INTRUDER#
EXT_PWR_GATE#
SOC_VRALERT#
T164 @
T165 @
T185 @
PM_SLP_S0# <29>
PM_SLP_S3# <29,32>
PM_SLP_S4# <29,32>
T84@
T90@
T87@
T88@
T94@
AC_PRESENT <29>
T91@
T93@
1
2
Foll ow 2014M OW48
Skylake U PU 2.7k ohm to 1V
Cannonla ke U PD 60.4 ohm
XCLK_BIASREF
XCLK_BIA SRE F
T:50ohm S :12/15 L:1000 Via:2
201 4M OW4 8:
Skylake-U use 24M 50 oh m ESR
Cannonl ake U use 38.4M 30 o hm E SR
SOC_RTCX2
SOC_RTCX1
Change PN to SJ10000Q400
CC15
6.8P_0402_50V8C
PBTN_OUT#_R
AC_PRESENT
PM_BATLOW#
SOC_VRALERT#
1
2
RC111100K_0402_5%@
RC10610K_0402_5%@
RC10310K_0402_5%
2
1
RC921M_0402_5%
YC1
24MHZ_12PF_7V24000020
3
3
CC12
15P_0402_50V8J
1
RC962.7K_0402_1%
1
RC13660.4_0402_1%@
RC98 10M_0402_5%
1
32.768KHZ_9PF_X1A000141000200
PCH internal PU
1
EC internal PU
1
1
Default : GPI
2
RC11510K_0402_5%@
GND
4
1
YC2
2
CC16
8.2P_0402_50V8D
2
2
2
1
GND
1
2
2
2
2
1
CC13
15P_0402_50V8J
1
2
+1.0VALW_CLK5_F24NS
1
2
+3VALW_DSW
+3VALW_PRIM
1
2
3
4
#543016 PDG2. 0 P.599
PROCPWRGD is used only for pow er seq uence
debug and is not required to be connected to
anything on the plat f or m .
A
Secur ity Cla ssifica tion
Secur ity Cla ssifica tion
Secur ity Cla ssifica tion
Issued Da te
Issued Da te
Issued Da te
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEE T NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEE T NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEE T NOR THE INFORMATION IT CONTAINS
MAY BE USE D BY OR DISCLO SED TO ANY THIRD PARTY WITHOUT PRIOR W RITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USE D BY OR DISCLO SED TO ANY THIRD PARTY WITHOUT PRIOR W RITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USE D BY OR DISCLO SED TO ANY THIRD PARTY WITHOUT PRIOR W RITTEN CONSENT OF COMPAL ELECTRONICS, INC.
B
C
2016/07/ 182016/11/ 10
2016/07/ 182016/11/ 10
2016/07/ 182016/11/ 10
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphere d Date
Deciphere d Date
Deciphere d Date
CompalElectronics,Inc.
CompalElectronics,Inc.
CompalElectronics,Inc.
Title
Title
Title
SKL-U(5/12)CLK,GPIO
SKL-U(5/12)CLK,GPIO
SKL-U(5/12)CLK,GPIO
Size Document NumberR ev
Size Document NumberR ev
Size Document NumberR ev
Custom
Custom
Custom
B5W11M/BLA-E061P
B5W11M/BLA-E061P
B5W11M/BLA-E061P
Date :Sheet
Date :Sheet
D
Date :Sheet
E
1144Monday, July 18, 2016
1144Monday, July 18, 2016
1144Monday, July 18, 2016
1.0
1.0
1.0
of
of
of
A
Funct i onal Stra p Def ini t i ons
B
C
D
E
1
+3VS
RC6249.9K_0402_1%
RC6349.9K_0402_1%
RC6449.9K_0402_1%
2
RC6549.9K_0402_1%
+3VALW_PGPPC
+3VS
RC1261K_0402_5%
RC1271K_0402_5%
RC1282.2K_0402_5%
RC1292.2K_0402_5%
3
1
1
1
1
2
2
2
@
2
@
1
1
1
1
UART_2_CRXD_DTXD
UART_2_CTXD_DRXD
UART_2_CRTS_DCTS
UART_2_CCTS_DRTS
2
2
2
2
I2C_0_SDA
I2C_0_SCL
I2C_1_SDA
I2C_1_SCL
UART_2_CRXD_DTXD<24>
UART_2_CTXD_DRXD<24>
<Reserved fo r Touch PNL>
<Touch PAD/PNL>
no use
no use
no use
I2C_0_SDA<21>
I2C_0_SCL<21>
I2C_1_SDA<30>
I2C_1_SCL<30>
TS_EN<21,29>
T135 @
T134 @
T131 @
T130 @
T128 @
T129 @
T111@
T112@
TS_EN
GSPI0_MOSI
GSPI1_MOSI
UART_2_CRXD_DTXD
UART_2_CTXD_DRXD
UART_2_CRTS_DCTS
UART_2_CCTS_DRTS
I2C_0_SDA
I2C_0_SCL
I2C_1_SDA
I2C_1_SCL
I2C_2_SDA
I2C_2_SCL
I2C_3_SDA
I2C_3_SCL
I2C_4_SDA
I2C_4_SCL
UC1F
AN8
GPP_B15/GSPI0_CS#
AP7
GPP_B16/GSPI0_CLK
AP8
GPP_B17/GSPI0_MISO
AR7
GPP_B18/GSPI0_MOSI
AM5
GPP_B19/GSPI1_CS#
AN7
GPP_B20/GSPI1_CLK
AP5
GPP_B21/GSPI1_MISO
AN5
GPP_B22/GSPI1_MOSI
AB1
GPP_C8/UART0_RXD
AB2
GPP_C9/UART0_TXD
W4
GPP_C10/UART0_RTS#
AB3
GPP_C11/UART0_CTS#
AD1
GPP_C20/UART2_RXD
AD2
GPP_C21/UART2_TXD
AD3
GPP_C22/UART2_RTS#
AD4
GPP_C23/UART2_CTS#
U7
GPP_C16/I2C0_SDA
U6
GPP_C17/I2C0_SCL
U8
GPP_C18/I2C1_SDA
U9
GPP_C19/I2C1_SCL
AH9
GPP_F4/I2C2_SDA
AH10
GPP_F5/I2C2_SCL
AH11
GPP_F6/I2C3_SDA
AH12
GPP_F7/I2C3_SCL
AF11
GPP_F8/I2C4_SDA
AF12
GPP_F9/I2C4_SCL
SKL-U_BGA1356
@
LP SSISH
GSPI0_MOSI /GPP _B18 (Internal Pull Down):
(Rising edge of PCH_PWROK)
No Reboot
0 = Disable No Reboot mode. --> AAX05 Use
*
1 = Enable No Reboot Mode. (PCH will disable the TCO
Timer system reboot feature). This funct i on i s usef ul
when running ITP/XDP.
GSPI1_MOSI / GPP_B22 (Internal Pull Down):
(Rising edge of PCH_PWROK)
Boot BIOS Strap Bit
0 = SPI Mode --> AAX05 Use
*
1 = LPC Mode
SKL -U
GPP_D5/ISH_I2C0_SDA
GPP_D6/ISH_I2C0_SCL
GPP_D7/ISH_I2C1_SDA
GPP_D8/ISH_I2C1_SCL
GPP_F10/I2C5_SDA/ISH_I2C2_SDA
GPP_F11/I2C5_SCL/ISH_I2C2_SCL
GPP_D13/ISH_UART0_RXD/SML0BDATA/I2C4B_SDA
GPP_D14/ISH_UART0_TXD/SML0BCLK/I2C4B_SCL
6 OF 20
GPP_D15/ISH_UART0_RTS#
GPP_D16/ISH_UART0_CTS#/SML0BALERT#
GPP_C12/UART1_RXD/ISH_UART1_RXD
GPP_C13/UART1_TXD/ISH_UART1_TXD
GPP_C14/UART1_RTS#/ISH_UART1_RTS#
GPP_C15/UART1_CTS#/ISH_UART1_CTS#
GPP_A18/ISH_GP0
GPP_A19/ISH_GP1
GPP_A20/ISH_GP2
GPP_A21/ISH_GP3
GPP_A22/ISH_GP4
GPP_A23/ISH_GP5
GPP_A12/BM_BUSY#/ISH_GP6
Rev_ 0.5 3
GPP_D9
GPP_D10
GPP_D11
GPP_D12
P2
P3
P4
P1
M4
N3
N1
N2
AD11
AD12
U1
U2
U3
U4
AC1
AC2
AC3
AB4
AY8
BA8
BB7
BA7
AY7
AW7
AP13
CPU_ID
PROJECT_ID0
PROJECT_ID1
ISH_I2C0_SDA
ISH_I2C0_SCL
ISH_I2C1_SDA
ISH_I2C1_SCL
I2C_5_SDA
I2C_5_SCL
ISH sensor HUB
(Reserve f or Verif y)
T105 @
T106 @
no use
SkyL ake
Kab yLake
PROJECT_ID0
PROJECT_ID1
Project ID
*
B5W 1 S
Res erved
Res erved
Res erved
ISH_I2C1_SCL
ISH_I2C1_SDA
ISH_I2C0_SCL
ISH_I2C0_SDA
CPU _ID
0
1
2
RC20710K_0402_5%@
1
RC21010K_0402_5%
2
RC21110K_0402_5%@
1
RC21310K_0402_5%
1
2
3
4
@
+1.8VS_3VS_PGPPA
CPU_ID
1
2
1
2
00
0
1
11
+3VALW_1.8VALW_PGPPD
RPC19
8
7
6
5
1K_0804_8P4R_5%
RC177
0_0402_5% ESPI@
RC178
0_0402_5% @
+3VALW_1.8VALW_PGPPD
1
RC215
10K_0402_5%
KBL@
2
1
RC214
10K_0402_5%
SKL@
2
+3VALW_1.8VALW_PGPPD
Project_ ID 0Project_ ID 1
GPP_D11GPP_D 12
1
0
+3VS
+1.8VS
2
1
2
1
1
2
3
4
Secur ity Cla ssifica tion
Secur ity Cla ssifica tion
Secur ity Cla ssifica tion
Issued Da te
Issued Da te
Issued Da te
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEE T NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEE T NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEE T NOR THE INFORMATION IT CONTAINS
MAY BE USE D BY OR DISCLO SED TO ANY THIRD PARTY WITHOUT PRIOR W RITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USE D BY OR DISCLO SED TO ANY THIRD PARTY WITHOUT PRIOR W RITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USE D BY OR DISCLO SED TO ANY THIRD PARTY WITHOUT PRIOR W RITTEN CONSENT OF COMPAL ELECTRONICS, INC.
When PCIE8/ SATA1A is us ed
as SATA Port 1 (ODD), then
PCIE11/SAT A1B (M.2 SS D)
cannot be used as SATA Port
1.
PCIE1_RXP/USB3_5_RXP
B17
PCIE1_TXN/USB3_5_TXN
A17
PCIE1_TXP/USB3_5_TXP
G11
PCIE2_RXN/USB3_6_RXN
F11
PCIE2_RXP/USB3_6_RXP
D16
PCIE2_TXN/USB3_6_TXN
C16
PCIE2_TXP/USB3_6_TXP
H16
PCIE3_RXN
G16
PCIE3_RXP
D17
PCIE3_TXN
C17
PCIE3_TXP
G15
PCIE4_RXN
F15
PCIE4_RXP
B19
PCIE4_TXN
A19
PCIE4_TXP
F16
PCIE5_RXN
E16
PCIE5_RXP
C19
PCIE5_TXN
D19
PCIE5_TXP
G18
PCIE6_RXN
F18
PCIE6_RXP
D20
PCIE6_TXN
C20
PCIE6_TXP
F20
PCIE7_RXN/SATA0_RXN
E20
PCIE7_RXP/SATA0_RXP
B21
PCIE7_TXN/SATA0_TXN
A21
PCIE7_TXP/SATA0_TXP
G21
PCIE8_RXN/SATA1A_RXN
F21
PCIE8_RXP/SATA1A_RXP
D21
PCIE8_TXN/SATA1A_TXN
C21
PCIE8_TXP/SATA1A_TXP
E22
PCIE9_RXN
E23
PCIE9_RXP
B23
PCIE9_TXN
A23
PCIE9_TXP
F25
PCIE10_RXN
E25
PCIE10_RXP
D23
PCIE10_TXN
C23
PCIE10_TXP
F5
PCIE_RCOMPN
E5
PCIE_RCOMPP
D56
PROC_PRDY#
D61
PROC_PREQ#
BB11
GPP_A7/PIRQA#
E28
PCIE11_RXN/SATA1B_RXN
E27
PCIE11_RXP/SATA1B_RXP
D24
PCIE11_TXN/SATA1B_TXN
C24
PCIE11_TXP/SATA1B_TXP
E30
PCIE12_RXN/SATA2_RXN
F30
PCIE12_RXP/SATA2_RXP
A25
PCIE12_TXN/SATA2_TXN
B25
PCIE12_TXP/SATA2_TXP
SKL-U_BGA1356
@
SKL -U
8 OF 20
SSIC / USB3
USB3_2_RXN/SSIC_1_RXN
USB3_2_RXP/SSIC_1_RXP
USB3_2_TXN/SSIC_1_TXN
USB3_2_TXP/SSIC_1_TXP
USB3_3_RXN/SSIC_2_RXN
USB3_3_RXP/SSIC_2_RXP
USB3_3_TXN/SSIC_2_TXN
USB3_3_TXP/SSIC_2_TXP
USB 2
USB2_VBUSSENSE
GPP_E9/USB2_OC0#
GPP_E10/USB2_OC1#
GPP_E11/USB2_OC2#
GPP_E12/USB2_OC3#
GPP_E4/DEVSLP0
GPP_E5/DEVSLP1
GPP_E6/DEVSLP2
GPP_E0/SATAXPCIE0/SATAGP0
GPP_E1/SATAXPCIE1/SATAGP1
GPP_E2/SATAXPCIE2/SATAGP2
GPP_E8/SATALED#
Rev_ 0.5 3
USB3_1_RXN
USB3_1_RXP
USB3_1_TXN
USB3_1_TXP
USB3_4_RXN
USB3_4_RXP
USB3_4_TXN
USB3_4_TXP
USB2N_1
USB2P_1
USB2N_2
USB2P_2
USB2N_3
USB2P_3
USB2N_4
USB2P_4
USB2N_5
USB2P_5
USB2N_6
USB2P_6
USB2N_7
USB2P_7
USB2N_8
USB2P_8
USB2N_9
USB2P_9
USB2N_10
USB2P_10
USB2_COMP
USB2_ID
H8
G8
C13
D13
J6
H6
B13
A13
J10
H10
B15
A15
E10
F10
C15
D15
USB20_N1
AB9
USB20_P1
AB10
USB20_N2
AD6
USB20_P2
AD7
USB20_N3
AH3
USB20_P3
AJ3
AD9
AD10
USB20_N5
AJ1
USB20_P5
AJ2
USB20_N6
AF6
USB20_P6
AF7
USB20_N7
AH1
USB20_P7
AH2
USB20_N8
AF8
USB20_P8
AF9
AG1
AG2
AH7
AH8
2015MOW10 , USB2_ID Co nnected to GN D Directly
USB2_COMP
AB6
USB2_ID
AG3
USB2_VBUSSENSE
AG4
USB_OC0#
A9
C9
D9
Unused OC pin need set to GPI.
B9
J1
J2
J3
H2
H3
G4
H1
USB3_CRX_DTX_N1 <28>
USB3_CRX_DTX_P1 <28>
USB3_CTX_DRX_N1 <28>
USB3_CTX_DRX_P1 <28>
USB20_N1 <28>
USB20_P1 <28>
USB20_N2 <28>
USB20_P2 <28>
USB20_N3 <28>
USB20_P3 <28>
USB20_N5 <24>
USB20_P5 <24>
USB20_N6 <21>
USB20_P6 <21>
USB20_N7 <21>
USB20_P7 <21>
USB20_N8 <28>
USB20_P8 <28>
2
1
RC119113_0402_1%
RC1300_0402_5%
RC1310_0402_5%
2
1
2
1
USB_OC0# <28>
USB3 MB
USB3 MB
USB2 MB
TO D/B U SB2
BT
TS
Ca mer a
TO D/B CR
USB_OC0#
RC13210K_0402_5%
1
2
+3VALW_PRIM
2
1
3
GP I O
US B _O C 0 #
US B _O C 1 #
US B _O C 2 #
US B _O C 3 #
DE V S L P0
DE V S L P1
DE V S L P2
SA T A_ G P 0
4
A
SA T A_ G P 1
SA T A_ G P 2
B
DEVI CE C ONTR OL
USB2 Port 1
NA
NA
NA
NA
NA
NA
NA
NA
NA
DEVSL P[2:0] Imp lementa t i o n
DEVSLP is a host-controlled hardware signal which enables a SATA host and device to
enter an ultr a-low interface power s tate, including the po ssibility to com pletely power
down host and device PHYs.
The processor pro vides three SATA DEVSLP signals, DEVSLP[ 2:0] for SKL U.
When hi gh, DEVSLP re quests t he S AT A devic e t o ent er i nt o t he DEVSL P po wer st at e. ‧‧‧‧
When l o w, DEVSL P r e quests t he SATA devi ce t o exit fr o m t he DEVSL P po wer stat e ‧‧‧‧
and transit i o n t o ac t i ve state.
SATA Gene ral Purpose ( SATAGP[2:0]) Signal s
The pr ocess or pr ovi des t hr ee S AT A ge ner al pur pos e i nput si gnal s, SATAGP[ 2: 0] f or S KL U. ‧‧‧‧
These signals can be conf i g ur ed as i nt erl ock s wi tc h i nputs c orr es pondi ng t o a gi ve n S ATA port.
When use d as a n i nt erl ock s wit c h st at us i ndi ca t i on, this si g nal s houl d be dr i ven to 0 ‧‧‧‧
to indicate that the switch is clos ed and to a 1 to indicate that the switch is open.
If mecha ni cal pr es ence s wit c hes will not be used on t he pl a t fo rm, SAT AGP[2: 0] ‧‧‧‧
signals can be conf i g ur ed as GPP_E[ 2: 0] GPI Os si gnal s.
Secur ity Cla ssifica tion
Secur ity Cla ssifica tion
Secur ity Cla ssifica tion
Issued Da te
Issued Da te
Issued Da te
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEE T NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEE T NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEE T NOR THE INFORMATION IT CONTAINS
MAY BE USE D BY OR DISCLO SED TO ANY THIRD PARTY WITHOUT PRIOR W RITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USE D BY OR DISCLO SED TO ANY THIRD PARTY WITHOUT PRIOR W RITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USE D BY OR DISCLO SED TO ANY THIRD PARTY WITHOUT PRIOR W RITTEN CONSENT OF COMPAL ELECTRONICS, INC.