COMPAL LA-D581P Schematics

A
1 1
B
C
D
E
Compal confidential BAP00 schematic document
2 2
Sky Lake-H paltform with nVIDIA N17E-G1 Kaby Lake-H paltform with nVIDIA N17E-G1 Kaby Lake-H paltform with nVIDIA N17P-G0-B/N17P-G1-B Rev: 1.0(A00) PVT
2016/09/05(BOM 2016/09/06)
@ : Nopop component EMI@ / @EMI@ : EMI pop / unpop part
3 3
ESD@ / @ESD@ : ESD pop / unpop part RF@ / @RF@ : RF pop / unpop part CONN@ : Connector component
PR8211
34.8K_0402_1%
SAMSUNG@
PR8215
CMC@ : CMC debug TBT@ : Thunderbolt PD@ : Thunderbolt PD
52.3K_0402_1%
SAMSUNG@
SKL@ : Sky lake CPU KBL@ : Kaby lake CPU N17E@ : N17E-G1 N17P@ : N17P-G1-B / N17P-G0-B
4 4
PR8211
30K_0402_1%
MICRON@
PR8215
68.1K_0402_1%
MICRON@
DAX
PCB
DAZ18F00100
PCB 18F LA-B752P REV0 M/B 8
R1@
DAX
PCB
DAZ18F00101
PCB 18F LA-B752P REV0 M/B 8
R3@
Security Cl assification
Security Cl assification
Security Cl assification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
A
B
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
C
2015/09/18 2016/09/18
2015/09/18 2016/09/18
2015/09/18 2016/09/18
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Title
Title
Title
Cover sheet
Cover sheet
Cover sheet
Size Document Number Re v
Size Document Number Re v
Size Document Number Re v
Custom
Custom
Custom
LA-D581P
LA-D581P
LA-D581P
Date: Sheet of
Date: Sheet of
D
Date: Sheet of
E
1 80Wednesday, September 07, 2016
1 80Wednesday, September 07, 2016
1 80Wednesday, September 07, 2016
0.4
0.4
0.4
A
B
C
D
E
Block Diagram
eDP panel
DP 1.3
HDMI 2.0
I2C/USB2
P25
65W dGPU nVIDIA N17E-G1 nVIDIA N17P-G1-B nVIDIA N17P-G0-B 6pcs GDDR5 192bit 4pcs GDDR5 128bit
Thunderbolt Alpine Ridge-SP
1 1
Mini DP
P26
HDMI 2.0
P27
USB3.1 TypeC
CIO/USB3.1
SN150 801 4
USB PD
P58 P56~ 57P58
eDP 1.3
P46~ 54
PEG x8 port8~15
DDI 1
DDI 2
PEG x4 port0~3
Intel Kaby Lake-H BGA 1440
P7~1 3
Memory Bus Dual Channel
1.2V DDR4 1866/2133MHz
DDR4-SODIMM x2
P14~ 15
DMI x 4
2 2
PEG x4
P30
P28
P29
P29
P17
port4~7
USB3.0 port3
USB2.0 port3
PCI-E port5
PCI-E port6
USB2.0 port5
PCI-E port 9~12 SATA3.0 port0
PCI-E port 13~16 SATA3.0 port3
SPI
Intel PCH-H,HM170 BGA 837
DS80PCI402
Caldera connector
P41
RJ45 connector
3 3
P30
P41
LAN(Gigabit) Killer E2500
NGFF (M.2) WLAN+BT
NGFF (M.2) SSD 1
NGFF (M.2) SSD 2
SPI ROM 128Mb it
USB2.0 port4
USB2.0 port6
USB2.0 port7
USB3.0 port1 USB2.0 port1
USB3.0 port4 USB2.0 port2
USB3.0 port2,5 USB2.0 port8
HDA
AlienFX / ELC , C8051F383
Touch screen
IR camera(with digital MIC)
JUSB1 , left side Type A with Powershare
JUSB2 , right side , type A
JUSBC2 , right side Type C USB 3.0 with power delivery
digital MIC
Audio codec Realtek ALC3266
P31
JACK1 : Global headset
Jack2 : Re-tasking
P37
P25
P25
P35
P35
P36
P31
P31
Touch pad
DC in Battery
3V/5V
4 4
System
1.2V
1.00V
2.5V
CPU Vcore
A
dGPU Core
Charger
dGPU
1.35V
B
PS2/SMB us
P38
P16~ 22
LPC Bus
KC3810
KC3810
P43
ENE KB9022
P43
P43
C
KB
P40
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECT RONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECT RONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECT RONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE C USTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE C USTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE C USTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITH ER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITH ER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITH ER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECT RONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECT RONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECT RONICS, INC.
2015/09/18 2016/09/18
2015/09/18 2016/09/18
2015/09/18 2016/09/18
AMP ALC13 09
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
D
P32
Speaker
Title
Title
Title
Size
Size
Size
Date : Sheet of
Date : Sheet of
Date : Sheet of
P32
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
Block diagram
Block diagram
Block diagram
Document Num ber Re v
Document Num ber Re v
Document Num ber Re v
LA-D581P
LA-D581P
LA-D581P
E
2 80Wednesday, Septem ber 07, 2016
2 80Wednesday, Septem ber 07, 2016
2 80Wednesday, Septem ber 07, 2016
0.4
0.4
0.4
A
Board ID Table for AD channel
Vcc 3.3V +/- 1%
Board ID
0 1 2 3 4 5 6 7 56K +/- 1% 8 9 10 11 12 13 14 15 330K +/- 1% 16 17 18 19 NC
1 1
Voltage Rails
Power Plane Descript i on
VIN
BATT+ B+ +VCC_CORE +VCCGT Sliced graphics power rail
+0.6VS DDR4 +0.6VS power rail for DDR terminator
+1VALW +1V_PCH_PRIM +VCCIO +1.0VS IO power rail +PEX_VDD
+1.35VS_VGA +1.35~1.55VS power rail for GPU
+VCCST +VCCSTG +3VALW System +3VALW always on power rail +3VLP +3V_PCH +3VALW power for PCH DSW rails +LAN_IO +3VALW power for LAN power rails
+3VS
+1V8_AON +3V3_SYS +5VALW
+5VS
+RTC_CELL RTC power +VCCSA System Agent power rail Note : ON* means that this power plane is ON only with AC power available, otherwise it is OFF
100K +/- 1%Ra
Rb V min
0 0.000V 12K +/- 1% 15K +/- 1% 20K +/- 1% 27K +/- 1% 33K +/- 1% 43K +/- 1%
75K +/- 1% 1.398V 100K +/- 1%
160K +/- 1% 200K +/- 1% 240K +/- 1% 270K +/- 1%
430K +/- 1% 560K +/- 1% 750K +/- 1%
Adapter power supply Bat t er y po wer suppl y AC or bat t er y po wer rail f or po wer cir cuit
Core voltage for CPU
System +1VALW power rail ON*ONON System +1VALW power rail ON*
+1.0VS power rail for GPU
DDR4 +1.2V power rail+1.2V_DDR +1.0V power rail for CPU
+1.0VS power rail for CPU
+19VB to +3VLP power rail for suspend power
System +3VS power rail
+1.8VS power rail for GPU +3VS power rail for GPU
System +5VALW power rail System +5VS power rail
AD_B ID
0.347V
0.423V 0.430V
0.541V
0.691V
0.807V
0.978V 0.992V
1.169V
1.634V
1.849V 1.865V
2.015V
2.185V
2.316V
2.395V 2.408V
2.521V
2.667V
2.791V
2.905V 2.912V
V typ
AD_B ID
0.000V 0.300V
0.354V
0.550V
0.702V
0.819V
1.185V
1.414V 1.430V
1.650V
2.031V
2.200V
2.329V
2.533V
2.677V 0xCA - 0xD4
2.800V
3.300V
S0
N/A N/A N/A
ON ON ON
ON ON ON ON ON ON ON ON ON ON ON ON ON ON ON ON ON ON
V
AD_B ID
0.360V
0.438V
0.559V
0.713V
0.831V
1.006V
1.200V
1.667V
1.881V130K +/- 1%
2.046V
2.215V
2.343V
2.421V
2.544V
2.687V
2.808V
2.919V
3.300V
S3
N/A N/A N/A OFF OFF OFF
ON
OFF OFF OFF
ON ON
OFF
ON ON ON ON
OFF OFF OFF
ON
OFF
ON
max
S4 / S5
N/A N/A N/A OFF OFF OFF
OFF OFF OFF OFF OFF OFF
ON* ON ON* ON*
OFF OFF OFF
ON*
OFF
ON
OFFOFF
EC AD3
0x00 - 0x13 0x14 - 0x1E 0x1F - 0x25 0x26 - 0x30 0x31 - 0x3A 0x3B - 0x45 0x46 - 0x54 0x55 - 0x64 0x65 - 0x76 0x77 - 0x87 0x88 - 0x96 0x97 - 0xA4 0xA45- 0xAF 0xB0 - 0xB7 0xB8 - 0xBF 0xC0 - 0xC9
0xD5 - 0xDD 0xDE - 0xF0 0xF1 - 0xFF3.000V
431A 313 1L0 1 431A 313 1L0 2 431A 313 1L0 3 431A 313 1L0 4
Security Cl assification
Security Cl assification
Security Cl assification
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Issued Date
Issued Date
Issued Date
PCH-H , HM170
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
Nam ePart No.
SKL I5 G1 DIS 6G SKL I7 G1 DIS 6G KBL I5 G1 DIS KBL I7 G1 DIS
Symbol Note :
A
USB3HSIO PCIe SATA3
Function
JUSB1,type A
2
3
4
5
JUSB3,type C
Caldera
JUSB2,type A
JUSB3,type C
6
7
8
9
10
1
2
3
4
5
6
LAN
WLAN
7
8
9
10
11
12
13
14
15
16
0
JSSD1
1
M.2 2280 SATA PCIe x4
0
JSSD2
1
M.2 2280 SATA
2
PCIe x4
3
BOM
SKL@, N17E@ ,TBT@, PD@, CMC@, EMI@, ESD@, RF@, CONN@ SKL@, N17E@ ,TBT@, PD@, CMC@, EMI@, ESD@, RF@, CONN@ KBL@, N17E@ ,TBT@, PD@, CMC@, EMI@, ESD@, RF@, CONN@ KBL@, N17E@ ,TBT@, PD@, CMC@, EMI@, ESD@, RF@, CONN@
Digital Ground
Analog Ground
Compal Secret Data
Compal Secret Data
2015/09/18 2016/09/18
2015/09/18 2016/09/18
2015/09/18 2016/09/18
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
1
2
3
4
5
6
7
8
Function
JUSB1(Powershare)1
JUSB2
Caldera
ELC
Bluetooth
Touch screen
Camera
JUSB3
USB2
9
10
11
12
13
14
Board ID TABLE
ID
Date: Sheet of
Date: Sheet of
Date: Sheet of
SKL
0
EVT
1
DVT1
2
DVT1.1
3
DVT2
4
GC6
5
MP
6 7 8 9
Title
Title
Title
Notes list
Notes list
Notes list
Size Document Number Re v
Size Document Number Re v
Size Document Number Re v
LA-D581P
LA-D581P
LA-D581P
KBL
EVT
DVT1 DVT2
DVT2.1/GC6
MP
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
4 80Wednesday, September 07, 2016
4 80Wednesday, September 07, 2016
4 80Wednesday, September 07, 2016
0.4
0.4
0.4
5
D D
4
3
2
1
JPCMC
+3V_PCH
1 2
+1VALW
RC9 1K_0402_5%CMC@
1 2
RC353 1K_0402_5%CMC@
RC35 51_0402_1%@
RC348 51_0402_1%CMC@
1 2
RH497 51_0402_5%CMC@
12
12
C C
B B
XDP_SPI_SI
XDP_ITP_PMODE
PCH_JTAG_TCK
XDP_TCK
CPU_XDP_TRST#
CFG3<9>
CFG0<9> CFG1<9> CFG2<9>
CFG4<9> CFG5<9> CFG6<9> CFG7<9>
CFG17<9> CFG16<9>
CFG8<9> CFG9<9> CFG10<9> CFG11<9> CFG12<9> CFG13<9> CFG14<9> CFG15<9>
CFG19<9> CFG18<9>
OBS DATA
1
DATA_0
3
DATA_1
5
DATA_2
7
DATA_3
9
DATA_4
11
DATA_5
13
DATA_6
15
DATA_7
17
DATA_CLK_1P
21
DATA_CLK_1N
2
DATA_8
4
DATA_9
6
DATA_10
8
DATA_11
10
DATA_12
12
DATA_13
14
DATA_14
16
DATA_15
18
DATA_CLK_2P
20
DATA_CLK_2N
INTEL_CMC_PRIMARY
CONN@
CMC_DEBUG_36P
JTAG/RC/HOOKS
VCCOBS_AB
XDP_TRST*
XDP_TDI
XDP_TMS XDP_TCK0 XDP_TCK1
XDP_TDO
XDP_PREQ*
XDP_PRDY*
HOOK_0 HOOK_3 HOOK_6
XDP_PRSNT_PCH* XDP_PRSNT_CPU*
GND
<MT> GND
+1VALW
22
28 29 30
PCH_JTAG_TCK
32
XDP_TCK
31 35
33 34
XDP_HOOK0
27
XDP_SPI_SI
25
XDP_ITP_PMODE
26
XDP_SPI_IO2
24 23
19 36
CPU_XDP_TRST# <9,22> XDP_TDI <9,18> XDP_TMS <9,18> PCH_JTAG_TCK <9,18> XDP_TCK <18>
XDP_PREQ# <9,22> XDP_PRDY# <9,22>
1 2
RC355 1K_0402_1%CMC@
XDP_SPI_SI <17> XDP_ITP_PMODE <18>
1 2
RC354 1K_0402_1%CMC@
XDP_TDO <9,18>
PCIRST# <17,28,29,30,43,56>
PCH_SPI_WP#_R <17>
A A
Security Cl assification
Security Cl assification
Security Cl assification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2015/09/18 2016/09/18
2015/09/18 2016/09/18
2015/09/18 2016/09/18
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Re v
Size Document Number Re v
Size Document Number Re v
Date: Sheet of
Date: Sheet of
2
Date: Sheet of
Compal Electronics, Inc.
CMC CONN.
CMC CONN.
CMC CONN.
LA-D581P
LA-D581P
LA-D581P
1
0.4
0.4
6 80Wednesday, September 07, 2016
6 80Wednesday, September 07, 2016
6 80Wednesday, September 07, 2016
0.4
5
PEG_CRX_TTX_P15<56> PEG_CRX_TTX_N15<56>
PEG_CRX_TTX_P14<56> PEG_CRX_TTX_N14<56>
D D
Thunderbolt RX reverse
Caldera RX reverse
PEG RX reverse
C C
PEG_CRX_TTX_P13<56> PEG_CRX_TTX_N13<56>
PEG_CRX_TTX_P12<56> PEG_CRX_TTX_N12<56>
PEG_CRX_GTX_P11<41> PEG_CRX_GTX_N11<41>
PEG_CRX_GTX_P10<41> PEG_CRX_GTX_N10<41>
PEG_CRX_GTX_P9<41> PEG_CRX_GTX_N9<41>
PEG_CRX_GTX_P8<41> PEG_CRX_GTX_N8<41>
PEG_CRX_GTX_P7<46> PEG_CRX_GTX_N7<46>
PEG_CRX_GTX_P6<46> PEG_CRX_GTX_N6<46>
PEG_CRX_GTX_P5<46> PEG_CRX_GTX_N5<46>
PEG_CRX_GTX_P4<46> PEG_CRX_GTX_N4<46>
PEG_CRX_GTX_P3<46> PEG_CRX_GTX_N3<46>
PEG_CRX_GTX_P2<46> PEG_CRX_GTX_N2<46>
PEG_CRX_GTX_P1<46> PEG_CRX_GTX_N1<46>
PEG_CRX_GTX_P0<46> PEG_CRX_GTX_N0<46>
+VCCIO
4
SKYLAKE _HALO
CPU1C
PEG_RXP[0] PEG_RXN[0]
PEG_RXP[1] PEG_RXN[1]
PEG_RXP[2] PEG_RXN[2]
PEG_RXP[3] PEG_RXN[3]
PEG_RXP[4] PEG_RXN[4]
PEG_RXP[5] PEG_RXN[5]
PEG_RXP[6] PEG_RXN[6]
PEG_RXP[7] PEG_RXN[7]
PEG_RXP[8] PEG_RXN[8]
PEG_RXP[9] PEG_RXN[9]
PEG_RXP[10] PEG_RXN[10]
PEG_RXP[11] PEG_RXN[11]
PEG_RXP[12] PEG_RXN[12]
PEG_RXP[13] PEG_RXN[13]
PEG_RXP[14] PEG_RXN[14]
PEG_RXP[15] PEG_RXN[15]
PEG_RCOMP
DMI_RXP[0] DMI_RXN[0]
DMI_RXP[1] DMI_RXN[1]
DMI_RXP[2] DMI_RXN[2]
DMI_RXP[3] DMI_RXN[3]
SKL-H_BGA1440
@
BGA1440
E25 D25
E24 F24
E23 D23
E22 F22
E21 D21
E20 F20
E19 D19
E18 F18
D17 E17
F16 E16
D15 E15
F14 E14
D13 E13
F12 E12
D11 E11
F10 E10
RC2
24.9_0402_1%
PEG_RCOMP
1 2
DMI_CRX_PTX_P0<19> DMI_CRX_PTX_N0<19>
DMI_CRX_PTX_P1<19> DMI_CRX_PTX_N1<19>
DMI_CRX_PTX_P2<19> DMI_CRX_PTX_N2<19>
DMI_CRX_PTX_P3<19> DMI_CRX_PTX_N3<19>
G2
D8 E8
E6 F6
D5 E5
J8 J9
3 OF 14
3
PEG_TXP[0] PEG_TXN[0]
PEG_TXP[1] PEG_TXN[1]
PEG_TXP[2] PEG_TXN[2]
PEG_TXP[3] PEG_TXN[3]
PEG_TXP[4] PEG_TXN[4]
PEG_TXP[5] PEG_TXN[5]
PEG_TXP[6] PEG_TXN[6]
PEG_TXP[7] PEG_TXN[7]
PEG_TXP[8] PEG_TXN[8]
PEG_TXP[9] PEG_TXN[9]
PEG_TXP[10] PEG_TXN[10]
PEG_TXP[11] PEG_TXN[11]
PEG_TXP[12] PEG_TXN[12]
PEG_TXP[13] PEG_TXN[13]
PEG_TXP[14] PEG_TXN[14]
PEG_TXP[15] PEG_TXN[15]
DMI_TXP[0]
DMI_TXN[0]
DMI_TXP[1]
DMI_TXN[1]
DMI_TXP[2]
DMI_TXN[2]
DMI_TXP[3]
DMI_TXN[3]
B25 A25
B24 C24
B23 A23
B22 C22
PEG_CTX_GRX_P11
B21
PEG_CTX_GRX_N11
A21
PEG_CTX_GRX_P10
B20
PEG_CTX_GRX_N10
C20
PEG_CTX_GRX_P9
B19
PEG_CTX_GRX_N9
A19
PEG_CTX_GRX_P8
B18
PEG_CTX_GRX_N8
C18
PEG_CTX_GRX_P7
A17
PEG_CTX_GRX_N7
B17
PEG_CTX_GRX_P6
C16
PEG_CTX_GRX_N6
B16
PEG_CTX_GRX_P5
A15
PEG_CTX_GRX_N5
B15
PEG_CTX_GRX_P4
C14
PEG_CTX_GRX_N4
B14
PEG_CTX_GRX_P3
A13
PEG_CTX_GRX_N3
B13
PEG_CTX_GRX_P2
C12
PEG_CTX_GRX_N2
B12
PEG_CTX_GRX_P1
A11
PEG_CTX_GRX_N1
B11
PEG_CTX_GRX_P0
C10
PEG_CTX_GRX_N0
B10
B8 A8
C6 B6
B5 A5
D4 B4
1 2
CC24 0.22U_0201_6.3V
1 2
CC12 0.22U_0201_6.3V
1 2
CC23 0.22U_0201_6.3V
1 2
CC11 0.22U_0201_6.3V
1 2
CC22 0.22U_0201_6.3V
1 2
CC10 0.22U_0201_6.3V
1 2
CC21 0.22U_0201_6.3V
1 2
CC9 0.22U_0201_6.3V
1 2
CC20 0.22U_0201_6.3V
1 2
CC8 0.22U_0201_6.3V
1 2
CC19 0.22U_0201_6.3V
1 2
CC7 0.22U_0201_6.3V
1 2
CC18 0.22U_0201_6.3V
1 2
CC6 0.22U_0201_6.3V
1 2
CC17 0.22U_0201_6.3V
1 2
CC5 0.22U_0201_6.3V
1 2
CC16 0.22U_0201_6.3V
1 2
CC4 0.22U_0201_6.3V
1 2
CC15 0.22U_0201_6.3V
1 2
CC3 0.22U_0201_6.3V
1 2
CC14 0.22U_0201_6.3V
1 2
CC2 0.22U_0201_6.3V
1 2
CC13 0.22U_0201_6.3V
1 2
CC1 0.22U_0201_6.3V
DMI_CTX_PRX_P0 <19> DMI_CTX_PRX_N0 <19>
DMI_CTX_PRX_P1 <19> DMI_CTX_PRX_N1 <19>
DMI_CTX_PRX_P2 <19> DMI_CTX_PRX_N2 <19>
DMI_CTX_PRX_P3 <19> DMI_CTX_PRX_N3 <19>
2
PEG_CTX_TRX_P15 <56> PEG_CTX_TRX_N15 <56>
PEG_CTX_TRX_P14 <56> PEG_CTX_TRX_N14 <56>
PEG_CTX_TRX_P13 <56> PEG_CTX_TRX_N13 <56>
PEG_CTX_TRX_P12 <56> PEG_CTX_TRX_N12 <56>
PEG_CTX_C_GRX_P11 <41> PEG_CTX_C_GRX_N11 <41>
PEG_CTX_C_GRX_P10 <41> PEG_CTX_C_GRX_N10 <41>
PEG_CTX_C_GRX_P9 < 41> PEG_CTX_C_GRX_N9 <41>
PEG_CTX_C_GRX_P8 < 41> PEG_CTX_C_GRX_N8 <41>
PEG_CTX_C_GRX_P7 < 46> PEG_CTX_C_GRX_N7 <46>
PEG_CTX_C_GRX_P6 < 46> PEG_CTX_C_GRX_N6 <46>
PEG_CTX_C_GRX_P5 < 46> PEG_CTX_C_GRX_N5 <46>
PEG_CTX_C_GRX_P4 < 46> PEG_CTX_C_GRX_N4 <46>
PEG_CTX_C_GRX_P3 < 46> PEG_CTX_C_GRX_N3 <46>
PEG_CTX_C_GRX_P2 < 46> PEG_CTX_C_GRX_N2 <46>
PEG_CTX_C_GRX_P1 < 46> PEG_CTX_C_GRX_N1 <46>
PEG_CTX_C_GRX_P0 < 46> PEG_CTX_C_GRX_N0 <46>
Thunderbolt TX reverse
Caldera TX reverse
PEG TX reverse
1
SKYLAKE _HALO
CPU1D
CPU_DP1_P0<56>
B B
Thunderbolt DDI
CPU1
CPU@
A A
SA000097D2L
SKL-H_BGA1440
5
CPU_DP1_N0<56> CPU_DP1_P1<56> CPU_DP1_N1<56> CPU_DP1_P2<56> CPU_DP1_N2<56> CPU_DP1_P3<56> CPU_DP1_N3<56>
CPU_DP1_AUXP<56>
CPU_DP1_AUXN<56>
CPU_DP2_P0<56> CPU_DP2_N0<56> CPU_DP2_P1<56> CPU_DP2_N1<56> CPU_DP2_P2<56> CPU_DP2_N2<56> CPU_DP2_P3<56> CPU_DP2_N3<56>
CPU_DP2_AUXP<56>
CPU_DP2_AUXN<56>
4
K36 K37 J35 J34 H37 H36 J37 J38
D27 E27
H34 H33 F37 G38 F34 F35 E37 E36
F26 E26
C34 D34 B36 B34 F33 E33 C33 B33
A27 B27
DDI1_TXP[0] DDI1_TXN[0] DDI1_TXP[1] DDI1_TXN[1] DDI1_TXP[2] DDI1_TXN[2] DDI1_TXP[3] DDI1_TXN[3]
DDI1_AUXP DDI1_AUXN
DDI2_TXP[0] DDI2_TXN[0] DDI2_TXP[1] DDI2_TXN[1] DDI2_TXP[2] DDI2_TXN[2] DDI2_TXP[3] DDI2_TXN[3]
DDI2_AUXP DDI2_AUXN
DDI3_TXP[0] DDI3_TXN[0] DDI3_TXP[1] DDI3_TXN[1] DDI3_TXP[2] DDI3_TXN[2] DDI3_TXP[3] DDI3_TXN[3]
DDI3_AUXP DDI3_AUXN
SKL-H_BGA1440
@
BGA1440
4 OF 14
D29
EDP_TXP[0]
E29
EDP_TXN[0]
F28
EDP_TXP[1]
E28
EDP_TXN[1]
B29
EDP_TXN[2]
A29
EDP_TXP[2]
B28
EDP_TXN[3]
C28
EDP_TXP[3]
C26
EDP_AUXP
B26
EDP_AUXN
EDP_DISP_UTIL
PROC_AUDIO_CLK
PROC_AUDIO_SDI
PROC_AUDIO_SDO
A33
EDP_RCOMP
D37
EDP_RCOMP
G27 G25
CPU_DISPA_SDI_R
G29
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
CPU_EDP_TX0P <24> CPU_EDP_TX0N < 24> CPU_EDP_TX1P <24> CPU_EDP_TX1N < 24> CPU_EDP_TX2N < 24> CPU_EDP_TX2P <24> CPU_EDP_TX3N < 24> CPU_EDP_TX3P <24>
CPU_EDP_AUX <24> CPU_EDP_AUX# <24>
1 2
RC30
24.9_0402_1%
1 2
RC66 20_0402_5%
2015/09/18 2016/09/18
2015/09/18 2016/09/18
2015/09/18 2016/09/18
+VCCIO
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
2
CPU_DISPA_BCLK <18> CPU_DISPA_SDO <18> CPU_DISPA_SDI <18>
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
CPU(1/7) DMI,PEG,DDI,EDP
CPU(1/7) DMI,PEG,DDI,EDP
CPU(1/7) DMI,PEG,DDI,EDP
Size
Size
Size
Document Number Re v
Document Number Re v
Document Number Re v
LA-D581P
LA-D581P
LA-D581P
Date: Sheet of
Date: Sheet of
Date: Sheet of
1
7 80Wednesday, September 07, 2016
7 80Wednesday, September 07, 2016
7 80Wednesday, September 07, 2016
0.4
0.4
0.4
5
D D
4
3
2
1
Interleave
DDR_A_D0 DDR_A_D1
DDR_A_D[0..63]<14> DDR_A_MA[0..13]<14> DDR_A_DQS#[0..7]<14> DDR_A_DQS[0..7]<14>
DDR_B_D[0..63]<15> DDR_B_MA[0..13]<15> DDR_B_DQS#[0..7]<15> DDR_B_DQS[0..7]<15>
C C
B B
DDR_A_D2 DDR_A_D3 DDR_A_D4 DDR_A_D5 DDR_A_D6 DDR_A_D7 DDR_A_D8 DDR_A_D9 DDR_A_D10 DDR_A_D11 DDR_A_D12 DDR_A_D13 DDR_A_D14 DDR_A_D15 DDR_A_D16 DDR_A_D17 DDR_A_D18 DDR_A_D19 DDR_A_D20 DDR_A_D21 DDR_A_D22 DDR_A_D23 DDR_A_D24 DDR_A_D25 DDR_A_D26 DDR_A_D27 DDR_A_D28 DDR_A_D29 DDR_A_D30 DDR_A_D31 DDR_A_D32 DDR_A_D33 DDR_A_D34 DDR_A_D35 DDR_A_D36 DDR_A_D37 DDR_A_D38 DDR_A_D39 DDR_A_D40 DDR_A_D41 DDR_A_D42 DDR_A_D43 DDR_A_D44 DDR_A_D45 DDR_A_D46 DDR_A_D47 DDR_A_D48 DDR_A_D49 DDR_A_D50 DDR_A_D51 DDR_A_D52 DDR_A_D53 DDR_A_D54 DDR_A_D55 DDR_A_D56 DDR_A_D57 DDR_A_D58 DDR_A_D59 DDR_A_D60 DDR_A_D61 DDR_A_D62 DDR_A_D63
CPU1A
BR6
DDR0_DQ[0]
BT6
DDR0_DQ[1]
BP3
DDR0_DQ[2]
BR3
DDR0_DQ[3]
BN5
DDR0_DQ[4]
BP6
DDR0_DQ[5]
BP2
DDR0_DQ[6]
BN3
DDR0_DQ[7]
BL4
DDR0_DQ[8]
BL5
DDR0_DQ[9]
BL2
DDR0_DQ[10]
BM1
DDR0_DQ[11]
BK4
DDR0_DQ[12]
BK5
DDR0_DQ[13]
BK1
DDR0_DQ[14]
BK2
DDR0_DQ[15]
BG4
DDR0_DQ[16]/DDR0_DQ[32]
BG5
DDR0_DQ[17]/DDR0_DQ[33]
BF4
DDR0_DQ[18]/DDR0_DQ[34]
BF5
DDR0_DQ[19]/DDR0_DQ[35]
BG2
DDR0_DQ[20]/DDR0_DQ[36]
BG1
DDR0_DQ[21]/DDR0_DQ[37]
BF1
DDR0_DQ[22]/DDR0_DQ[38]
BF2
DDR0_DQ[23]/DDR0_DQ[39]
BD2
DDR0_DQ[24]/DDR0_DQ[40]
BD1
DDR0_DQ[25]/DDR0_DQ[41]
BC4
DDR0_DQ[26]/DDR0_DQ[42]
BC5
DDR0_DQ[27]/DDR0_DQ[43]
BD5
DDR0_DQ[28]/DDR0_DQ[44]
BD4
DDR0_DQ[29]/DDR0_DQ[45]
BC1
DDR0_DQ[30]/DDR0_DQ[46]
BC2
DDR0_DQ[31]/DDR0_DQ[47]
AB1
DDR0_DQ[32]/DDR1_DQ[0]
AB2
DDR0_DQ[33]/DDR1_DQ[1]
AA4
DDR0_DQ[34]/DDR1_DQ[2]
AA5
DDR0_DQ[35]/DDR1_DQ[3]
AB5
DDR0_DQ[36]/DDR1_DQ[4]
AB4
DDR0_DQ[37]/DDR1_DQ[5]
AA2
DDR0_DQ[38]/DDR1_DQ[6]
AA1
DDR0_DQ[39]/DDR1_DQ[7]
V5
DDR0_DQ[40]/DDR1_DQ[8]
V2
DDR0_DQ[41]/DDR1_DQ[9]
U1
DDR0_DQ[42]/DDR1_DQ[10]
U2
DDR0_DQ[43]/DDR1_DQ[11]
V1
DDR0_DQ[44]/DDR1_DQ[12]
V4
DDR0_DQ[45]/DDR1_DQ[13]
U5
DDR0_DQ[46]/DDR1_DQ[14]
U4
DDR0_DQ[47]/DDR1_DQ[15]
R2
DDR0_DQ[48]/DDR1_DQ[32]
P5
DDR0_DQ[49]/DDR1_DQ[33]
R4
DDR0_DQ[50]/DDR1_DQ[34]
P4
DDR0_DQ[51]/DDR1_DQ[35]
R5
DDR0_DQ[52]/DDR1_DQ[36]
P2
DDR0_DQ[53]/DDR1_DQ[37]
R1
DDR0_DQ[54]/DDR1_DQ[38]
P1
DDR0_DQ[55]/DDR1_DQ[39]
M4
DDR0_DQ[56]/DDR1_DQ[40]
M1
DDR0_DQ[57]/DDR1_DQ[41]
L4
DDR0_DQ[58]/DDR1_DQ[42]
L2
DDR0_DQ[59]/DDR1_DQ[43]
M5
DDR0_DQ[60]/DDR1_DQ[44]
M2
DDR0_DQ[61]/DDR1_DQ[45]
L5
DDR0_DQ[62]/DDR1_DQ[46]
L1
DDR0_DQ[63]/DDR1_DQ[47]
BA2
DDR0_ECC[0]
BA1
DDR0_ECC[1]
AY4
DDR0_ECC[2]
AY5
DDR0_ECC[3]
BA5
DDR0_ECC[4]
BA4
DDR0_ECC[5]
AY1
DDR0_ECC[6]
AY2
DDR0_ECC[7]
DDR CHANNEL A
SKL-H_BGA1440
@
SKYLAKE _HALO
BGA1440
DDR0_BA[0]/DDR0_CAB[4]/DDR0_BA[0] DDR0_BA[1]/DDR0_CAB[6]/DDR0_BA[1]
DDR0_BA[2]/DDR0_CAA[5]/DDR0_BG[0]
DDR0_RAS#/DDR0_CAB[3]/DDR0_MA[16]
DDR0_WE#/DDR0_CAB[2]/DDR0_MA[14]
DDR0_CAS#/DDR0_CAB[1]/DDR0_MA[15]
DDR0_MA[0]/DDR0_CAB[9]/DDR0_MA[0] DDR0_MA[1]/DDR0_CAB[8]/DDR0_MA[1] DDR0_MA[2]/DDR0_CAB[5]/DDR0_MA[2]
DDR0_MA[5]/DDR0_CAA[0]/DDR0_MA[5] DDR0_MA[6]/DDR0_CAA[2]/DDR0_MA[6] DDR0_MA[7]/DDR0_CAA[4]/DDR0_MA[7] DDR0_MA[8]/DDR0_CAA[3]/DDR0_MA[8]
DDR0_MA[9]/DDR0_CAA[1]/DDR0_MA[9] DDR0_MA[10]/DDR0_CAB[7]/DDR0_MA[10] DDR0_MA[11]/DDR0_CAA[7]/DDR0_MA[11] DDR0_MA[12]/DDR0_CAA[6]/DDR0_MA[12] DDR0_MA[13]/DDR0_CAB[0]/DDR0_MA[13]
DDR0_MA[14]/DDR0_CAA[9]/DDR0_BG[1] DDR0_MA[15]/DDR0_CAA[8]/DDR0_ACT#
DDR0_DQSN[2]/DDR0_DQSN[4] DDR0_DQSN[3]/DDR0_DQSN[5] DDR0_DQSP[4]/DDR1_DQSP[0] DDR0_DQSP[5]/DDR1_DQSP[1] DDR0_DQSP[6]/DDR1_DQSP[4] DDR0_DQSP[7]/DDR1_DQSP[5]
DDR0_DQSP[2]/DDR0_DQSP[4] DDR0_DQSP[3]/DDR0_DQSP[5] DDR0_DQSN[4]/DDR1_DQSN[0] DDR0_DQSN[5]/DDR1_DQSN[1] DDR0_DQSN[6]/DDR1_DQSN[4] DDR0_DQSN[7]/DDR1_DQSN[5]
1 OF 14
DDR0_CKP[0] DDR0_CKN[0] DDR0_CKN[1] DDR0_CKP[1]
DDR0_CLKP[2]
DDR0_CLKN[2]
DDR0_CLKP[3]
DDR0_CLKN[3]
DDR0_CKE[0] DDR0_CKE[1] DDR0_CKE[2] DDR0_CKE[3]
DDR0_CS#[0] DDR0_CS#[1] DDR0_CS#[2] DDR0_CS#[3]
DDR0_ODT[0] DDR0_ODT[1] DDR0_ODT[2] DDR0_ODT[3]
DDR0_MA[3] DDR0_MA[4]
DDR0_PAR
DDR0_ALERT#
DDR0_DQSN[0] DDR0_DQSN[1]
DDR0_DQSP[0] DDR0_DQSP[1]
DDR0_DQSP[8] DDR0_DQSN[8]
AG1 AG2 AK1 AK2 AL3 AK3 AL2 AL1
AT1 AT2 AT3 AT5
AD5 AE2 AD2 AE5
AD3 AE4 AE1 AD4
AH5 AH1 AU1
AH4 AG4 AD1
AH3 AP4 AN4 AP5 AP2 AP1 AP3 AN1 AN3 AT4 AH2 AN2 AU4 AE3 AU2 AU3
AG3 AU5
BR5 BL3 BG3 BD3 AB3 V3 R3 M3
BP5 BK3 BF3 BC3 AA3 U3 P3 L3
AY3 BA3
DDR_A_MA0 DDR_A_MA1 DDR_A_MA2 DDR_A_MA3 DDR_A_MA4 DDR_A_MA5 DDR_A_MA6 DDR_A_MA7 DDR_A_MA8 DDR_A_MA9 DDR_A_MA10 DDR_A_MA11 DDR_A_MA12 DDR_A_MA13
DDR_A_DQS#0 DDR_A_DQS#1 DDR_A_DQS#2 DDR_A_DQS#3 DDR_A_DQS4 DDR_A_DQS5 DDR_A_DQS6 DDR_A_DQS7
DDR_A_DQS0 DDR_A_DQS1 DDR_A_DQS2 DDR_A_DQS3 DDR_A_DQS#4 DDR_A_DQS#5 DDR_A_DQS#6 DDR_A_DQS#7
M_CLK_DDR0 <14> M_CLK_DDR#0 <14> M_CLK_DDR#1 <14> M_CLK_DDR1 <14>
DDR_CKE0_DIMMA <14> DDR_CKE1_DIMMA <14>
DDR_CS0_DIMMA# <14> DDR_CS1_DIMMA# <14>
M_ODT0 <14> M_ODT1 <14>
DDR_A_BS0 <14> DDR_A_BS1 <14> DDR_A_BG0 <14>
DDR_A_RAS# <14> DDR_A_WE# <14> DDR_A_CAS# <14>
DDR_A_BG1 <14> DDR_A_ACT# <14>
DDR_A_PAR <14> DDR_A_ALERT# <14>
1 2
RH148 121_0402_1%
1 2
RH149 75_0402_1%
1 2
RH150 100_0402_1%
DDR_B_D0 DDR_B_D1 DDR_B_D2 DDR_B_D3 DDR_B_D4 DDR_B_D5 DDR_B_D6 DDR_B_D7 DDR_B_D8 DDR_B_D9 DDR_B_D10 DDR_B_D11 DDR_B_D12 DDR_B_D13 DDR_B_D14 DDR_B_D15 DDR_B_D16 DDR_B_D17 DDR_B_D18 DDR_B_D19 DDR_B_D20 DDR_B_D21 DDR_B_D22 DDR_B_D23 DDR_B_D24 DDR_B_D25 DDR_B_D26 DDR_B_D27 DDR_B_D28 DDR_B_D29 DDR_B_D30 DDR_B_D31 DDR_B_D32 DDR_B_D33 DDR_B_D34 DDR_B_D35 DDR_B_D36 DDR_B_D37 DDR_B_D38 DDR_B_D39 DDR_B_D40 DDR_B_D41 DDR_B_D42 DDR_B_D43 DDR_B_D44 DDR_B_D45 DDR_B_D46 DDR_B_D47 DDR_B_D48 DDR_B_D49 DDR_B_D50 DDR_B_D51 DDR_B_D52 DDR_B_D53 DDR_B_D54 DDR_B_D55 DDR_B_D56 DDR_B_D57 DDR_B_D58 DDR_B_D59 DDR_B_D60 DDR_B_D61 DDR_B_D62 DDR_B_D63
DDR_RCOMP0 DDR_RCOMP1 DDR_RCOMP2
CPU1B
BT11
DDR1_DQ[0]/DDR0_DQ[16]
BR11
DDR1_DQ[1]/DDR0_DQ[17]
BT8
DDR1_DQ[2]/DDR0_DQ[18]
BR8
DDR1_DQ[3]/DDR0_DQ[19]
BP11
DDR1_DQ[4]/DDR0_DQ[20]
BN11
DDR1_DQ[5]/DDR0_DQ[21]
BP8
DDR1_DQ[6]/DDR0_DQ[22]
BN8
DDR1_DQ[7]/DDR0_DQ[23]
BL12
DDR1_DQ[8]/DDR0_DQ[24]
BL11
DDR1_DQ[9]/DDR0_DQ[25]
BL8
DDR1_DQ[10]/DDR0_DQ[26]
BJ8
DDR1_DQ[11]/DDR0_DQ[27]
BJ11
DDR1_DQ[12]/DDR0_DQ[28]
BJ10
DDR1_DQ[13]/DDR0_DQ[29]
BL7
DDR1_DQ[14]/DDR0_DQ[30]
BJ7
DDR1_DQ[15]/DDR0_DQ[31]
BG11
DDR1_DQ[16]/DDR0_DQ[48]
BG10
DDR1_DQ[17]/DDR0_DQ[49]
BG8
DDR1_DQ[18]/DDR0_DQ[50]
BF8
DDR1_DQ[19]/DDR0_DQ[51]
BF11
DDR1_DQ[20]/DDR0_DQ[52]
BF10
DDR1_DQ[21]/DDR0_DQ[53]
BG7
DDR1_DQ[22]/DDR0_DQ[54]
BF7
DDR1_DQ[23]/DDR0_DQ[55]
BB11
DDR1_DQ[24]/DDR0_DQ[56]
BC11
DDR1_DQ[25]/DDR0_DQ[57]
BB8
DDR1_DQ[26]/DDR0_DQ[58]
BC8
DDR1_DQ[27]/DDR0_DQ[59]
BC10
DDR1_DQ[28]/DDR0_DQ[60]
BB10
DDR1_DQ[29]/DDR0_DQ[61]
BC7
DDR1_DQ[30]/DDR0_DQ[62]
BB7
DDR1_DQ[31]/DDR0_DQ[63]
AA11
DDR1_DQ[32]/DDR1_DQ[16]
AA10
DDR1_DQ[33]/DDR1_DQ[17]
AC11
DDR1_DQ[34]/DDR1_DQ[18]
AC10
DDR1_DQ[35]/DDR1_DQ[19]
AA7
DDR1_DQ[36]/DDR1_DQ[20]
AA8
DDR1_DQ[37]/DDR1_DQ[21]
AC8
DDR1_DQ[38]/DDR1_DQ[22]
AC7
DDR1_DQ[39]/DDR1_DQ[23]
W8
DDR1_DQ[40]/DDR1_DQ[24]
W7
DDR1_DQ[41]/DDR1_DQ[25]
V10
DDR1_DQ[42]/DDR1_DQ[26]
V11
DDR1_DQ[43]/DDR1_DQ[27]
W11
DDR1_DQ[44]/DDR1_DQ[28]
W10
DDR1_DQ[45]/DDR1_DQ[29]
V7
DDR1_DQ[46]/DDR1_DQ[30]
V8
DDR1_DQ[47]/DDR1_DQ[31]
R11
DDR1_DQ[48]
P11
DDR1_DQ[49]
P7
DDR1_DQ[50]
R8
DDR1_DQ[51]
R10
DDR1_DQ[52]
P10
DDR1_DQ[53]
R7
DDR1_DQ[54]
P8
DDR1_DQ[55]
L11
DDR1_DQ[56]
M11
DDR1_DQ[57]
L7
DDR1_DQ[58]
M8
DDR1_DQ[59]
L10
DDR1_DQ[60]
M10
DDR1_DQ[61]
M7
DDR1_DQ[62]
L8
DDR1_DQ[63]
AW11
DDR1_ECC[0]
AY11
DDR1_ECC[1]
AY8
DDR1_ECC[2]
AW8
DDR1_ECC[3]
AY10
DDR1_ECC[4]
AW10
DDR1_ECC[5]
AY7
DDR1_ECC[6]
AW7
DDR1_ECC[7]
G1
DDR_RCOMP[0]
H1
DDR_RCOMP[1]
J2
DDR_RCOMP[2]
SKL-H_BGA1440
@
DDR CHANNEL B
SKYLAKE _HALO
BGA1440
DDR1_RAS#/DDR1_CAB[3]/DDR1_MA[16]
DDR1_WE#/DDR1_CAB[2]/DDR1_MA[14]
DDR1_CAS#/DDR1_CAB[1]/DDR1_MA[15]
DDR1_BA[0]/DDR1_CAB[4]/DDR1_BA[0] DDR1_BA[1]/DDR1_CAB[6]/DDR1_BA[1]
DDR1_BA[2]/DDR1_CAA[5]/DDR1_BG[0]
DDR1_MA[0]/DDR1_CAB[9]/DDR1_MA[0] DDR1_MA[1]/DDR1_CAB[8]/DDR1_MA[1] DDR1_MA[2]/DDR1_CAB[5]/DDR1_MA[2]
DDR1_MA[5]/DDR1_CAA[0]/DDR1_MA[5] DDR1_MA[6]/DDR1_CAA[2]/DDR1_MA[6] DDR1_MA[7]/DDR1_CAA[4]/DDR1_MA[7] DDR1_MA[8]/DDR1_CAA[3]/DDR1_MA[8]
DDR1_MA[9]/DDR1_CAA[1]/DDR1_MA[9] DDR1_MA[10]/DDR1_CAB[7]/DDR1_MA[10] DDR1_MA[11]/DDR1_CAA[7]/DDR1_MA[11] DDR1_MA[12]/DDR1_CAA[6]/DDR1_MA[12] DDR1_MA[13]/DDR1_CAB[0]/DDR1_MA[13]
DDR1_MA[14]/DDR1_CAA[9]/DDR1_BG[1] DDR1_MA[15]/DDR1_CAA[8]/DDR1_ACT#
DDR1_DQSN[0]/DDR0_DQSN[2] DDR1_DQSN[1]/DDR0_DQSN[3] DDR1_DQSN[2]/DDR0_DQSN[6] DDR1_DQSN[3]/DDR0_DQSN[7] DDR1_DQSN[4]/DDR1_DQSN[2] DDR1_DQSN[5]/DDR1_DQSN[3]
DDR1_DQSP[0]/DDR0_DQSP[2] DDR1_DQSP[1]/DDR0_DQSP[3] DDR1_DQSP[2]/DDR0_DQSP[6] DDR1_DQSP[3]/DDR0_DQSP[7] DDR1_DQSP[4]/DDR1_DQSP[2] DDR1_DQSP[5]/DDR1_DQSP[3]
2 OF 14
DDR1_CKP[0] DDR1_CKN[0] DDR1_CKN[1]
DDR1_CKP[1] DDR1_CLKP[2] DDR1_CLKN[2] DDR1_CLKP[3] DDR1_CLKN[3]
DDR1_CKE[0]
DDR1_CKE[1]
DDR1_CKE[2]
DDR1_CKE[3]
DDR1_CS#[0] DDR1_CS#[1] DDR1_CS#[2] DDR1_CS#[3]
DDR1_ODT[0]
DDR1_ODT[1]
DDR1_ODT[2]
DDR1_ODT[3]
DDR1_MA[3] DDR1_MA[4]
DDR1_PAR
DDR1_ALERT#
DDR1_DQSN[6] DDR1_DQSN[7]
DDR1_DQSP[6] DDR1_DQSP[7]
DDR1_DQSP[8] DDR1_DQSN[8]
DDR_VREF_CA DDR0_VREF_DQ DDR1_VREF_DQ
AM9 AN9 AM8 AM7 AM11 AM10 AJ10 AJ11
AT8 AT10 AT7 AT11
AF11 AE7 AF10 AE10
AF7 AE8 AE9 AE11
AH10 AH11 AF8
AH8 AH9 AR9
AJ9 AK6 AK5 AL5 AL6 AM6 AN7 AN10 AN8 AR11 AH7 AN11 AR10 AF9 AR7 AT9
AJ7 AR8
BP9 BL9 BG9 BC9 AC9 W9 R9 M9
BR9 BJ9 BF9 BB9 AA9 V9 P9 L9
AW9 AY9
BN13 BP13 BR13
DDR_B_MA0 DDR_B_MA1 DDR_B_MA2 DDR_B_MA3 DDR_B_MA4 DDR_B_MA5 DDR_B_MA6 DDR_B_MA7 DDR_B_MA8 DDR_B_MA9 DDR_B_MA10 DDR_B_MA11 DDR_B_MA12 DDR_B_MA13
DDR_B_DQS#0 DDR_B_DQS#1 DDR_B_DQS#2 DDR_B_DQS#3 DDR_B_DQS#4 DDR_B_DQS#5 DDR_B_DQS#6 DDR_B_DQS#7
DDR_B_DQS0 DDR_B_DQS1 DDR_B_DQS2 DDR_B_DQS3 DDR_B_DQS4 DDR_B_DQS5 DDR_B_DQS6 DDR_B_DQS7
M_CLK_DDR2 <15> M_CLK_DDR#2 <15> M_CLK_DDR#3 <15> M_CLK_DDR3 <15>
DDR_CKE2_DIMMB <15> DDR_CKE3_DIMMB <15>
DDR_CS2_DIMMB# <15> DDR_CS3_DIMMB# <15>
M_ODT2 <15> M_ODT3 <15>
DDR_B_RAS# <15> DDR_B_WE# <15> DDR_B_CAS# <15>
DDR_B_BS0 <15> DDR_B_BS1 <15> DDR_B_BG0 <15>
DDR_B_BG1 <15> DDR_B_ACT# <15>
DDR_B_PAR <15> DDR_B_ALERT# <15>
+V_DDR_REFA_R
+V_DDR_REFB_R
A A
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2015/09/18 2016/09/18
2015/09/18 2016/09/18
2015/09/18 2016/09/18
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
2
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
CPU(2/7) DDR4
CPU(2/7) DDR4
CPU(2/7) DDR4
Size
Size
Size
Document Number Re v
Document Number Re v
Document Number Re v
LA-D581P
LA-D581P
LA-D581P
Date: Sheet of
Date: Sheet of
Date: Sheet of
1
8 80Wednesday, September 07, 2016
8 80Wednesday, September 07, 2016
8 80Wednesday, September 07, 2016
0.4
0.4
0.4
5
+VCCST
4
3
2
1
1 2
RH163 1K_0402_5%
1 2
RH156 51_0402_5%@
1 2
D D
RH164 1K_0402_5%
1 2
RH151 100_0402_1%
1 2
RH152 56.2_0402_1%
+VCCSTG
1 2
RH165 1K_0402_5%
PCI EXPRESS STATIC LANE REVERSAL FOR ALL PEG PORTS
CFG2
C C
1: Normal Operation; Lane # definition matches socket pin map definition
0:Lane Reversed
*
1 2
CFG2
RH184 1K_0402_5%
H_THERMTRIP#
XDP_PREQ#
H_VCCST_PWRGD
VR_SVID_DATA
VR_SVID_ALERT#
H_PROCHOT#
BH31 BH32 BH29 BR30
BT13
BT31 BP35 BM34 BP31 BT34
BR33
BM30
B31 A32
D35 C36
E31 D31
H13
J31
BN1
PCH_CPU_BCLK_P<17> PCH_CPU_BCLK_N<17>
PCH_CPU_PCIBCLK_P<17> PCH_CPU_PCIBCLK_N<17>
CPU_24MHZ_P<17> CPU_24MHZ_N<17>
VR_SVID_ALERT#<73> VR_SVID_CLK<73> VR_SVID_DATA<73> H_PROCHOT#<43,61,62>
H_VCCST_PWRGD<43,45>
H_CPUPWRGD<18> PLTRST_CPU#<16> H_PM_SYNC_R<16>
H_PM_DOWN<16>
H_PECI<16,43>
H_THERMTRIP#<16>
PROC_DETECT#<16>
VR_SVID_ALERT#
VR_SVID_DATA H_PROCHOT#
H_VCCST_PWRGD
H_CPUPWRGD PLTRST_CPU#
1 2
RH153 220_0402_5%
1 2
RH158 499_0402_1%
1 2
RH154 60.4_0402_1%
1 2
RH155 20_0402_5%
1 2
RH519 0_0402_5%~D@
DDR_VTT_PG_CTRL
H_THERMTRIP#
Display Port Presence Strap
CFG4
PCIE Port Bifurcation Straps
CFG[6:5]
B B
1 : Disabled; No Physical Display Port attached to Embedded Display Port
0 : Enabled; An external Display Port device is connected to the Embedded Display Port
*
1 2
CFG4
RH185 1K_0402_5%
11: (Default) x16 - Device 1 functions 1 and 2 disabled
10: x8, x8 - Device 1 function 1 enabled ; function 2 disabled
01: Reserved - (Device 1 function 1 disabled ; function 2 enabled)
00: x8,x4,x4 - Device 1 functions 1 and 2 enabled
*
1 2
CFG5
RH186 1K_0402_5%
1 2
CFG6
RH187 1K_0402_5%
+1.2V_DDR
1
CH197
0.1U_0402_10V7K
2
+3VS
12
RH525 330K_0402_5%
SM_PG_CTRL<64>
1 2
PCH_SPI_SI_R<17>
RH489 1K_0402_5%
+3V_PCH
1 2
RH493 2.2K_0402_5%
+VCCSTG
1 2
RH494 51_0402_5%CMC@
1 2
RH495 51_0402_5%CMC@
1 2
RH496 51_0402_5%@
UC1
5
VCC
4
Y
74AUP1G07GW_TSSOP5
PCH_SYS_PWROK_XDP
PCH_SYS_PWROK_XDP
XDP_TMS
XDP_TDI
XDP_TDO
1
NC
DDR_VTT_PG_CTRL
2
A
3
GND
CPU1E
BCLKP BCLKN
PCI_BCLKP PCI_BCLKN
CLK24P CLK24N
VIDALERT# VIDSCK VIDSOUT PROCHOT#
DDR_VTT_CNTL
VCCST_PWRGD
PROCPWRGD RESET# PM_SYNC PM_DOWN PECI THERMTRIP#
SKTOCC# PROC_SELECT#
CATERR#
SKL-H_BGA1440
@
SKYLAKE _HALO
BGA1440
5 OF 14
H_VCCST_PWRGD H_CPUPWRGD PLTRST_CPU#
0.1U_0402_16V7K~D
CH193
ESD@
1
2
12
12
CFG[0] CFG[1] CFG[2] CFG[3] CFG[4] CFG[5] CFG[6] CFG[7] CFG[8]
CFG[9] CFG[10] CFG[11] CFG[12] CFG[13] CFG[14] CFG[15]
CFG[17] CFG[16] CFG[19] CFG[18]
BPM#[0] BPM#[1] BPM#[2] BPM#[3]
PROC_TDO
PROC_TDI PROC_TMS PROC_TCK
PROC_TRST#
PROC_PREQ#
PROC_PRDY#
CFG_RCOMP
RH2 10K_0402_5%
CH174
0.1U_0402_10V
BN25 BN27 BN26 BN28 BR20 BM20 BT20 BP20 BR23 BR22 BT23 BT22 BM19 BR19 BP19 BT19
BN23 BP23 BP22 BN22
BR27 BT27 BM31 BT30
BT28 BL32 BP28 BR28
BP30 BL30 BP27
BT25
0.1U_0402_16V7K~D
CH194
1
2
CFG2
CFG4 CFG5 CFG6 CFG7
XDP_BPM#0 XDP_BPM#1
XDP_TDO XDP_TDI XDP_TMS PCH_JTAG_TCK
CPU_XDP_TRST# XDP_PREQ# XDP_PRDY#
CFG_RCOMP
12
0.1U_0402_16V7K~D
ESD@
PBTN_OUT# <18,43> SYS_RESET# <18>
CH195
1
2
CFG0 <6> CFG1 <6> CFG2 <6> CFG3 <6> CFG4 <6> CFG5 <6> CFG6 <6> CFG7 <6> CFG8 <6> CFG9 <6> CFG10 <6> CFG11 <6> CFG12 <6> CFG13 <6> CFG14 <6> CFG15 <6>
CFG17 <6> CFG16 <6> CFG19 <6> CFG18 <6>
T112 PAD~D @ T113 PAD~D @
RH59
49.9_0402_1%
ESD@
+3VS+3VALW
12
RH5 1K_0402_5%
0.1U_0402_10V
CH175
12
XDP_TDO <6,18> XDP_TDI <6,18> XDP_TMS <6,18> PCH_JTAG_TCK <6,18>
CPU_XDP_TRST# <6,22> XDP_PREQ# <6,22> XDP_PRDY# <6,22>
A A
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2015/09/18 2016/09/18
2015/09/18 2016/09/18
2015/09/18 2016/09/18
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
2
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
CPU(3/7) CFG,XDP
CPU(3/7) CFG,XDP
CPU(3/7) CFG,XDP
Size
Size
Size
Document Number Re v
Document Number Re v
Document Number Re v
LA-D581P
LA-D581P
LA-D581P
Date: Sheet of
Date: Sheet of
Date: Sheet of
1
9 80Wednesday, September 07, 2016
9 80Wednesday, September 07, 2016
9 80Wednesday, September 07, 2016
0.4
0.4
0.4
5
D D
+VCC_CORE+VCC_CORE
SKYLAKE_HALO
CPU1G
VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC
SKL-H_BGA1440
@
BGA1440
7 OF 14
AA13 AA31 AA32 AA33 AA34 AA35 AA36 AA37 AA38 AB29 AB30 AB31 AB32 AB35 AB36 AB37
AB38 AC13 AC14 AC29
C C
B B
AC30 AC31 AC32 AC33 AC34 AC35 AC36 AD13 AD14 AD31 AD32 AD33 AD34 AD35 AD36 AD37 AD38
AE13
AE14
AE30
AE31
AE32
AE35
AE36
AE37
AE38
AF35
AF36
AF37
AF38
K13 K14 L13 N13 N14 N30 N31 N32 N35 N36 N37 N38 P13
VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC
VCC_SENSE VSS_SENSE
V32 V33 V34 V35 V36 V37 V38 W13 W14 W29 W30 W31 W32 W35 W36 W37 W38 Y29 Y30 Y31 Y32 Y33 Y34 Y35 Y36 L14 P29 P30 P31 P32 P33 P34 P35 P36 R13 R31 R32 R33 R34 R35 R36 R37 R38 T29 T30 T31 T32 T35 T36 T37 T38 U29 U30 U31 U32 U33 U34 U35 U36 V13 V14 V31 P14
AG37 AG38
+VCC_CORE
12
12
PCH_TRIGGER<22>
CPU_TRIGGER<22>
RH197 100_0402_1%
RH466 100_0402_1%
4
RH167 30_0402_5% RH192 30_0402_5%
VCCSENSE <73> VSSSENSE <73>
T41PAD~D@
T43PAD~D@ T44PAD~D@
1 2 1 2
BN35
BN33
BL34
AE29 AA14
BR35 BR31 BH30
D1 E1 E3 E2
BR1 BT2
J24
H24
N29 R14
A36 A37
H23
J23
F30 E30
B30 C30
G3 J3
CPU1K
RSVD_TP RSVD_TP RSVD_TP RSVD_TP
RSVD_TP RSVD_TP
RSVD
RSVD RSVD RSVD RSVD
RSVD RSVD RSVD RSVD
RSVD RSVD
PROC_TRIGIN PROC_TRIGOUT
RSVD RSVD
RSVD RSVD
RSVD RSVD
RSVD RSVD RSVD
SKL-H_BGA1440
@
3
SKYLAKE_HALO
BGA1440
11 OF 14
RSVD_TP RSVD_TP
RSVD_TP RSVD_TP
RSVD RSVD
RSVD_TP RSVD_TP
RSVD_TP RSVD_TP
RSVD RSVD
RSVD RSVD
RSVD_TP RSVD_TP
RSVD RSVD RSVD
NCTF NCTF NCTF NCTF NCTF NCTF
BM33 BL33
BJ14 BJ13
BK28 BJ28
BJ18
VSS
BJ16 BK16
BK24 BJ24
BK21 BJ21
BT17 BR17
BK18
VSS
BJ34 BJ33
G13 AJ8 BL31
B2 B38 BP1 BR2 C1 C38
2
T66 PAD~D @ T67 PAD~D @
T68 PAD~D @ T69 PAD~D @
T73 PAD~D @ T74 PAD~D @
T75 PAD~D @ T76 PAD~D @
T81 PAD~D @ T82 PAD~D @
T85 PAD~D @
T88 PAD~D @ T89 PAD~D @
RH166 49.9_0402_1%@
1 2 1 2
RH57 49.9_0402_1%@
1 2
RH58 49.9_0402_1%@
BJ17 BJ19
BJ20 BK17 BK19 BK20 BL16 BL17 BL18 BL19 BL20 BL21 BM17 BN17
BJ23
BJ26
BJ27 BK23 BK26 BK27 BL23 BL24 BL25 BL26 BL27 BL28
BM24
BL15
BM16
BL22
BM22
BP15 BR15 BT15
BP16 BR16 BT16
BN15 BM15
BP17 BN16
BM14 BL14
BJ35
BJ36
AT13
AW13
AU13 AY13
BT29 BR25 BP25
SKYLAKE_HALO
CPU1J
VCCOPC VCCOPC VCCOPC VCCOPC VCCOPC VCCOPC VCCOPC VCCOPC VCCOPC VCCOPC VCCOPC VCCOPC VCCOPC VCCOPC
RSVD RSVD RSVD RSVD RSVD RSVD RSVD RSVD RSVD RSVD RSVD RSVD RSVD
VCCOPC_SENSE VSSOPC_SENSE
RSVD RSVD
VCCEOPIO VCCEOPIO VCCEOPIO
RSVD RSVD RSVD
VCCEOPIO_SENSE VSSEOPIO_SENSE
RSVD RSVD
VCC_OPC_1P8 VCC_OPC_1P8
RSVD RSVD
ZVM# MSM#
ZVM2# MSM2#
OPC_RCOMP OPCE_RCOMP OPCE_RCOMP2
SKL-H_BGA1440
@
1
BGA1440
10 OF 14
A A
Security Classifi cation
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING D RAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING D RAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING D RAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR W RITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR W RITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR W RITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2015/09/18 2016/09/18
2015/09/18 2016/09/18
2015/09/18 2016/09/18
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Re v
Size Document Number Re v
Size Document Number Re v
Date : Sheet o f
Date : Sheet o f
2
Date : Sheet o f
Compal Electronics, Inc.
CPU(4/7) +VCC_CORE,RSVD
CPU(4/7) +VCC_CORE,RSVD
CPU(4/7) +VCC_CORE,RSVD
LA-D581P
LA-D581P
LA-D581P
10 80Wednesday, September 07, 2016
10 80Wednesday, September 07, 2016
10 80Wednesday, September 07, 2016
1
0.4
0.4
0.4
5
4
3
2
1
+VCCSTG
10U_0603_6.3V6M~D
D D
+VCCSA
SKYLAKE_H ALO
CPU1I
VCCSA VCCSA VCCSA VCCSA VCCSA VCCSA VCCSA VCCSA VCCSA VCCSA VCCSA VCCSA VCCSA VCCSA VCCSA VCCSA VCCSA VCCSA VCCSA VCCSA VCCSA VCCSA
VCCIO VCCIO VCCIO VCCIO VCCIO VCCIO VCCIO VCCIO VCCIO VCCIO VCCIO VCCIO VCCIO VCCIO VCCIO VCCIO VCCIO VCCIO VCCIO VCCIO VCCIO
SKL-H_BGA1440
@
BGA1440
9 OF 14
VCCPLL_OC VCCPLL_OC
VCCSA_SENSE VSSSA_SENSE
VCCIO_SENSE VSSIO_SENSE
J30 K29 K30 K31 K32 K33 K34 K35 L31 L32 L35 L36 L37 L38 M29 M30 M31 M32 M33 M34
AG12
M35 M36
G15 G17 G19 G21 H15 H16 H17 H19 H20 H21 H26 H27
J15
J16
J17
J19
J20
J21
J26
J27
C C
B B
+VCCIO
VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ
VDDQC
VCCST
VCCSTG
VCCSTG
VCCPLL VCCPLL
+1.2V_DDR
AA6 AE12 AF5 AF6 AG5 AG9 AJ12 AL11 AP6 AP7 AR12 AR6 AT12 AW6 AY6 J5 J6 K12 K6 L12 L6 R6 T6 W6
Y12
BH13 G11
H30
H29
G30
H28 J28
M38 M37
H14 J14
+1.2V_DDR
+1.2V_VCCPLL_OC
+VCCST
+VCCSTG
+VCCST
VCCIO_SENSE <76> VSSIO_SENSE <76>
+VCCSA
1 2
12
RH201 100_0402_1%
RH469 100_0402_1%
VCCSA_SENSE <73> VSSSA_SENSE <73>
10U_0603_6.3V6M~D
CH102
1
2
10U_0603_6.3V6M~D
CH103
1
2
CH104
1
2
1U_0402_6.3V6K~D
CH105
1
1
2
2
1U_0402_6.3V6K~D
CH106
+VCCST+VCCIO
+1.2V_DDR
1
2
1U_0402_6.3V6K~D
1
2
22U_0805_6.3V6M~D
CH129
+1.2V_DDR
1U_0402_6.3V6K~D
1U_0402_6.3V6K~D
CH107
CH108
1
2
22U_0805_6.3V6M~D
22U_0805_6.3V6M~D
1
1
CH131
CH130
2
2
22U_0603_6.3V6M
CH118
1
1
2
2
1U_0402_6.3V6K~D
CH109
CH110
1
1
2
2
22U_0805_6.3V6M~D
1
CH132
2
22U_0603_6.3V6M
22U_0603_6.3V6M
CH121
1
2
10U_0603_6.3V6M~D
22U_0603_6.3V6M
CH124
1
2
10U_0603_6.3V6M~D
10U_0603_6.3V6M~D
CH119
CH120
CH122
1
1
1
2
2
2
10U_0603_6.3V6M~D
10U_0603_6.3V6M~D
CH125
CH123
1
1
2
2
10U_0603_6.3V6M~D
10U_0603_6.3V6M~D
CH126
CH128
CH127
1
1
2
2
A A
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET I NFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE C OMPETENT DIVISION OF R&D
AND TRADE SECRET I NFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE C OMPETENT DIVISION OF R&D
AND TRADE SECRET I NFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE C OMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COM PAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COM PAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COM PAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR W RITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR W RITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR W RITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2015/09/18 2016/09/18
2015/09/18 2016/09/18
2015/09/18 2016/09/18
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
2
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Re v
Size Document Number Re v
Size Document Number Re v
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
CPU(5/7) +VCCSA,+VCCIO
CPU(5/7) +VCCSA,+VCCIO
CPU(5/7) +VCCSA,+VCCIO
LA-D581P
LA-D581P
LA-D581P
1
11 80Wednesday, September 07, 2016
11 80Wednesday, September 07, 2016
11 80Wednesday, September 07, 2016
0.4
0.4
0.4
5
4
3
2
1
+VCCGT
D D
C C
B B
BG34 BG35 BG36
BH33 BH34 BH35 BH36 BH37 BH38
BJ37
BJ38 BL36 BL37
BM36 BM37
BN36 BN37 BN38 BP37 BP38 BR37 BT37 BE38 BF13 BF14 BF29 BF30 BF31 BF32 BF35 BF36 BF37 BF38
BG29 BG30 BG31 BG32 BG33
BC36 BC37 BC38 BD13 BD14 BD29 BD30 BD31 BD32 BD33 BD34 BD35 BD36 BE31 BE32 BE37
SKYLAKE_H ALO
CPU1H
VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT
SKL-H_BGA1440
@
BGA1440
8 OF 14
VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT
AV29 AV30 AV31 AV32 AV33 AV34 AV35 AV36 AW14 AW31 AW32 AW33 AW34 AW35 AW36 AW37 AW38 AY29 AY30 AY31 AY32 AY35 AY36 AY37 AY38 BA13 BA14 BA29 BA30 BA31 BA32 BA33 BA34 BA35 BA36 BB13 BB14 BB31 BB32 BB33 BB34 BB35 BB36 BB37 BB38 BC29 BC30 BC31 BC32 BC35 BE33 BE34 BE35 BE36
+VCCGT
+VCCGT
AJ29 AJ30 AJ31 AJ32 AJ33 AJ34 AJ35
AJ36 AK31 AK32 AK33 AK34 AK35 AK36 AK37 AK38 AL13 AL29 AL30 AL31 AL32 AL35 AL36 AL37 AL38
AM13 AM14 AM29 AM30 AM31 AM32 AM33 AM34 AM35 AM36
AN13 AN14 AN31 AN32 AN33 AN34 AN35 AN36 AN37 AN38 AP13 AP14 AP29 AP30 AP31 AP32 AP35 AP36 AP37 AP38 AR29 AR30 AR31 AR32 AR33 AR34 AR35 AR36 AT14 AT31 AT32 AT33 AT34 AT35 AT36 AT37 AT38 AU14 AU29 AU30 AU31 AU32 AU35 AU36 AU37 AU38
CPU1N
VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT VCCGT
SKL-H_BGA1440
@
SKYLAKE_H ALO
BGA1440
14 OF 14
VCCGTX VCCGTX VCCGTX VCCGTX VCCGTX VCCGTX VCCGTX VCCGTX VCCGTX VCCGTX VCCGTX VCCGTX VCCGTX VCCGTX VCCGTX VCCGTX VCCGTX VCCGTX VCCGTX VCCGTX VCCGTX VCCGTX
VCCGT_SENSE
VSSGTX_SENSE
VSSGT_SENSE
VCCGTX_SENSE
AF29 AF30 AF31 AF32 AF33 AF34 AG13 AG14 AG31 AG32 AG33 AG34 AG35 AG36 AH13 AH14 AH29 AH30 AH31 AH32 AJ13 AJ14
AH38 AH35 AH37 AH36
+VCCGT
12
12
RH203 100_0402_1%
RH472 100_0402_1%
VCCGT_SENSE <73>
VSSGT_SENSE <73>
A A
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET I NFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE C OMPETENT DIVISION OF R&D
AND TRADE SECRET I NFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE C OMPETENT DIVISION OF R&D
AND TRADE SECRET I NFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE C OMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COM PAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COM PAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COM PAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR W RITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR W RITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR W RITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2015/09/18 2016/09/18
2015/09/18 2016/09/18
2015/09/18 2016/09/18
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
2
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Re v
Size Document Number Re v
Size Document Number Re v
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
CPU(6/7) +VCCGT
CPU(6/7) +VCCGT
CPU(6/7) +VCCGT
LA-D581P
LA-D581P
LA-D581P
1
12 80Wednesday, September 07, 2016
12 80Wednesday, September 07, 2016
12 80Wednesday, September 07, 2016
0.4
0.4
0.4
5
4
3
2
1
BT32 BT26 BT24 BT21 BT18 BT14 BT12
BR36 BR34 BR29 BR26 BR24 BR21 BR18 BR14 BR12
BP34 BP33 BP29 BP26 BP24 BP21 BP18 BP14 BP12
BN34 BN31 BN30 BN29 BN24 BN21 BN20 BN19 BN18 BN14 BN12
BM38 BM35 BM28 BM27 BM26 BM23 BM21 BM13 BM12
BM9 BM6
BM2 BL29 BK29 BK15 BK14 BJ32 BJ31 BJ25 BJ22
BH14 BH12
BH9
BH8
BH5
BH4
BH1
BG38 BG13 BG12
BF33 BF12 BE29
BD9
BC34 BC12
BB12
C17 C13
BT9 BT5
BR7
BP7
BN9 BN7 BN4 BN2
BE6
C9
SKYLAKE_HAL O
CPU1L
BGA1440
VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS
SKL-H_BGA1440
@
12 OF 14
NCTFVSS NCTFVSS NCTFVSS NCTFVSS NCTFVSS NCTFVSS
VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS
C25 C23 C21 C19 C15 C11 C8 C5 BM29 BM25 BM18 BM11 BM8 BM7 BM5 BM3 BL38 BL35 BL13 BL6 BK25 BK22 BK13 BK6 BJ30 BJ29 BJ15 BJ12 BH11 BH10 BH7 BH6 BH3 BH2 BG37 BG14 BG6 BF34 BF6 BE30 BE5 BE4 BE3 BE2 BE1 BD38 BD37 BD12 BD11 BD10 BD8 BD7 BD6 BC33 BC14 BC13 BC6 BB30 BB29 BB6 BB5
C2 BT36 BT35 BT4 BT3 BR38
BA38 BA37 BA12 BA11 BA10
AY34 AY33 AY14
AY12 AW30 AW29 AW12
AW5
AW4
AW3
AW2
AW1
AV38
AV37
AU34 AU33 AU12 AU11 AU10
AT30 AT29
AR38 AR37 AR14 AR13
AP34 AP33 AP12 AP11 AP10
AN30 AN29 AN12
AM38 AM37 AM12
AM5 AM4 AM3 AM2
AM1 AL34 AL33 AL14 AL12 AL10
BB4 BB3 BB2 BB1
BA9 BA8 BA7 BA6
AU9 AU8 AU7 AU6
AT6
AR5 AR4 AR3 AR2 AR1
AP9 AP8
AN6 AN5
AL9 AL8 AL7 AL4
B9
SKYLAKE_HAL O
CPU1M
BGA1440
VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS
SKL-H_BGA1440
@
13 OF 14
VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS
NCTFVSS NCTFVSS NCTFVSS NCTFVSS NCTFVSS
AK30 AK29 AK4 AJ38 AJ37 AJ6 AJ5 AJ4 AJ3 AJ2 AJ1 AH34 AH33 AH12 AH6 AG30 AG29 AG11 AG10 AG8 AG7 AG6 AF14 AF13 AF12 AF4 AF3 AF2 AF1 AE34 AE33 AE6 AD30 AD29 AD12 AD11 AD10 AD9 AD8 AD7 AD6 AC38 AC37 AC12 AC6 AC5 AC4 AC3 AC2 AC1 AB34 AB33 AB6 AA30 AA29 AA12 A30 A28 A26 A24 A22 A20 A18 A16 A14 A12 A10 A9 A6
B37 B3 A34 A4 A3
SKYLAKE_HAL O
CPU1F
BGA1440
Y38
VSS
Y37
VSS
Y14
VSS
Y13
D D
C C
B B
Y11 Y10
Y9 Y8
Y7 W34 W33 W12
W5 W4 W3 W2
W1 V30 V29 V12
V6 U38 U37
U6
T34 T33 T14 T13 T12 T11 T10
T9
T8
T7
T5 T4 T3 T2 T1
R30 R29 R12
P38 P37 P12
P6
N34 N33 N12 N11 N10
N9 N8 N7 N6 N5 N4 N3 N2 N1
M14 M13 M12
M6 L34 L33 L30 L29 K38 K11 K10
K9 K8 K7 K5 K4 K3 K2
SKL-H_BGA1440
@
VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS
6 OF 14
VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS
NCTFVSS
K1 J36 J33 J32 J25 J22 J18 J10 J7 J4 H35 H32 H25 H22 H18 H12 H11 G28 G26 G24 G23 G22 G20 G18 G16 G14 G12 G10 G9 G8 G6 G5 G4 F36 F31 F29 F27 F25 F23 F21 F19 F17 F15 F13 F11 F9 F8 F5 F4 F3 F2 E38 E35 E34 E9 E4 D33 D30 D28 D26 D24 D22 D20 D18 D16 D14 D12 D10 D9 D6 D3 C37 C31 C29 C27
D38
A A
Security Cl assification
Security Cl assification
Security Cl assification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2015/09/18 2016/09/18
2015/09/18 2016/09/18
2015/09/18 2016/09/18
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Re v
Size Document Number Re v
Size Document Number Re v
Date: Sheet of
Date: Sheet of
2
Date: Sheet of
Compal Electronics, Inc.
CPU(7/7) VSS
CPU(7/7) VSS
CPU(7/7) VSS
LA-D581P
LA-D581P
LA-D581P
1
0.4
0.4
13 80Wednesday, September 07, 2016
13 80Wednesday, September 07, 2016
13 80Wednesday, September 07, 2016
0.4
5
4
3
2
1
+1.2V_DDR
DDR_A_D[0..63]<8> DDR_A_MA[0..13]<8> DDR_A_DQS#[0..7]<8>
Layout Note: Place near JDIMM1.257,259
D D
+2.5V_MEM
10U_0603_6.3V6M~D
10U_0603_6.3V6M~D
1
1
CD9
CD10
2
2
Layout Note: Place near JDIMM1
1U_0402_6.3V6K~D
1U_0402_6.3V6K~D
CD4
CD3
1
1
2
2
Layout Note: Place near JDIMM1.258
+0.6VS
10U_0603_6.3V6M~D
1U_0402_6.3V6K~D
CD12
1
2
10U_0603_6.3V6M~D
CD13
1
1
2
2
10U_0603_6.3V6M~D
CD15
CD14
1
2
DDR_A_DQS[0..7]<8>
Layout Note: Place near JDIMM1.255
+3VS
2.2U_0603_6.3V6K~D
0.1U_0402_16V7K~D
CD17
CD16
1
1
2
2
DDR_A_D1
DDR_A_D5
DDR_A_DQS#0 DDR_A_DQS0
DDR_A_D3
DDR_A_D7
DDR_A_D9
DDR_A_D8
DDR_A_D15
DDR_A_D10
DDR_A_D16
DDR_A_D17
DDR_A_DQS#2 DDR_A_DQS2
DDR_A_D19
DDR_A_D18
DDR_A_D24
DDR_A_D29
DDR_A_D26
DDR_A_D27
+1.2V_DDR
1U_0402_6.3V6K~D
CD1
C C
1
2
+1.2V_DDR
10U_0603_6.3V6M~D
1
CD5
2
B B
DIMM_CHA_SA0 DIMM _CHA_SA1 DIMM_CHA_SA2
12
@
RD28 0_0402_5%
+V_DDR_REFA_R
W=20mils
RH484 2_0402_1%
A A
1
CH101
0.022U_0402_25V7K
2
12
RH211
24.9_0402_1%
1U_0402_6.3V6K~D
1
2
10U_0603_6.3V6M~D
1
2
5
CD2
CD6
1 2
1U_0402_6.3V6K~D
CD75
1
2
10U_0603_6.3V6M~D
1
CD7
2
1
2
1
2
12
1U_0402_6.3V6K~D
CD74
10U_0603_6.3V6M~D
CD8
@
RD29 0_0402_5%
+1.2V_DDR
1U_0402_6.3V6K~D
CD77
1
2
10U_0603_6.3V6M~D
1
CD70
2
12
RH206 1K_0402_1%~D
12
RH209 1K_0402_1%~D
1U_0402_6.3V6K~D
CD76
1
2
10U_0603_6.3V6M~D
1
CD71
2
+V_DDR_REFA
1U_0402_6.3V6K~D
1U_0402_6.3V6K~D
CD79
CD78
1
1
2
2
10U_0603_6.3V6M~D
10U_0603_6.3V6M~D
CD72
@
RD30 0_0402_5%
1
1
+
CD11
CD73
220U_D7_2VM_R6M
2
2
4
1
2
12
DDR_CKE0_DIMMA<8>
DDR_A_BG1<8> DDR_A_BG0<8>
M_CLK_DDR0<8> M_CLK_DDR#0<8>
DDR_A_PAR<8> DDR_A_BS1<8>
DDR_CS0_DIMMA#<8> DDR_A_WE#<8>
M_ODT0<8> DDR_CS1_DIMMA#<8>
PCH_SMBCLK<15,18,38> PCH_SMBDATA <15,18,38>
M_ODT1<8>
+1.2V_DDR
+1.2V_DDR
+2.5V_MEM
DDR_A_MA12 DDR_A_MA9
DDR_A_MA8 DDR_A_MA6
DDR_A_MA3 DDR_A_MA1
DDR_A_D33
DDR_A_D37
DDR_A_DQS#4 DDR_A_DQS4
DDR_A_D38
DDR_A_D39
DDR_A_D44
DDR_A_D41
DDR_A_D43
DDR_A_D42
DDR_A_D48
DDR_A_D54
DDR_A_DQS#6 DDR_A_DQS6
DDR_A_D53
DDR_A_D55
DDR_A_D56
DDR_A_D60
DDR_A_D58
DDR_A_D62
+3VS
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
4H , RVS
JDIMM1
1
VSS1
3
DQ5
5
VSS3
7
DQ1
9
VSS5
11
DQS0_c
13
DQS0_t
15
VSS8
17
DQ7
19
VSS10
21
DQ3
23
VSS12
25
DQ13
27
VSS14
29
DQ9
31
VSS16
33
DM1_n/DBI _n
35
VSS17
37
DQ15
39
VSS19
41
DQ10
43
VSS21
45
DQ21
47
VSS23
49
DQ17
51
VSS25
53
DQS2_c
55
DQS2_t
57
VSS28
59
DQ23
61
VSS30
63
DQ19
65
VSS32
67
DQ29
69
VSS34
71
DQ25
73
VSS36
75
DM3_n/DBI 3_n
77
VSS37
79
DQ30
81
VSS39
83
DQ26
85
VSS41
87
CB5/NC
89
VSS43
91
CB1/NC
93
VSS45
95
DQS8_c
97
DQS8_t
99
VSS48
101
CB2/NC
103
VSS50
105
CB3/NC
107
VSS52
109
CKE0
111
VDD1
113
BG1
115
BG0
117
VDD3
119
A12
121
A9
123
VDD5
125
A8
127
A6
129
VDD7
131
A3
133
A1
135
VDD9
137
CK0_t
139
CK0_c
141
VDD11
143
PARITY
145
BA1
147
VDD13
149
CS0_n
151
WE_n/ A14
153
VDD15
155
ODT0
157
CS1_n
159
VDD17
161
ODT1
163
VDD19
165
C1, CS3_n ,NC
167
VSS53
169
DQ37
171
VSS55
173
DQ33
175
VSS57
177
DQS4_c
179
DQS4_t
181
VSS60
183
DQ38
185
VSS62
187
DQ34
189
VSS64
191
DQ44
193
VSS66
195
DQ40
197
VSS68
199
DM5_n/DBI 5_n
201
VSS69
203
DQ46
205
VSS71
207
DQ42
209
VSS73
211
DQ52
213
VSS75
215
DQ49
217
VSS77
219
DQS6_c
221
DQS6_t
223
VSS80
225
DQ55
227
VSS82
229
DQ51
231
VSS84
233
DQ61
235
VSS86
237
DQ56
239
VSS88
241
DM7_n/DBI 7_n
243
VSS89
245
DQ62
247
VSS91
249
DQ58
251
VSS93
253
SCL
255
VDDSPD
257
VPP1
259
VPP2
261
GND1
DEREN_40-42271-26001RHF CONN@
DM0_n/DBI 0_n
VSS11
VSS13
VSS15
DQS1_c
DQS1_t
VSS18
VSS20
VSS22
VSS24
VSS26
DM2_n/DBI 2_n
VSS27
VSS29
VSS31
VSS33
VSS35
DQS3_c
DQS3_t
VSS38
VSS40
VSS42
CB4/NC
VSS44
CB0/NC
VSS46
DM8_n/DBI _n/NC
VSS47
CB6/NC
VSS49
CB7/NC
VSS51
RESET_n
ACT_n
ALERT_n
EVENT_n/NF
VDD10 CK1_t/NF CK1_c/NF
VDD12
A10/AP
VDD14
RAS_n/A1 6
VDD16
CAS_n/A1 5
VDD18
C0/CS2_n /NC
VREFCA
VSS54
VSS56
VSS58
DM4_n/DBI 4_n
VSS59
VSS61
VSS63
VSS65
VSS67
DQS5_c
DQS5_t
VSS70
VSS72
VSS74
VSS76
VSS78
DM6_n/DBI 6_n
VSS79
VSS81
VSS83
VSS85
VSS87
DQS7_c
DQS7_t
VSS90
VSS92
VSS94
GND2
Compal Secret Data
Compal Secret Data
2015/09/18 2016/09/18
2015/09/18 2016/09/18
2015/09/18 2016/09/18
Compal Secret Data
VSS2
VSS4
VSS6
VSS7
VSS9
DQ12
DQ14
DQ11
DQ20
DQ16
DQ22
DQ18
DQ28
DQ24
DQ31
DQ27
CKE1 VDD2
VDD4
VDD6
VDD8
DQ36
DQ32
DQ39
DQ35
DQ45
DQ41
DQ47
DQ43
DQ53
DQ48
DQ54
DQ50
DQ60
DQ57
DQ63
DQ59
DQ4
DQ0
DQ6
DQ2
DQ8
A11
A7
A5 A4
A2
A0
BA0
A13
SA2
SDA SA0
VTT
SA1
+1.2V_DDR
2 4 6 8 10 12 14 16 18 20 22 24 26 28 30 32 34 36 38 40 42 44 46 48 50 52 54 56 58 60 62 64 66 68 70 72 74 76 78 80 82 84 86 88 90 92 94 96 98 100 102 104 106 108 110 112 114 116 118 120 122 124 126 128 130 132 134 136 138 140 142 144 146 148 150 152 154 156 158 160 162 164 166 168 170 172 174 176 178 180 182 184 186 188 190 192 194 196 198 200 202 204 206 208 210 212 214 216 218 220 222 224 226 228 230 232 234 236 238 240 242 244 246 248 250 252 254 256 258 260 262
Deciphered Date
Deciphered Date
Deciphered Date
2
DDR_A_D0
DDR_A_D4
DDR_A_D6
DDR_A_D2
DDR_A_D12
DDR_A_D13
DDR_A_DQS#1 DDR_A_DQS1
DDR_A_D14
DDR_A_D11
DDR_A_D21
DDR_A_D20
DDR_A_D23
DDR_A_D22
DDR_A_D28
DDR_A_D25
DDR_A_DQS#3 DDR_A_DQS3
DDR_A_D30
DDR_A_D31
DDR_A_MA11 DDR_A_MA7
DDR_A_MA5 DDR_A_MA4
DDR_A_MA2
DDR_A_MA0 DDR_A_MA10
DDR_A_MA13
+V_DDR_REFA DIMM_CHA_SA2
DDR_A_D36
DDR_A_D32
DDR_A_D35
DDR_A_D34
DDR_A_D40
DDR_A_D45
DDR_A_DQS#5 DDR_A_DQS5
DDR_A_D47
DDR_A_D46
DDR_A_D50
DDR_A_D52
DDR_A_D51
DDR_A_D49
DDR_A_D61
DDR_A_D57
DDR_A_DQS#7 DDR_A_DQS7
DDR_A_D59
DDR_A_D63
DIMM_CHA_SA0
DIMM_CHA_SA1
DDR_CKE1_DIMMA <8>
DDR_A_ACT# <8> DDR_A_ALERT# <8>
M_CLK_DDR1 <8> M_CLK_DDR#1 <8>
DDR_A_BS0 <8> DDR_A_RAS# <8>
DDR_A_CAS# <8>
+1.2V_DDR
+1.2V_DDR
+0.6VS
+1.2V_DDR
12
RD35 470_0402_1%
H_DRAMRST# <15,18>
0.1U_0402_16V7K~D
0.1U_0402_16V7K~D
CD69
CD91
@ESD@
1
1
2
2
0.1U_0402_16V7K~D
CD18
1
2
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Re v
Size Document Number Re v
Size Document Number Re v
Date: Sheet o f
Date: Sheet o f
Date: Sheet o f
Compal Electronics, Inc.
DDR4 DIMMA,RVS
DDR4 DIMMA,RVS
DDR4 DIMMA,RVS
LA-D581P
LA-D581P
LA-D581P
1
14 80Wednesday, September 07, 2016
14 80Wednesday, September 07, 2016
14 80Wednesday, September 07, 2016
0.4
0.4
0.4
5
4
3
2
1
+1.2V_DDR
DDR_B_D[0..63]<8>
Layout Note: Place near JDIMM2.258
D D
+0.6VS
10U_0603_6.3V6M~D
1U_0402_6.3V6K~D
CD32
1
1
CD90
2
2
Layout Note: Place near JDIMM2
10U_0603_6.3V6M~D
10U_0603_6.3V6M~D
1
1
CD89
2
2
Layout Note: Place near JDIMM2.257,259
+2.5V_MEM
CD88
10U_0603_6.3V6M~D
1U_0402_6.3V6K~D
1U_0402_6.3V6K~D
CD31
CD30
1
1
2
2
10U_0603_6.3V6M~D
1
1
CD27
CD28
2
2
DDR_B_MA[0..13]<8> DDR_B_DQS#[0..7]<8> DDR_B_DQS[0..7]<8>
Layout Note: Place near JDIMM2.255
+3VS
2.2U_0603_6.3V6K~D
0.1U_0402_16V7K~D
CD34
1
1
2
2
CD35
DDR_B_D0
DDR_B_D4
DDR_B_DQS#0 DDR_B_DQS0
DDR_B_D6
DDR_B_D3
DDR_B_D10
DDR_B_D14
DDR_B_D12
DDR_B_D13
DDR_B_D16
DDR_B_D17
DDR_B_DQS#2 DDR_B_DQS2
DDR_B_D19
DDR_B_D23
DDR_B_D25
DDR_B_D28
DDR_B_D26
DDR_B_D31
+1.2V_DDR
C C
1U_0402_6.3V6K~D
CD19
1
2
+1.2V_DDR
10U_0603_6.3V6M~D
1
CD23
2
B B
DIMM_CHB_SA0 DIMM _CHB_SA1 DIMM_CHB_SA2
12
+V_DDR_REFB_R
A A
1
2
12
1U_0402_6.3V6K~D
1U_0402_6.3V6K~D
CD21
CD20
1
1
2
1
2
@
RD38 0_0402_5%
10U_0603_6.3V6M~D
1
2
2
10U_0603_6.3V6M~D
1
1
CD25
CD24
2
2
W=20mils
1 2
RH485 2_0402_1%
CH100
0.022U_0402_25V7K
RH212
24.9_0402_1%
1U_0402_6.3V6K~D
CD22
10U_0603_6.3V6M~D
CD26
1
2
1
2
+3VS
12
@
RD5 0_0402_5%
+1.2V_DDR
1U_0402_6.3V6K~D
CD83
10U_0603_6.3V6M~D
CD87
12
1K_0402_1%~D
12
1K_0402_1%~D
1U_0402_6.3V6K~D
1
2
10U_0603_6.3V6M~D
1
2
RH207
+V_DDR_REFB
RH210
1U_0402_6.3V6K~D
CD81
CD85
1U_0402_6.3V6K~D
CD80
CD82
1
1
2
2
10U_0603_6.3V6M~D
10U_0603_6.3V6M~D
1
2
1
1
+
CD33
CD86
CD84
2
12
@
RD40 0_0402_5%
220U_D7_2VM_R6M
2
DDR_CKE2_DIMMB<8>
DDR_B_BG1<8> DDR_B_BG0<8>
M_CLK_DDR2<8> M_CLK_DDR#2<8>
DDR_B_PAR<8> DDR_B_BS1<8>
DDR_CS2_DIMMB#<8> DDR_B_WE#<8>
DDR_CS3_DIMMB#<8>
PCH_SMBCLK<14,18,38> PCH_SMBDATA <14,18,38>
M_ODT2<8>
M_ODT3<8>
+1.2V_DDR
+1.2V_DDR
+2.5V_MEM
+3VS
DDR_B_MA12 DDR_B_MA9
DDR_B_MA8 DDR_B_MA6
DDR_B_MA3 DDR_B_MA1
DDR_B_D38
DDR_B_D39
DDR_B_DQS#4 DDR_B_DQS4
DDR_B_D33
DDR_B_D32
DDR_B_D40
DDR_B_D41
DDR_B_D42
DDR_B_D43
DDR_B_D52
DDR_B_D51
DDR_B_DQS#6 DDR_B_DQS6
DDR_B_D50
DDR_B_D55
DDR_B_D61
DDR_B_D62
DDR_B_D56
DDR_B_D60
4H , STD
JDIMM2
1
VSS1
3
DQ5
5
VSS3
7
DQ1
9
VSS5
11
DQS0_c
13
DQS0_t
15
VSS8
17
DQ7
19
VSS10
21
DQ3
23
VSS12
25
DQ13
27
VSS14
29
DQ9
31
VSS16
33
DM1_n/DBI _n
35
VSS17
37
DQ15
39
VSS19
41
DQ10
43
VSS21
45
DQ21
47
VSS23
49
DQ17
51
VSS25
53
DQS2_c
55
DQS2_t
57
VSS28
59
DQ23
61
VSS30
63
DQ19
65
VSS32
67
DQ29
69
VSS34
71
DQ25
73
VSS36
75
DM3_n/DBI 3_n
77
VSS37
79
DQ30
81
VSS39
83
DQ26
85
VSS41
87
CB5/NC
89
VSS43
91
CB1/NC
93
VSS45
95
DQS8_c
97
DQS8_t
99
VSS48
101
CB2/NC
103
VSS50
105
CB3/NC
107
VSS52
109
CKE0
111
VDD1
113
BG1
115
BG0
117
VDD3
119
A12
121
A9
123
VDD5
125
A8
127
A6
129
VDD7
131
A3
133
A1
135
VDD9
137
CK0_t
139
CK0_c
141
VDD11
143
PARITY
145
BA1
147
VDD13
149
CS0_n
151
WE_n/ A14
153
VDD15
155
ODT0
157
CS1_n
159
VDD17
161
ODT1
163
VDD19
165
C1, CS3_n ,NC
167
VSS53
169
DQ37
171
VSS55
173
DQ33
175
VSS57
177
DQS4_c
179
DQS4_t
181
VSS60
183
DQ38
185
VSS62
187
DQ34
189
VSS64
191
DQ44
193
VSS66
195
DQ40
197
VSS68
199
DM5_n/DBI 5_n
201
VSS69
203
DQ46
205
VSS71
207
DQ42
209
VSS73
211
DQ52
213
VSS75
215
DQ49
217
VSS77
219
DQS6_c
221
DQS6_t
223
VSS80
225
DQ55
227
VSS82
229
DQ51
231
VSS84
233
DQ61
235
VSS86
237
DQ56
239
VSS88
241
DM7_n/DBI 7_n
243
VSS89
245
DQ62
247
VSS91
249
DQ58
251
VSS93
253
SCL
255
VDDSPD
257
VPP1
259
VPP2
261
GND1
DEREN_40-42261-26001RHF CONN@
VSS2
VSS4
VSS6
DM0_n/DBI 0_n
VSS7
VSS9
VSS11
DQ12
VSS13
VSS15 DQS1_c DQS1_t
VSS18
DQ14
VSS20
DQ11
VSS22
DQ20
VSS24
DQ16
VSS26
DM2_n/DBI 2_n
VSS27
DQ22
VSS29
DQ18
VSS31
DQ28
VSS33
DQ24
VSS35 DQS3_c DQS3_t
VSS38
DQ31
VSS40
DQ27
VSS42 CB4/NC
VSS44 CB0/NC
VSS46
DM8_n/DBI _n/NC
VSS47 CB6/NC
VSS49 CB7/NC
VSS51
RESET_n
CKE1 VDD2
ACT_n
ALERT_n
VDD4
VDD6
VDD8
EVENT_n/NF
VDD10
CK1_t/NF CK1_c/NF
VDD12
A10/AP
VDD14
RAS_n/A1 6
VDD16
CAS_n/A1 5
VDD18
C0/CS2_n /NC
VREFCA
VSS54
DQ36
VSS56
DQ32
VSS58
DM4_n/DBI 4_n
VSS59
DQ39
VSS61
DQ35
VSS63
DQ45
VSS65
DQ41
VSS67 DQS5_c DQS5_t
VSS70
DQ47
VSS72
DQ43
VSS74
DQ53
VSS76
DQ48
VSS78
DM6_n/DBI 6_n
VSS79
DQ54
VSS81
DQ50
VSS83
DQ60
VSS85
DQ57
VSS87 DQS7_c DQS7_t
VSS90
DQ63
VSS92
DQ59
VSS94
GND2
+1.2V_DDR
2 4
DQ4
6 8
DQ0
10 12 14 16
DQ6
18 20
DQ2
22 24 26 28
DQ8
30 32 34 36 38 40 42 44 46 48 50 52 54 56 58 60 62 64 66 68 70 72 74 76 78 80 82 84 86 88 90 92 94 96 98 100 102 104 106 108 110 112 114 116 118 120
A11
122
A7
124 126
A5
128
A4
130 132
A2
134 136 138 140 142 144
A0
146 148 150
BA0
152 154 156 158
A13
160 162 164 166
SA2
168 170 172 174 176 178 180 182 184 186 188 190 192 194 196 198 200 202 204 206 208 210 212 214 216 218 220 222 224 226 228 230 232 234 236 238 240 242 244 246 248 250 252 254
SDA
256
SA0
258
VTT
260
SA1
262
DDR_B_D5
DDR_B_D1
DDR_B_D2
DDR_B_D7
DDR_B_D8
DDR_B_D9
DDR_B_DQS#1 DDR_B_DQS1
DDR_B_D15
DDR_B_D11
DDR_B_D22
DDR_B_D18
DDR_B_D21
DDR_B_D20
DDR_B_D27
DDR_B_D30
DDR_B_DQS#3 DDR_B_DQS3
DDR_B_D29
DDR_B_D24
DDR_B_MA11 DDR_B_MA7
DDR_B_MA5 DDR_B_MA4
DDR_B_MA2
DDR_B_MA0 DDR_B_MA10
DDR_B_MA13
+V_DDR_REFB DIMM_CHB_SA2
DDR_B_D35
DDR_B_D34
DDR_B_D36
DDR_B_D37
DDR_B_D44
DDR_B_D45
DDR_B_DQS#5 DDR_B_DQS5
DDR_B_D47
DDR_B_D46
DDR_B_D54
DDR_B_D48
DDR_B_D53
DDR_B_D49
DDR_B_D59
DDR_B_D57
DDR_B_DQS#7 DDR_B_DQS7
DDR_B_D63
DDR_B_D58
DIMM_CHB_SA0
DIMM_CHB_SA1
DDR_CKE3_DIMMB <8>
DDR_B_ACT# < 8> DDR_B_ALERT# <8>
M_CLK_DDR3 < 8> M_CLK_DDR#3 <8>
DDR_B_BS0 <8> DDR_B_RAS# <8>
DDR_B_CAS# <8>
+1.2V_DDR
+1.2V_DDR
+0.6VS
H_DRAMRST# <14,18>
0.1U_0402_16V7K~D
CD92
@ESD@
1
2
0.1U_0402_16V7K~D
CD29
1
2
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2015/09/18 2016/09/18
2015/09/18 2016/09/18
2015/09/18 2016/09/18
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
2
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Re v
Size Document Number Re v
Size Document Number Re v
Date: Sheet o f
Date: Sheet o f
Date: Sheet o f
Compal Electronics, Inc.
DDR4 DIMMB,STD
DDR4 DIMMB,STD
DDR4 DIMMB,STD
LA-D581P
LA-D581P
LA-D581P
1
15 80Wednesday, September 07, 2016
15 80Wednesday, September 07, 2016
15 80Wednesday, September 07, 2016
0.4
0.4
0.4
5
4
3
2
1
D D
PCIE_PTX_DRX_P11_C
12
PCIE_PTX_DRX_P11<29>
M.2 SSD Slot#1
M.2 SSD
C C
Slot#2
M.2 SSD Slot#1
B B
PCIE_PTX_DRX_N11<29> PCIE_PRX_DTX_P11<29> PCIE_PRX_DTX_N11<29>
PCIE_PTX_DRX_N14<29> PCIE_PTX_DRX_P14<29>
PCIE_PRX_DTX_N14<29> PCIE_PRX_DTX_P14<29>
PCIE_PTX_DRX_N13<29> PCIE_PTX_DRX_P13<29>
PCIE_PRX_DTX_N13<29> PCIE_PRX_DTX_P13<29>
PCIE_PTX_DRX_P12<29>
PCIE_PTX_DRX_N12<29> PCIE_PRX_DTX_P12<29> PCIE_PRX_DTX_N12<29>
EDP_HPD_CPU<24>
CH2020.22U_0201_6.3V
PCIE_PTX_DRX_N11_C
12
CH2030.22U_0201_6.3V
PCIE_PTX_DRX_N14_C
12
CH2040.22U_0201_6.3V
PCIE_PTX_DRX_P14_C
12
CH2050.22U_0201_6.3V
PCIE_PTX_DRX_N13_C
12
CH2060.22U_0201_6.3V
PCIE_PTX_DRX_P13_C
12
CH2070.22U_0201_6.3V
PCIE_PTX_DRX_P12_C
12
CH2080.22U_0201_6.3V
PCIE_PTX_DRX_N12_C
12
CH2090.22U_0201_6.3V
CPU_DDI1HPD<56> CPU_DDI2HPD<56>
RH9
100K_0402_5%
12
UH1C
AV2
CL_CLK
AV3
CL_DATA
AW2
CL_RST#
R44
GPP_G8/FAN_PWM_0
R43
GPP_G9/FAN_PWM_1
U39
GPP_G10/FAN_PWM_2
N42
GPP_G11/FAN_PWM_3
U43
GPP_G0/FAN_TACH_0
U42
GPP_G1/FAN_TACH_1
U41
GPP_G2/FAN_TACH_2
M44
GPP_G3/FAN_TACH_3
U36
GPP_G4/FAN_TACH_4
P44
GPP_G5/FAN_TACH_5
T45
GPP_G6/FAN_TACH_6
T44
GPP_G7/FAN_TACH_7
B33
PCIE11_TXP
C33
PCIE11_TXN
K31
PCIE11_RXP
L31
PCIE11_RXN
AB33
GPP_F10/SCLOCK
AB35
GPP_F11/SLOAD
AA44
GPP_F13/SDATAOUT0
AA45
GPP_F12/SDATAOUT1
B38
PCIE14_TXN/SATA1B_TXN
C38
PCIE14_TXP/SATA1B_TXP
D39
PCIE14_RXN/SATA1B_RXN
E37
PCIE14_RXP/SATA1B_RXP
C36
PCIE13_TXN/SATA0B_TXN
B36
PCIE13_TXP/SATA0B_TXP
G35
PCIE13_RXN/SATA0B_RXN
E35
PCIE13_RXP/SATA0B_RXP
A35
PCIE12_TXP
B35
PCIE12_TXN
H33
PCIE12_RXP
G33
PCIE12_RXN
J45
PCIE20_TXP/SATA7_TXP
K44
PCIE20_TXN/SATA7_TXN
N38
PCIE20_RXP/SATA7_RXP
N39
PCIE20_RXN/SATA7_RXN
H44
PCIE19_TXP/SATA6_TXP
H43
PCIE19_TXN/SATA6_TXN
L39
PCIE19_RXP/SATA6_RXP
L37
PCIE19_RXN/SATA6_RXN
SKL-H-PCH_BGA837
UH1E
AW4
GPP_I0/DDPB_HPD0
AY2
GPP_I1/DDPC_HPD1
AV4
GPP_I2/DDPD_HPD2
BA4
GPP_I3/DDPE_HPD3
BD7
GPP_I4/EDP_HPD
SKL-H-PCH_BGA837
SPT-H_PCH
CLINK
FAN
HOST
3 OF 12 REV = 1.3
SPT-H_PCH
GPP_I8/DDPC_CTRLDATA
GPP_I6/DDPB_CTRLDATA
GPP_I10/DDPD_CTRLDATA
5 OF 12 REV = 1.3
PCIE9_RXN/SATA0A_RXN PCIE9_RXP/SATA0A_RXP PCIE9_TXN/SATA0A_TXN
PCIE9_TXP/SATA0A_TXP
PCIE10_RXN/SATA1A_RXN
PCIE10_RXP/SATA1A_RXP PCIE10_TXN/SATA1A_TXN PCIE10_TXP/SATA1A_TXP
PCIE15_RXN/SATA2_RXN
PCIE15_RXP/SATA2_RXP PCIE15_TXN/SATA2_TXN PCIE15_TXP/SATA2_TXP
PCIe/SATA
PCIE16_RXN/SATA3_RXN
PCIE16_RXP/SATA3_RXP PCIE16_TXN/SATA3_TXN PCIE16_TXP/SATA3_TXP
PCIE17_RXN/SATA4_RXN
PCIE17_RXP/SATA4_RXP PCIE17_TXN/SATA4_TXN PCIE17_TXP/SATA4_TXP
PCIE18_RXN/SATA5_RXN
PCIE18_RXP/SATA5_RXP PCIE18_TXN/SATA5_TXN PCIE18_TXP/SATA5_TXP
GPP_E8/SATALED# GPP_E0/SATAXPCIE0/SATAGP0 GPP_E1/SATAXPCIE1/SATAGP1 GPP_E2/SATAXPCIE2/SATAGP2
GPP_F0/SATAXPCIE3/SATAGP3 GPP_F1/SATAXPCIE4/SATAGP4 GPP_F2/SATAXPCIE5/SATAGP5 GPP_F3/SATAXPCIE6/SATAGP6 GPP_F4/SATAXPCIE7/SATAGP7
GPP_F21/EDP_BKLTCTL
GPP_F20/EDP_BKLTEN
GPP_F19/EDP_VDDEN
THERMTRIP#
PLTRST_PROC#
GPP_I7/DDPC_CTRLCLK
GPP_I5/DDPB_CTRLCLK
GPP_I9/DDPD_CTRLCLK
GPP_F14 GPP_F23 GPP_F22 GPP_G23 GPP_G22 GPP_G21 GPP_G20 GPP_H23
PM_SYNC
PM_DOWN
BB3 BD6 BA5 BC4 BE5 BE6
Y44 V44 W39 L43 L44 U35 R35 BD36
PECI
G31 H31 C31 B31
G29 E29 C32 B32
F41 E41 B39 A39
D43 E42 A41 A40
H42 H40 E45 F45
K37 G37 G45 G44
AD44 AG36 AG35 AG39 AD35 AD31 AD38 AC43 AB44
W36 W35 W42
AJ3 AL3 AJ4 AK2 AH2
PCIE_PTX_DRX_N9_C PCIE_PTX_DRX_P9_C
PCIE_PTX_DRX_N10_C PCIE_PTX_DRX_P10_C
PCIE_PTX_DRX_N15_C PCIE_PTX_DRX_P15_C
PCIE_PTX_DRX_N16_C PCIE_PTX_DRX_P16_C
PCH_SATALED#
HDD_DET#
H_THERMTRIP#_R H_PECI_R
+3VS
M2_SLOT1_PEDET <29>
M2_SLOT2_PEDET <29>
IGPU_INV_PWM <24> IGPU_ENBKL <24> IGPU_ENVDD <24>
1 2
RH79 620_0402_5%
1 2
RH73 12.1_0402_1%
CPU_DDC2CLK <56> CPU_DDC2DATA <56> CPU_DDC1CLK <56> CPU_DDC1DATA <56>
PROC_DETECT# <9>
STRAP3_PCH <51> STRAP5_PCH <51>
PCIE_PRX_DTX_N9 <29>
12
CH2100.22U_0201_6.3V
12
CH2110.22U_0201_6.3V
12
CH2120.22U_0201_6.3V
12
CH2130.22U_0201_6.3V
12
CH2140.22U_0201_6.3V
12
CH2150.22U_0201_6.3V
12
CH2160.22U_0201_6.3V
12
CH2170.22U_0201_6.3V
PCIE_PRX_DTX_P9 <29> PCIE_PTX_DRX_N9 <29> PCIE_PTX_DRX_P9 <29>
PCIE_PRX_DTX_N10 <29> PCIE_PRX_DTX_P10 <29> PCIE_PTX_DRX_N10 <29> PCIE_PTX_DRX_P10 <29>
PCIE_PRX_DTX_N15 <29> PCIE_PRX_DTX_P15 <29> PCIE_PTX_DRX_N15 <29> PCIE_PTX_DRX_P15 <29>
PCIE_PRX_DTX_N16 <29> PCIE_PRX_DTX_P16 <29> PCIE_PTX_DRX_N16 <29> PCIE_PTX_DRX_P16 <29>
H_THERMTRIP# <9> H_PECI <9,43> H_PM_SYNC_R <9> PLTRST_CPU# <9>
H_PM_DOWN <9>
M.2 SSD Slot#1
M.2 SSD Slot#2
PCH_SATALED#
HDD_DET#
1 2
RH512 10K_0402_5%
1 2
RH513 10K_0402_5%
+3VS
RH584 10K_0402_5%
SKL eDP_HPD pull down 100K
A A
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
1 2
1 2
DET <25>
@
RH585 10K_0402_5%
Compal Secret Data
Compal Secret Data
2015/09/18 2016/09/18
2015/09/18 2016/09/18
2015/09/18 2016/09/18
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size
Size
Size
Date: Sheet of
Date: Sheet of
2
Date: Sheet of
Compal Electronics, Inc.
PCH (1/7) SATA,DDC,PCIE
PCH (1/7) SATA,DDC,PCIE
PCH (1/7) SATA,DDC,PCIE
Document Number Re v
Document Number Re v
Document Number Re v
LA-D581P
LA-D581P
LA-D581P
1
16 80Wednesday, September 07, 2016
16 80Wednesday, September 07, 2016
16 80Wednesday, September 07, 2016
0.4
0.4
0.4
5
4
3
2
1
PCH_RTCX1
PCH_RTCX2
1
CH46
8.2P_0402_50V
2
XTAL24_IN
XTAL24_OUT
1
CH48 15P_0402_50V
2
PCIRST# <6,28,29,30,43,56>
SPT-H_PCH
SPT-H_PCH
CLKOUT_CPUPCIBCLK_N
CLKOUT_CPUPCIBCLK_P
7 OF 12 REV = 1.3
GPP_B13/PLTRST#
GPP_G16/GSXCLK
GPP_G12/GSXDOUT
GPP_G13/GSXSLOAD
GPP_G14/GSXDIN
GPP_G15/GSXSRESET#
GPP_E3/CPU_GP0 GPP_E7/CPU_GP1 GPP_B3/CPU_GP2 GPP_B4/CPU_GP3
GPP_H18/SML4ALERT#
GPP_H17/SML4DATA
GPP_H16/SML4CLK
GPP_H15/SML3ALERT#
GPP_H14/SML3DATA
GPP_H13/SML3CLK
GPP_H12/SML2ALERT#
GPP_H11/SML2DATA
GPP_H10/SML2CLK
INTRUDER#
REV = 1.31 OF 12
CLKOUT_ITPXDP_N CLKOUT_ITPXDP_P
CLKOUT_PCIE_N0 CLKOUT_PCIE_P0
CLKOUT_PCIE_N1 CLKOUT_PCIE_P1
CLKOUT_PCIE_N2 CLKOUT_PCIE_P2
CLKOUT_PCIE_N3 CLKOUT_PCIE_P3
CLKOUT_PCIE_N4 CLKOUT_PCIE_P4
CLKOUT_PCIE_N5 CLKOUT_PCIE_P5
CLKOUT_PCIE_N6 CLKOUT_PCIE_P6
CLKOUT_PCIE_N7 CLKOUT_PCIE_P7
CLKOUT_PCIE_N8 CLKOUT_PCIE_P8
CLKOUT_PCIE_N9 CLKOUT_PCIE_P9
CLKOUT_PCIE_N10 CLKOUT_PCIE_P10
CLKOUT_PCIE_N11 CLKOUT_PCIE_P11
PCH_PLTRST#
BB27
P43 R39 R36 R42 R41
AF41 AE44 BC23 BD24
BC36 BE34 BD39 BB36 BA35 BC35 BD35 AW35 BD34 BE11
PCH_XDP_CLK_N
L1
PCH_XDP_CLK_P
L2 J1 J2
N7 N8
L7 L5
D3 F2
E5 G4
D5 E6
D8 D7
R8 R7
U5 U7
W10 W11
N3 N2
P3 P2
R3 R4
PCH_PLTRST# <41,46>
TBT_FORCE_PWR <56>
+RTC_CELL
RH531 1M_0402_5%
1 2
T19 PAD~D @ T21 PAD~D @
PCH_CPU_PCIBCLK_N <9> PCH_CPU_PCIBCLK_P <9>
CLK_PEG_GPU# <46> CLK_PEG_GPU <46>
CLK_PCIE_N1 <29> CLK_PCIE_P1 <29>
CLK_PCIE_N2 <29> CLK_PCIE_P2 <29>
CLK_PCIE_N3 <56> CLK_PCIE_P3 <56>
CLK_PCIE_N4 <30> CLK_PCIE_P4 <30>
CLK_PCIE_N5 <28> CLK_PCIE_P5 <28>
CLK_PCIE_N6 <41> CLK_PCIE_P6 <41>
PEG
NGFF1 NGFF2 Thunderbolt LAN WLAN Caldera
CH47 15P_0402_50V
PCH_PLTRST#
1
2
1
24MHZ 12PF +-10PPM 7M24090001
2
+3VS
UH3
5
TC7SH08FU_SSOP5
1
P
B
Y
2
A
G
3
RH70 10M_0402_5%
1 2
YH1
32.768KHZ_X1A000141000300
1 2
CH45
8.2P_0402_50V
RH72 1M_0402_5%~D
1 2
123
4
YH2
1
CH201
0.1U_0201_6.3V6K
2
4
12
RH199 100K_0402_5%
UH1G
AR17
GPP_A16/CLKOUT_48
PCH_CPU_BCLK_P<9> PCH_CPU_BCLK_N<9>
1 2
CPU_24MHZ_P<9> CPU_24MHZ_N<9>
CLKREQ#_GPU CLKREQ_PCIE#1 CLKREQ_PCIE#2
CLKREQ_PCIE#4 CLKREQ_PCIE#5 CLKREQ#_DGPU
D D
+1V_PCH
+3VS
RP3
4 5 3 6 2 7 1 8
10K_0804_8P4R_5%
RP5
4 5 3 6 2 7 1 8
10K_0804_8P4R_5%
CLKREQ#_GPU CLKREQ_PCIE#1 CLKREQ_PCIE#2 CLKREQ_PCIE#4
CLKREQ#_DGPU CLKREQ_PCIE#5
PEG
NGFF1 NGFF2 Thunderbolt LAN WLAN
RH71 2.7K_0402_1%
CLKREQ#_GPU<46> CLKREQ_PCIE#1<29> CLKREQ_PCIE#2<29> CLKREQ_PCIE#3<56> CLKREQ_PCIE#4<30> CLKREQ_PCIE#5<28> CLKREQ#_DGPU<41,43>
GPU_GC6_FB_EN_R<46>
Caldera
C C
1 2
XDP_SPI_SI<6>
B B
+3V_PCH
1 2
RH75 1K_0402_5%
1 2
RH78 1K_0402_5%
PCH_SPI_WP#_R
PCH_SPI_HOLD#_R
RH1 1K_0402_1%
PCH_SPI_WP#_R<6>
PCH_SPI_SI_R PCH_SPI_SO_R PCH_SPI_CS# PCH_SPI_CLK_R
PCH_SPI_WP#_R PCH_SPI_HOLD#_R
XTAL24_OUT XTAL24_IN
PCH_RTCX1 PCH_RTCX2
UH1A
BD17
AG15 AG14 AF17 AE17
AR19 AN17
BB29 BE30 BD31 BC31
AW31
BC29 BD30 AT31 AN36
AL39 AN41 AN38 AH43 AG44
SKL-H-PCH_BGA837
G1
CLKOUT_CPUNSSC_P
F1
CLKOUT_CPUNSSC_N
G2
CLKOUT_CPUBCLK_P
H2
CLKOUT_CPUBCLK_N
A5
XTAL24_OUT
A6
XTAL24_IN
E1
XCLK_BIASREF
BC9
RTCX1
BD10
RTCX2
BC24
GPP_B5/SRCCLKREQ0#
AW24
GPP_B6/SRCCLKREQ1#
AT24
GPP_B7/SRCCLKREQ2#
BD25
GPP_B8/SRCCLKREQ3#
BB24
GPP_B9/SRCCLKREQ4#
BE25
GPP_B10/SRCCLKREQ5#
AT33
GPP_H0/SRCCLKREQ6#
AR31
GPP_H1/SRCCLKREQ7#
BD32
GPP_H2/SRCCLKREQ8#
BC32
GPP_H3/SRCCLKREQ9#
BB31
GPP_H4/SRCCLKREQ10#
BC33
GPP_H5/SRCCLKREQ11#
BA33
GPP_H6/SRCCLKREQ12#
AW33
GPP_H7/SRCCLKREQ13#
BB33
GPP_H8/SRCCLKREQ14#
BD33
GPP_H9/SRCCLKREQ15#
R13
CLKOUT_PCIE_N15
R11
CLKOUT_PCIE_P15
P1
CLKOUT_PCIE_N14
R2
CLKOUT_PCIE_P14
W7
CLKOUT_PCIE_N13
Y5
CLKOUT_PCIE_P13
U2
CLKOUT_PCIE_N12
U3
CLKOUT_PCIE_P12
SKL-H-PCH_BGA837
GPP_A11/PME#
RSVD RSVD RSVD RSVD
TP2 TP1
SPI0_MOSI SPI0_MISO SPI0_CS0# SPI0_CLK SPI0_CS1#
SPI0_IO2 SPI0_IO3 SPI0_CS2# GPP_D1/SPI1_CLK GPP_D0/SPI1_CS# GPP_D3/SPI1_MOSI GPP_D2/SPI1_MISO GPP_D22/SPI1_IO3 GPP_D21/SPI1_IO2
+3V_PCH
PCH_SPI_HOLD#
1
CH49
0.1U_0402_16V7K~D
PCH_SPI_CS# PCH_SPI_SO PCH_SPI_WP#
A A
UH4
1
/CS
2
DO(IO1)
3
/WP(IO2) GND4DI(IO0)
W25Q128FVSIQ_SO8
/HOLD(IO3)
VCC
CLK
8 7 6 5
PCH_SPI_HOLD# PCH_SPI_CLK PCH_SPI_SI
2
PCH_SPI_SO PCH_SPI_SI PCH_SPI_WP#
RPH5
4 5 3 6 2 7 1 8
15_0804_8P4R_5%
1 2
RH104 15_0402_1%EMI@
PCH_SPI_HOLD#_R PCH_SPI_SO_R PCH_SPI_SI_R PCH_SPI_WP#_R
PCH_SPI_CLK_RPCH_SPI_CLK
PCH_SPI_SI_R <9>
Winbond ,W25Q128FVSIQ ,SA00005VV10 MXIC ,MX25L12873FM2I-10G ,SA00006O300
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2015/09/18 2016/09/18
2015/09/18 2016/09/18
2015/09/18 2016/09/18
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
2
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size
Size
Size
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
PCH (2/7) CLK,SPI,PLTRST
PCH (2/7) CLK,SPI,PLTRST
PCH (2/7) CLK,SPI,PLTRST
Document Number Re v
Document Number Re v
Document Number Re v
LA-D581P
LA-D581P
LA-D581P
1
17 80Wednesday, September 07, 2016
17 80Wednesday, September 07, 2016
17 80Wednesday, September 07, 2016
0.4
0.4
0.4
5
D D
C C
PCH_AZ_CODEC_SDOUT<31> PCH_AZ_CODEC_SYNC<31> PCH_AZ_CODEC_RST#<31> PCH_AZ_CODEC_BITCLK<31>
RP2
1 8 2 7 3 6 4 5
33_0804_8P4R_5%
PCH_AZ_SDOUT PCH_AZ_SYNC PCH_AZ_RST# PCH_AZ_BITCLK
CPU_DISPA_SDO<7> CPU_DISPA_SDI<7> CPU_DISPA_BCLK<7>
ME_EN<43>
PCH to DDR, XDP, FFS
+RTC_CELL
1 2
RH83 20K_0402_5%~D
1U_0603_10V6K~D
CH52
PCH_SRTCRST#
1
2
4
PCH_AZ_CODEC_SDIN0<31>
1 2
RH16 1K_0402_1%
1 2
RH39 30_0402_5%
1 2
RH38 30_0402_5%
PCH_PWROK<43> EC_RSMRST#<43>
PCH_DPWROK<43>
PCH_SMBCLK<14,15,38> PCH_SMBDATA<14,15,38>
SML0CLK<41> SML0DATA<41>
PCH_AZ_BITCLK PCH_AZ_RST#
PCH_AZ_SDOUT PCH_AZ_SYNC
CPU_DISPA_SDO_R
CPU_DISPA_BCLK_R
PCH_RTCRST# PCH_SRTCRST#
EC_RSMRST#
PCH_DPWROK
PCH_SMBCLK PCH_SMBDATA
SML0CLK SML0DATA
SML1CLK SML1DATA
UH1D
BA9
HDA_BCLK
BD8
HDA_RST#
BE7
HDA_SDI0
BC8
HDA_SDI1
BB7
HDA_SDO
BD9
HDA_SYNC
BD1
RSVD_BD1
BE2
RSVD_BE2
AM1
DISPA_SDO
AN2
DISPA_SDI
AM2
DISPA_BCLK
AL42
GPP_D8/I2S0_SCLK
AN42
GPP_D7/I2S0_RXD
AM43
GPP_D6/I2S0_TXD
AJ33
GPP_D5/I2S0_SFRM
AH44
GPP_D20/DMIC_DATA0
AJ35
GPP_D19/DMIC_CLK0
AJ38
GPP_D18/DMIC_DATA1
AJ42
GPP_D17/DMIC_CLK1
BC10
RTCRST#
BB10
SRTCRST#
AW11
PCH_PWROK
BA11
RSMRST#
AV11
DSW_PWROK
BB41
GPP_C2/SMBALERT#
AW44
GPP_C0/SMBCLK
BB43
GPP_C1/SMBDATA
BA40
GPP_C5/SML0ALERT#
AY44
GPP_C3/SML0CLK
BB39
GPP_C4/SML0DATA
AT27
GPP_B23/SML1ALERT#/PCHHOT#
AW42
GPP_C6/SML1CLK
AW45
GPP_C7/SML1DATA
SKL-H-PCH_BGA837
AUDIO
3
SPT-H_PCH
GPP_A12/BMBUSY#/ISH_GP6/SX_EXIT_HOLDOFF#
GPP_A13/SUSWARN#/SUSPWRDNACK
SMBUS
JTAG
4 OF 12 REV = 1.3
GPP_A8/CLKRUN#
GPD11/LANPHYPC
GPD9/SLP_WLAN#
GPP_B2/VRALERT#
GPP_G17/ADR_COMPLETE
GPP_B12/SLP_S0#
GPP_A15/SUSACK#
GPD2/LAN_WAKE# GPD1/ACPRESENT
GPD3/PWRBTN#
DRAM_RESET#
GPP_B1 GPP_B0
GPP_B11
SYS_PWROK
WAKE#
GPD6/SLP_A#
SLP_LAN#
GPD4/SLP_S3# GPD5/SLP_S4#
GPD10/SLP_S5#
GPD8/SUSCLK
GPD0/BATLOW#
SLP_SUS#
SYS_RESET#
GPP_B14/SPKR
PROCPWRGD
ITP_PMODE
JTAGX JTAG_TMS JTAG_TDO
JTAG_TDI
JTAG_TCK
BB17 AW22
AR15
AV13
BC14 BD23 AL27 AR27 N44 AN24 AY1
BC13 BC15 AV15 BC26 AW15 BD15 BA13
AN15 BD13 BB19 BD19
BD11 BB15 BB13 AT13 AW1 BD26 AM3
AT2 AR3 AR2 AP1 AP2 AN3
CLKRUN#
WAKE#
RH4 0_0402_5%
PCH_BATLOW#
ME_SUS_PWR_ACK
WAKE_PCH# AC_PRESENT
SYS_RESET#
2
H_DRAMRST# <14,15>
SYS_PWROK <43>
12
@
PM_SLP_S3# <37,43,45> PM_SLP_S4# <43,45,65> PM_SLP_S5# <37,43>
SUSCLK <28,29> PCH_BATLOW# <56> SUSACK# <43> ME_SUS_PWR_ACK <43>
PM_SLP_SUS# <43> PBTN_OUT# <9,43>
SYS_RESET# <9> HDA_SPKR <31> H_CPUPWRGD <9>
XDP_ITP_PMODE <6> PCH_JTAG_TCK <6,9> XDP_TMS <6,9>
XDP_TDO <6,9>
XDP_TDI <6,9> XDP_TCK <6>
WAKE#
PCH_BATLOW#
AC_PRESENT
WAKE_PCH#
ME_SUS_PWR_ACK
SYS_RESET#
CLKRUN#
PCIE_WAKE# <30,43>
12
DH1 RB751V-40_SOD323-2
1
1 2
RH453 10K_0402_5%
1 2
RH515 8.2K_0402_5%
1 2
RH533 8.2K_0402_5%
1 2
RH545 10K_0402_5%
1 2
RH506 1M_0402_5%@
1 2
RH571 8.2K_0402_5%@
1 2
RH85 8.2K_0402_5%
VCIN1_AC_IN <37, 43,61,62>
+3VALW
+3V_PCH
+3VS
+RTC_CELL
1 2
RH84 20K_0402_5%~D
B B
+3V_PCH
+3VS
A A
5
1U_0603_10V6K~D
1 2
RH460 1K_0402_5%
1 2
RH461 1K_0402_5%
1 2
RH463 1K_0402_5%
1 2
RH462 1K_0402_5%
1 2
RH501 499_0402_1%
1 2
RH502 499_0402_1%
1 2
RH88 10K_0402_5%
1 2
RH90 100K_0402_5%
CH53
PCH_RTCRST#
1
12
SHORT PADS
2
SML1CLK
SML1DATA
PCH_SMBCLK
PCH_SMBDATA
SML0CLK
SML0DATA
EC_RSMRST#
PCH_DPWROK
CLRP1
PCH_RTCRST# <43>
4
SML1CLK
SML1DATA
+3VS
5
3
QH5B
DMN66D0LDW-7
2
6 1
QH5A
DMN66D0LDW-7
4
EC_SMB_CK2 <41,42,43,46,58>
EC_SMB_DA2 <41,42,43,46,58>
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2015/09/18 2016/09/18
2015/09/18 2016/09/18
2015/09/18 2016/09/18
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
2
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size
Size
Size
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
PCH (3/7) PM,HDA,SMB,JTAG
PCH (3/7) PM,HDA,SMB,JTAG
PCH (3/7) PM,HDA,SMB,JTAG
Document Number Re v
Document Number Re v
Document Number Re v
LA-D581P
LA-D581P
LA-D581P
1
18 80Wednesday, September 07, 2016
18 80Wednesday, September 07, 2016
18 80Wednesday, September 07, 2016
0.4
0.4
0.4
5
Lef t si de J USB2
4
3
2
1
UH1B
DMI_CTX_PRX_N0<7> DMI_CTX_PRX_P0<7>
DMI_CRX_PTX_N0<7>
D D
C C
LAN
WLAN
DMI_CRX_PTX_P0<7> DMI_CTX_PRX_N1<7> DMI_CTX_PRX_P1<7>
DMI_CRX_PTX_N1<7>
DMI_CRX_PTX_P1<7> DMI_CTX_PRX_N2<7> DMI_CTX_PRX_P2<7>
DMI_CRX_PTX_N2<7>
DMI_CRX_PTX_P2<7> DMI_CTX_PRX_N3<7> DMI_CTX_PRX_P3<7>
DMI_CRX_PTX_N3<7>
DMI_CRX_PTX_P3<7>
1 2
RH193 100_0402_1%
PCIE_PRX_DTX_N5<30>
PCIE_PRX_DTX_P5<30> PCIE_PTX_DRX_N5<30> PCIE_PTX_DRX_P5<30>
PCIE_PRX_DTX_N6<28>
PCIE_PRX_DTX_P6<28> PCIE_PTX_DRX_N6<28> PCIE_PTX_DRX_P6<28>
PCIECOMP# PCIECOMP
L27
DMI_RXN0
N27
DMI_RXP0
C27
DMI_TXN0
B27
DMI_TXP0
E24
DMI_RXN1
G24
DMI_RXP1
B28
DMI_TXN1
A28
DMI_TXP1
G27
DMI_RXN2
E26
DMI_RXP2
B29
DMI_TXN2
C29
DMI_TXP2
L29
DMI_RXN3
K29
DMI_RXP3
B30
DMI_TXN3
A30
DMI_TXP3
B18
PCIE_RCOMPN
C17
PCIE_RCOMPP
H15
PCIE1_RXN/USB3_7_RXN
G15
PCIE1_RXP/USB3_7_RXP
A16
PCIE1_TXN/USB3_7_TXN
B16
PCIE1_TXP/USB3_7_TXP
B19
PCIE2_TXN/USB3_8_TXN
C19
PCIE2_TXP/USB3_8_TXP
E17
PCIE2_RXN/USB3_8_RXN
G17
PCIE2_RXP/USB3_8_RXP
L17
PCIE3_RXN/USB3_9_RXN
K17
PCIE3_RXP/USB3_9_RXP
B20
PCIE3_TXN/USB3_9_TXN
C20
PCIE3_TXP/USB3_9_TXP
E20
PCIE4_RXN/USB3_10_RXN
G19
PCIE4_RXP/USB3_10_RXP
B21
PCIE4_TXN/USB3_10_TXN
A21
PCIE4_TXP/USB3_10_TXP
K19
PCIE5_RXN
L19
PCIE5_RXP
D22
PCIE5_TXN
C22
PCIE5_TXP
G22
PCIE6_RXN
E22
PCIE6_RXP
B22
PCIE6_TXN
A23
PCIE6_TXP
L22
PCIE7_RXN
K22
PCIE7_RXP
C23
PCIE7_TXN
B23
PCIE7_TXP
K24
PCIE8_RXN
L24
PCIE8_RXP
C24
PCIE8_TXN
B24
PCIE8_TXP
SKL-H-PCH_BGA837
SPT-H_PCH
DMI
USB 2.0
PCIe/USB 3
GPP_E9/USB2_OC0# GPP_E10/USB2_OC1# GPP_E11/USB2_OC2# GPP_E12/USB2_OC3#
GPP_F15/USB2_OCB_4 GPP_F16/USB2_OCB_5 GPP_F17/USB2_OCB_6 GPP_F18/USB2_OCB_7
USB2_VBUSSENSE
2 OF 12 REV = 1.3
USB2N_1 USB2P_1 USB2N_2 USB2P_2 USB2N_3 USB2P_3 USB2N_4 USB2P_4 USB2N_5 USB2P_5 USB2N_6 USB2P_6 USB2N_7 USB2P_7 USB2N_8 USB2P_8 USB2N_9
USB2P_9 USB2N_10 USB2P_10 USB2N_11 USB2P_11 USB2N_12 USB2P_12 USB2N_13 USB2P_13 USB2N_14 USB2P_14
USB2_COMP
RSVD_AB13
USB2_ID
GPD7/RSVD
AF5 AG7 AD5 AD7 AG8 AG10 AE1 AE2 AC2 AC3 AF2 AF3 AB3 AB2 AL8 AL7 AA1 AA2 AJ8 AJ7 W2 W3 AD3 AD2 V2 V1 AJ11 AJ13
AD43 AD42 AD39 AC44 Y43 Y41 W44 W43
AG3 AD10 AB13 AG2
BD14
USB_OC0# USB_OC1# USB_OC2# USB_OC3#
USB2_COMP
RH581
USB20_N1 <35> USB20_P1 <35> USB20_N2 <35> USB20_P2 <35> USB20_N3 <41> USB20_P3 <41> USB20_N4 <37> USB20_P4 <37> USB20_N5 <28> USB20_P5 <28> USB20_N6 <25> USB20_P6 <25> USB20_N7 <25> USB20_P7 <25> USB20_N8 <36> USB20_P8 <36>
USB_OC0# <35> USB_OC1# <35>
1 2
RH109 113_0402_1%
1 2
RH580 1K_0402_5%
1 2
1K_0402_5%
Right side JUSB1(Powershare,debug port)
Cladera ELC Bluetooth Touch screen
Camera JUSB3
+3V_PCH
USB_OC2# USB_OC3# USB_OC1# USB_OC0#
RPH6
1 8 2 7 3 6 4 5
10K_8P4R_5%
UH1F
4
C11
USB3_1_TXN
B11
USB3_1_TXP
B7
USB3_1_RXN
A7
USB3_1_RXP
B12
USB3_2_TXN/SSIC_1_TXN
A12
USB3_2_TXP/SSIC_1_TXP
C8
USB3_2_RXN/SSIC_1_RXN
B8
USB3_2_RXP/SSIC_1_RXP
B15
USB3_6_TXN
C15
USB3_6_TXP
K15
USB3_6_RXN
K13
USB3_6_RXP
B14
USB3_5_TXN
C14
USB3_5_TXP
G13
USB3_5_RXN
H13
USB3_5_RXP
D13
USB3_3_TXP/SSIC_2_TXP
C13
USB3_3_TXN/SSIC_2_TXN
A9
USB3_3_RXP/SSIC_2_RXP
B10
USB3_3_RXN/SSIC_2_RXN
B13
USB3_4_TXP
A14
USB3_4_TXN
G11
USB3_4_RXP
E11
USB3_4_RXN
SKL-H-PCH_BGA837
USB3TN1<35>
B B
Right side JUSB1
Lef t si de J USB3
Lef t si de J USB3
Caldera
Lef t si de J USB2
A A
5
USB3TP1<35> USB3RN1<35> USB3RP1<35>
USB3TN2<36>
USB3TP2<36> USB3RN2<36> USB3RP2<36>
USB3TN5<36>
USB3TP5<36> USB3RN5<36> USB3RP5<36>
USB3TP3<41>
USB3TN3<41> USB3RP3<41> USB3RN3<41>
USB3TP4<35>
USB3TN4<35> USB3RP4<35> USB3RN4<35>
SPT-H_PCH
LPC/eSPI
USB
GPP_A14/SUS_STAT#/ESPI_RESET#
SATA
6 OF 12 REV = 1.3
GPP_A1/LAD0/ESPI_IO0 GPP_A2/LAD1/ESPI_IO1 GPP_A3/LAD2/ESPI_IO2 GPP_A4/LAD3/ESPI_IO3
GPP_A5/LFRAME#/ESPI_CS0#
GPP_A6/SERIRQ/ESPI_CS1#
GPP_A7/PIRQA#/ESPI_ALERT0#
GPP_A0/RCIN#/ESPI_ALERT1#
GPP_A9/CLKOUT_LPC0/ESPI_CLK
GPP_A10/CLKOUT_LPC1
GPP_G19/SMI#
GPP_G18/NMI#
GPP_E6/DEVSLP2 GPP_E5/DEVSLP1 GPP_E4/DEVSLP0 GPP_F9/DEVSLP7 GPP_F8/DEVSLP6 GPP_F7/DEVSLP5 GPP_F6/DEVSLP4 GPP_F5/DEVSLP3
AT22 AV22 AT19 BD16
BE16 BA17
SERIRQ
AW17
KB_RST#
AT17 BC18
BC17 AV19
M45 N43
AE45 AG43 AG42 AB39 AB36 AB43 AB42 AB41
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
RH89 22_0402_5%
LPC_AD0 <43> LPC_AD1 <43> LPC_AD2 <43> LPC_AD3 <43>
LPC_FRAME# <43> SERIRQ <43>
KB_RST# <43>
12
CLK_PCI_LPC <43>
DEVSLP0 <29>
DEVSLP3 <29>
Compal Secret Data
Compal Secret Data
2015/09/18 2016/09/18
2015/09/18 2016/09/18
2015/09/18 2016/09/18
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
2
+3VS
SERIRQ
KB_RST#
1 2
RH111 10K_0402_5%~D
1 2
RH518 10K_0402_5%~D
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size
Size
Size
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
PCH (4/7) DMI,PCIE,USB,LPC
PCH (4/7) DMI,PCIE,USB,LPC
PCH (4/7) DMI,PCIE,USB,LPC
Document Number Re v
Document Number Re v
Document Number Re v
LA-D581P
LA-D581P
LA-D581P
1
19 80Wednesday, September 07, 2016
19 80Wednesday, September 07, 2016
19 80Wednesday, September 07, 2016
0.4
0.4
0.4
5
4
3
2
1
CPU_ID
D D
GPU_ID
UH1K
AT29
+3VS
1 2
RH521 10K_0402_5%
RC62 49.9K_0402_1%
RC63 49.9K_0402_1%
RC65 49.9K_0402_1%@
C C
RH516 10K_0402_5%
1 2
12
12
12
EC_SCI#
UART_2_CRXD_DTXD
UART_2_CTXD_DRXD
UART_2_CCTS_DRTS
DGPU_PWROK
EC_SCI#<43>
VROM_SEL<51>
GC6_FB_EN<43,46>
GC6_EVENT#<46>
EDP_SW<24,43>
WL_OFF#<28>
BT_OFF#<28>
HDMI_HPD_PCH<27> DP_HPD_PCH<26>
TBT_CIO_PLUG_EVENT#<56>
RTD3_USB_PWR_EN<56> RTD3_CIO_PWR_EN<56>
DGPU_PWROK<43>
EC_SCI#
WL_OFF# BT_OFF#
UART_2_CCTS_DRTS UART_2_CTXD_DRXD UART_2_CRXD_DTXD
DGPU_PWROK
GPP_B22/GSPI1_MOSI
AR29
GPP_B21/GSPI1_MISO
AV29
GPP_B20/GSPI1_CLK
BC27
GPP_B19/GSPI1_CS#
BD28
GPP_B18/GSPI0_MOSI
BD27
GPP_B17/GSPI0_MISO
AW27
GPP_B16/GSPI0_CLK
AR24
GPP_B15/GSPI0_CS#
AV44
GPP_C9/UART0_TXD
BA41
GPP_C8/UART0_RXD
AU44
GPP_C11/UART0_CTS#
AV43
GPP_C10/UART0_RTS#
AU41
GPP_C15/UART1_CTS#/ISH_UART1_CTS#
AT44
GPP_C14/UART1_RTS#/ISH_UART1_RTS#
AT43
GPP_C13/UART1_TXD/ISH_UART1_TXD
AU43
GPP_C12/UART1_RXD/ISH_UART1_RXD
AN43
GPP_C23/UART2_CTS#
AN44
GPP_C22/UART2_RTS#
AR39
GPP_C21/UART2_TXD
AR45
GPP_C20/UART2_RXD
AR41
GPP_C19/I2C1_SCL
AR44
GPP_C18/I2C1_SDA
AR38
GPP_C17/I2C0_SCL
AT42
GPP_C16/I2C0_SDA
AM44
GPP_D4/ISH_I2C2_SDA/ISH_I2C3_SDA
AJ44
GPP_D23/ISH_I2C2_SCL/ISH_I2C3_SCL
SKL-H-PCH_BGA837
SPT-H_PCH
GPP_D16/ISH_UART0_CTS#
GPP_D14/ISH_UART0_TXD/SML0BCLK/I2C2_SCL
GPP_D13/ISH_UART0_RXD/SML0BDATA/I2C2_SDA
GPP_D15/ISH_UART0_RTS#
GPP_H20/ISH_I2C0_SCL GPP_H19/ISH_I2C0_SDA
GPP_H22/ISH_I2C1_SCL GPP_H21/ISH_I2C1_SDA
GPP_A23/ISH_GP5 GPP_A22/ISH_GP4 GPP_A21/ISH_GP3 GPP_A20/ISH_GP2 GPP_A19/ISH_GP1 GPP_A18/ISH_GP0 GPP_A17/ISH_GP7
11 OF 12 REV = 1.3
GPP_D9 GPP_D10 GPP_D11 GPP_D12
AL44 AL36 AL35 AJ39
AJ43 AL43 AK44 AK45
BC38 BB38
BD38 BE39
BC22 BD18 BE21 BD22 BD21 BB22 BC19
CPU_ID DGPU_PWR_EN
GPU_ID
DGPU_PRSNT#
1 2
SKL@
1 2
RH23 10K_0201_5%
1 2
RH24 10K_0201_5%
KBL@
N17E@
1 2
RH25 10K_0201_5%
1 2
RH26 10K_0201_5%
N17P@
DGPU_HOLD_RST# <46>
DGPU_PWR_EN <43,55>
XMP2 <64> XMP1 <64>
RH135 10K_0402_5%
+3V_PCH
+3V_PCH
DGPU_PWR_EN
1 2
RH537 10K_0201_5%
+3VS
+5VALW
JWDB
1
UART_2_CTXD_DRXD UART_2_CRXD_DTXD
B B
A A
5
4
1
2
2
3
3
G1
4
4
G2
ACES_88266-04001
CONN@
5 6
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2015/09/18 2016/09/18
2015/09/18 2016/09/18
2015/09/18 2016/09/18
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
2
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size
Size
Size
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
PCH (5/7) I2C,GPIO
PCH (5/7) I2C,GPIO
PCH (5/7) I2C,GPIO
Document Number Re v
Document Number Re v
Document Number Re v
LA-D581P
LA-D581P
LA-D581P
1
20 80Wednesday, September 07, 2016
20 80Wednesday, September 07, 2016
20 80Wednesday, September 07, 2016
0.4
0.4
0.4
5
4
3
2
1
+1VALW
@
D D
C C
1 2
PAD-OPEN 43x39
1 2
RH12 0_0805_5%@
JP1
+1V_VCCDSW
+1V_PCH+1VALW
+1V_MPHY
1U_0402_6.3V6K~D
CH176
1
2
+3VALW
+1V_PCH
+1V_PCH
+3V_PCH
1U_0402_6.3V6K~D
1
2
+1V_MPHY
+1V_PCH
CH185
@
JP2
1 2
PAD-OPEN 43x39
RF@
RH6 0_0603_5%
1 2
RF@
RH7 0_0603_5%
1 2
+3V_PCH
1
2
Close to BA29 Close to AC17 Close to BA15 Close to AN5 Close to AD13
+1V_VCCDSW
+1V_MPHY
0.1U_0402_10V7K
CH200
1
2
0.1U_0402_10V7K
CH3
+1V_PCH_PRIM
0.1U_0402_10V7K
@RF@
1
2
UH1H
AA23
VCCPRIM_1P0
AA26
VCCPRIM_1P0
AA28
VCCPRIM_1P0
AC23
VCCPRIM_1P0
AC26
VCCPRIM_1P0
AC28
VCCPRIM_1P0
AE23
VCCPRIM_1P0
AE26
VCCPRIM_1P0
Y23
VCCPRIM_1P0
Y25
VCCPRIM_1P0
BA29
DCPDSW_1P0
N17
VCCCLK1
R19
VCCCLK3
U20
VCCCLK4
V17
VCCCLK2
R17
VCCCLK2
K2
VCCCLK5
K3
VCCCLK5
U21
VCCMPHY_1P0
U23
VCCMPHY_1P0
U25
VCCMPHY_1P0
U26
VCCMPHY_1P0
V26
VCCMPHY_1P0
A43
VCCMPHYPLL_1P0
B43
VCCMPHYPLL_1P0
C44
VCCPCIE3PLL_1P0
C45
VCCPCIE3PLL_1P0
V28
VCCAPLLEBB_1P0
AC17
VCCPRIM_1P0
AJ5
VCCUSB2PLL_1P0
AL5
VCCUSB2PLL_1P0
AN19
VCCHDAPLL_1P0
BA15
VCCHDA
W15
VCCDSW_3P3
SKL-H-PCH_BGA837
CH4
@RF@
+3V_PCH +3V_PCH
0.1U_0402_10V7K
1
CH189
2
SPT-H_PCH
CORE
MPHY
USB
VCCGPI O
VCCRTCPRIM_3P3
+3VS
1U_0402_6.3V6K~D
1
2
VCCPRIM_1P0
VCCDSW_3P3
VCCPGPPA VCCPGPPBCH VCCPGPPBCH
VCCPGPPEF VCCPGPPEF
VCCPGPPG VCCPRIM_3P3
VCCPRIM_1P0
VCCPRIM_1P0 VCCPRIM_1P0 VCCPRIM_1P0 VCCPRIM_1P0
VCCPGPPD
VCCPGPPD
VCCPGPPD
VCCPGPPD
VCCPRIM_3P3 VCCPRIM_3P3 VCCPRIM_3P3
REV = 1.38 OF 12
CH188
VCCATS
VCCRTC DCPRTC
VCCSPI VCCSPI VCCSPI
AL22
BA24
BA31 BC42 BD40 AJ41 AL41 AD41 AN5
AD15 AD13 BA20 BA22
1 2
BA26
CH70 0.1U_0402_10V7K~D
AJ20 AJ21 AJ23 AJ25
BE41 BE43 BE42
BC44 BA45 BC45 BB45
BD3 BE3 BE4
+3VALW
1
2
+1V_PCH
+1V_PCH
+RTC_CELL
1U_0402_6.3V6K~D
CH82
Close to W15
+3VALW
+3V_PCH
+3VS
+1V_PCH_PRIM
+3V_PCH
+3V_PCH
+3V_PCH
+3V_PCH
0.1U_0402_10V7K
1
CH190
2
1
2
Close to AD41 Close to BC42,BD40
0.1U_0402_10V7K
CH192
B B
A A
+1V_PCH
5
22U_0805_6.3V6M~D
22U_0805_6.3V6M~D
1
2
1U_0402_6.3V6K~D
1
1
CH177
CH178
2
2
+1V_MPHY +1V_MPHY
22U_0805_6.3V6M~D
CH179
22U_0805_6.3V6M~D
1
1
CH181
2
2
Close to A43,B43Close to K2,K3
+3V_PCH
22U_0805_6.3V6M~D
1U_0402_6.3V6K~D
CH180
1
CH182
2
1U_0402_6.3V6K~D
CH183
1
1
CH184
2
2
1U_0402_6.3V6K~D
0.1U_0402_10V7K
CH187
1
1
CH186
2
2
Close to BA20
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE S ECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
+RTC_CELL
1U_0402_6.3V6K~D
0.1U_0402_10V7K
CH80
1
1
CH173
2
2
Close to BA22Close to U21,U23,U25,U26,V26
Compal Secret Data
Compal Secret Data
2015/09/18 2016/09/18
2015/09/18 2016/09/18
2015/09/18 2016/09/18
Compal Secret Data
+3V_PCH
0.1U_0402_10V7K
1
2
Close to AJ41,AL41
Deciphered Date
Deciphered Date
Deciphered Date
2
CH191
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size
Size
Size
Date: Sheet of
Date: Sheet of
Date: Sheet of
Compal Electronics, Inc.
PCH (6/7) PWR
PCH (6/7) PWR
PCH (6/7) PWR
Document Number Re v
Document Number Re v
Document Number Re v
LA-D581P
LA-D581P
LA-D581P
1
21 80Wednesday, September 07, 2016
21 80Wednesday, September 07, 2016
21 80Wednesday, September 07, 2016
0.4
0.4
0.4
5
D D
C C
B B
UH1I
AC18
VSS
AN4
VSS
AN10
VSS
BE14
VSS
BE18
VSS
BE23
VSS
BE28
VSS
BE32
VSS
BE37
VSS
BE40
VSS
BE9
VSS
C10
VSS
C2
VSS
C28
VSS
C37
VSS
J7
VSS
K10
VSS
K27
VSS
K33
VSS
K36
VSS
K4
VSS
K42
VSS
K43
VSS
L12
VSS
L13
VSS
L15
VSS
L4
VSS
L41
VSS
L8
VSS
M35
VSS
M42
VSS
N10
VSS
N15
VSS
N19
VSS
N22
VSS
N24
VSS
N35
VSS
N36
VSS
N4
VSS
N41
VSS
N5
VSS
P17
VSS
P19
VSS
P22
VSS
P45
VSS
R10
VSS
R14
VSS
R22
VSS
R29
VSS
R33
VSS
R38
VSS
R5
VSS
T1
VSS
T2
VSS
T4
VSS
Y18
VSS
Y20
VSS
Y21
VSS
Y26
VSS
Y28
VSS
Y29
VSS
A18
VSS
A25
VSS
A32
VSS
A37
VSS
AA17
VSS
AA18
VSS
AA20
VSS
AA21
VSS
AA25
VSS
AA29
VSS
AA4
VSS
AA42
VSS
AB10
VSS
SKL-H-PCH_BGA837
9 OF 12 REV = 1.3
SPT-H_PCH
VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS
AR5 AR7 U15 AL4 AE29 AE4 AE42 AF18 AF20 AF21 AF23 AF25 AF26 AF28 AF29 AG11 AG13 AG31 AG32 AG33 AG38 AG4 AH1 AH17 AH18 AH20 AH21 AH23 AH25 AH26 AH28 AH29 AH45 AJ10 AJ14 AJ15 AJ17 AJ18 AJ26 AJ28 AJ29 AJ31 AJ32 AJ36 AK4 AK42 AU7 AV17 AV24 AV27 AV31 AV33 AV6 AW13 AW19 AW29 AW37 AW9 AY38 AY45 B25 B3 B37 B40 B6 BA1 BB11 BB16 BB21 BB25 BB30 BB34 BC2 BD43
4
SPT-H_PCH
UH1L
C42
VSS
D10
VSS
D12
VSS
D15
VSS
D16
VSS
D17
VSS
D19
VSS
D21
VSS
D24
VSS
D25
VSS
D27
VSS
D29
VSS
D30
VSS
D31
VSS
D33
VSS
D35
VSS
D36
VSS
E13
VSS
E15
VSS
E31
VSS
E33
VSS
F44
VSS
F8
VSS
G42
VSS
G9
VSS
H17
VSS
H19
VSS
H22
VSS
H24
VSS
H27
VSS
H29
VSS
H3
VSS
H35
VSS
J10
VSS
J11
VSS
J3
VSS
J39
VSS
J5
VSS
T42
VSS
U10
VSS
U11
VSS
U14
VSS
U17
VSS
U18
VSS
U28
VSS
U29
VSS
U31
VSS
U32
VSS
U33
VSS
U38
VSS
U4
VSS
U8
VSS
V18
VSS
V20
VSS
V21
VSS
V23
VSS
V25
VSS
V29
VSS
V3
VSS
V45
VSS
W14
VSS
W31
VSS
W32
VSS
W33
VSS
W38
VSS
W4
VSS
W8
VSS
Y17
VSS
SKL-H-PCH_BGA837
12 OF 12 REV = 1.3
VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS
AB11 AB7 AB14 AB31 AB32 AB38 AB4 AB5 AC1 AC20 AC21 AC25 AC29 AC45 AB8 AD11 AD14 AB15 AD32 AD33 AD36 AD4 AD8 AE18 AE20 AE21 AE25 AE28 AL10 AL11 AL13 AL17 AL19 AL24 AL29 AL32 AL33 AL38 AM15 AM17 AM19 AM22 AM24 AM27 AM29 AM45 AN11 AN22 AN27 AN31 AN39 AN7 AN8 AP11 AP4 AR33 AR34 AR42 AR9 AT10 AT15 AT36 AT9 AU1 AU35 AU36 AU39 AU45 C4
3
UH1J
BD2
VSS
BD45
VSS
BD44
VSS
BE44
VSS
D45
VSS
A42
VSS
B45
VSS
B44
VSS
A4
VSS
A3
VSS
B2
VSS
A2
VSS
B1
VSS
BB1
VSS
BC1
VSS
A44
VSS
C1
RSVD
D1
RSVD
SKL-H-PCH_BGA837
10 OF 12 REV = 1.3
2
SPT-H_PCH
RSVD RSVD RSVD
RSVD RSVD
RSVD RSVD RSVD RSVD RSVD RSVD RSVD
PREQ# PRDY#
CPU_TRST#
PCH_TRIGOUT
PCH_TRIGIN
AR22 W13 U13
P31 N31
P27 R27 N29 P29 AN29 R24 P24
AT3 AT4 AY5 AL2 AK1
1
XDP_PREQ# <6,9> XDP_PRDY# <6,9> CPU_XDP_TRST# <6,9>
PCH_TRIGGER <10> CPU_TRIGGER <10>
A A
Security Cl assification
Security Cl assification
Security Cl assification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2015/09/18 2016/09/18
2015/09/18 2016/09/18
2015/09/18 2016/09/18
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Re v
Size Document Number Re v
Size Document Number Re v
Date: Sheet of
Date: Sheet of
2
Date: Sheet of
Compal Electronics, Inc.
PCH (7/7) VSS
PCH (7/7) VSS
PCH (7/7) VSS
LA-D581P
LA-D581P
LA-D581P
1
0.4
0.4
22 80Wednesday, September 07, 2016
22 80Wednesday, September 07, 2016
22 80Wednesday, September 07, 2016
0.4
5
+3VS
D D
IN1_AEQ# , IN2_AEQ# Automat i c E Q di sabl e; I nt er nal pull do wn at ~150K Ω, 3. 3V I /O. L: Automat i c E Q e nabl e ( def aul t) H: Automat ic E Q di sabl e
+3VS
GPU_TX0P<47> GPU_TX0N<47> GPU_TX1P<47> GPU_TX1N<47>
GPU
CPU
C C
+3VS
RV629
4.7K_0402_1%~D
1 2
IN1_PEQ#
12
RV628
4.7K_0402_1%~D
+3VS
RV631
4.7K_0402_1%~D
B B
A A
1 2
12
RV630
4.7K_0402_1%~D
IN2_PEQ#
GPU_TX2P<47> GPU_TX2N<47> GPU_TX3P<47> GPU_TX3N<47>
GPU_AUXP/DDC<47> GPU_AUXN/DDC< 47>
12
RV669100K_0201_1%
12
RV670100K_0201_1%
CPU_EDP_TX0P<7> CPU_EDP_TX0N<7> CPU_EDP_TX1P<7> CPU_EDP_TX1N<7> CPU_EDP_TX2P<7> CPU_EDP_TX2N<7> CPU_EDP_TX3P<7> CPU_EDP_TX3N<7>
CPU_EDP_AUX<7> CPU_EDP_AUX#<7>
IN1_PEQ# , IN2_PEQ# Programmable input equalizat i on l evel s; I nternal pull do wn at ~150K Ω, 3. 3V I /O. L: default, LEQ, compensate channel loss up to 11.5dB @ HBR2 H: HEQ, compensate channel loss up to 14.5dB @ HBR2 M: LLEQ, compensate channel loss up to 8.5dB @ HBR2
1
CV437
0.1U_0402_16V4Z~D
2
1 2
RV634 4.7K_0402_1%~D
1 2
RV635 4.7K_0402_1%~D
CV484
0.1U_0402_16V4Z~D
DGPU_INV_PWM<46> IGPU_INV_PWM<16> DGPU_ENVDD<46> IGPU_ENVDD<16> DGPU_ENBKL<46> IGPU_ENBKL<16>
4
1
CV436
0.1U_0402_16V4Z~D
2
GPU_TX0P_C
12
CV4160.1U_0201_6.3V6K
GPU_TX0N_C
12
CV4170.1U_0201_6.3V6K
GPU_TX1P_C
12
CV4180.1U_0201_6.3V6K
GPU_TX1N_C
12
CV4190.1U_0201_6.3V6K
GPU_TX2P_C
12
CV4200.1U_0201_6.3V6K
GPU_TX2N_C
12
CV4210.1U_0201_6.3V6K
GPU_TX3P_C
12
CV4220.1U_0201_6.3V6K
GPU_TX3N_C
12
CV4230.1U_0201_6.3V6K
GPU_AUXP/DDC_C
12
CV4240.1U_0201_6.3V6K
GPU_AUXN/DDC_C
12
CV4250.1U_0201_6.3V6K
CPU_EDP_P0_C
12
CV4260.1U_0201_6.3V6K
CPU_EDP_N0_C
12
CV4270.1U_0201_6.3V6K
CPU_EDP_P1_C
12
CV4280.1U_0201_6.3V6K
CPU_EDP_N1_C
12
CV4290.1U_0201_6.3V6K
CPU_EDP_P2_C
12
CV4300.1U_0201_6.3V6K
CPU_EDP_N2_C
12
CV4310.1U_0201_6.3V6K
CPU_EDP_P3_C
12
CV4320.1U_0201_6.3V6K
CPU_EDP_N3_C
12
CV4330.1U_0201_6.3V6K
CPU_EDP_AUX_C
12
CV4340.1U_0201_6.3V6K
CPU_EDP_AUX#_C
12
CV4350.1U_0201_6.3V6K
EDP_HPD_GPU<46> EDP_HPD_CPU<16>
+5VS
1
2
16
2 3 5
6 11 10 14 13
S1 OE outpu t
X H
21 26 35 49 60
IN2_PEQ#
51
IN1_PEQ#
52 59 58
1 2 4 5 6 7 9
10
28 27 23 22
11 12 14 15 16 17 19 20
30 29 25 24
3
13
UV22
Vcc
4
1A
7
1B1
2A
9
1B2
3A
12
2B1
4A
2B2
15
3B1
OE#
1
S
3B2 4B1
8
GND
4B2
SN74CBT3257CPWR_TSSOP16
functi on
DGPU
A=B1
IGPULLLH
A=B2
UV21
VDD33 VDD33 VDD33 VDD33 VDD33
IN2_PEQ/ SCL_CTL IN1_PEQ/ SDA_CTL IN1_AEQ# IN2_AEQ#
IN1_D0p IN1_D0n IN1_D1p IN1_D1n IN1_D2p IN1_D2n IN1_D3p IN1_D3n
IN1_AUXp IN1_AUXn IN1_SCL IN1_SDA
IN2_D0p IN2_D0n IN2_D1p IN2_D1n IN2_D2p IN2_D2n IN2_D3p IN2_D3n
IN2_AUXp IN2_AUXn IN2_SCL IN2_SDA
IN1_HPD IN2_HPD
SA000060U10
PS8331BQFN60GTR-A2_QFN60_5X9
INV_PWM <25> ENVDD <25> ENBKL <43>
EDP_SW
OUT_AUXp_S CL OUT_AUXn_S DA
I2C_CTL_EN
CA_DET
OUT_D0p OUT_D0n OUT_D1p
OUT_D1n OUT2_D2p OUT2_D2n
OUT_D3p
OUT_D3n
OUT_HPD
REXT CEXT
Epad
+3VS
PI0 PC0 PC1
SW
GND GND GND GND GND
PD
1 2
32 31
53
56 38 55
48
46 45 43 42 40 39 37 36
54
44
34 47
8 18 33 41 57 61 50
RV659 10K_0402_5%
3
I2C_CTL_EN
PI0 PC0 PC1
EDP_SW
+3VS
12
12
RV23 1M_0402_5%
12
EDP_SW <20,43>
RV19 100K_0402_5%
RV20 100K_0402_5%
MUX_EDP_A0P <25> MUX_EDP_A0N <25> MUX_EDP_A1P <25> MUX_EDP_A1N <25> MUX_EDP_A2P <25> MUX_EDP_A2N <25> MUX_EDP_A3P <25> MUX_EDP_A3N <25>
EDP_HPD <25>
1
CV438
2.2U_0402_6.3V6M~D
2
MUX_EDP_AUXN <25> MUX_EDP_AUXP <25>
12
RV24
4.99K_0402_1%
2
+3VS
@
RV21
4.7K_0402_1%~D
I2C_CTL_EN
PI0
+3VS
@
RV625
4.7K_0402_1%~D
PC0
PC1
1 2
12
@
RV624
4.7K_0402_1%~D
+3VS
@
RV627
4.7K_0402_1%~D
1 2
12
@
RV626
4.7K_0402_1%~D
1 2
12
@
RV22
4.7K_0402_1%~D
+3VS
@
RV623
4.7K_0402_1%~D
1 2
12
@
RV622
4.7K_0402_1%~D
PC0 AUX intercept i on di sabl e f or Port y ( y = 1, 2). I nternal pull do wn at ~150K Ω, 3. 3V I /O; L: AUX intercept i on enabl e, dri ver conf i gur at ion is set by l ink tr ai ni ng (default) H: AUX intercept i on di sabl e, dri ver out put wit h fi x ed 80 0 mV a nd 0dB M: AUX intercept i on di sabl e, dri ver out put wit h fi x ed 40 0 mV a nd 0dB
PC1 Output swing adjustment for Port y (y = 1, 2). Internal pull down a t ~150KΩ , 3. 3V I/ O; L: default H: +20% M: -16.7%
I2C_CTL_EN I2C Control Enable; Internal pull down at ~150KΩ , 3. 3 V I / O. L: Pin control mode is selected H: I2C control is selected with default address 0x66/67 M: I2C control is selected with alternat i ve address 0xD8/D9
PI0 Auto test enable; Internal pull down at ~150KΩ , 3. 3V I/ O. L: Auto test disable & input of f set c ancell a t i on enabl e ( def aul t) H: A uto test enable & input of fs et cancell a ti on enable M: Auto test disable & input of f set cancell a t i on di s able
1
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
4
3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
2015/09/18 2016/09/18
2015/09/18 2016/09/18
2015/09/18 2016/09/18
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
2
Compal Electronics, Inc.
Title
Title
Title
eDP MUX PS8331B
eDP MUX PS8331B
eDP MUX PS8331B
Size Document Number Re v
Size Document Number Re v
Size Document Number Re v
Custom
Custom
Custom
LA-D581P
LA-D581P
LA-D581P
Date: Sheet o f
Date: Sheet o f
Date: Sheet o f
1
24 80Wednesday, September 07, 2016
24 80Wednesday, September 07, 2016
24 80Wednesday, September 07, 2016
0.4
0.4
0.4
Loading...
+ 48 hidden pages