COMPAL LA-4043P Schematics

A
B
COMPAL CONFIDENTIAL
C
D
E
1 1
PCB NO : BOM NO :
LA-4043P (DA80000CV0L) 43164831L01(TPM)
MODEL NAME :
JAL20
43XXXXXXX (Non TPM)
M09 Maybach UMA
2 2
uFCPGA Mobile Penryn
Intel Cantiga GM + ICH9M
2008-10-22
REV : 0.1(X00)
3 3
@ : Nopop Component
3@ : disable TPM
4@ : enable TPM
Fix Function Field
4 4
MB PCB
MB PCB
Part Number Description
Part Number Description
PCB 03N LA-4043P REV0 M/B LOW COST
PCB 03N LA-4043P REV0 M/B LOW COST
DA80000CV0L
DA80000CV0L
A
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
B
C
D
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
401648 A
401648 A
401648 A
153Tuesday, October 28, 2008
153Tuesday, October 28, 2008
153Tuesday, October 28, 2008
E
of
of
of
A
B
C
D
E
Block Diagram Compal confidential Model : JAL20
1 1
CRT CONN
+5V_RUN
RGB
DP CONN
+3.3V_RUN
FAN
+FAN1_VOUT
page 20
SVID
page 21
page 18
RGB
DPB
DPB
LVDS CONN
+INV_PWR_SRC +5V_ALW
2 2
+LOM_VCT +DOCK_PWR_BAR
PCIE4
Express card
+3.3V_CARDAUX +1.5V_CARD +3.3V_CARD
3 3
page 32
USB[7]
DOCKING PORT
page 35
USB[8,9]
SATA3
DOCK LPC BUS
PCIE3 PCIE2 PCIE1
Mini Card3
WPAN/BT/Robson
+1.5V_RUN
page 34
USB[6]
DAI
+3.3V_RUN/ +1.5V_RUN 100MHz
+3.3V_RUN +LCDVDD
SD/MMC CONN
+3.3V_RUN_CARD
Through CABLE to SD Board
page 31
Mini Card2
WLAN
+3.3V_WLAN +1.5V_RUN
page 34 page 34
USB[4] USB[5]
Smart Card
+SC_VCC
RFID
page 36
page 19
+3.3V_RUN
PCI Express BUS
Mini Card 1
WWAN
+3.3V_RUN +1.5V_RUN+3.3V_RUN +SIM_PWR
page 36
+3.3V_RUN
Through Cable
Biometric
+5V_RUN +3.3V_RUN
4 4
VCORE (IMVP-6)
page 47
CHARGER
page 48 page 43
1.5V/1.05V
page 45
A
NB_CORE3V/5V
DC IN/BATT IN
page 33
page 49page 44
+5V_ALW
+5V_RUN +3.3V_ALW +3.3V_RUN
Selector
1.8V/0.9V
B
Thermal
GUARDIAN III EMC4002
+3.3V_M
Vedio Switch TS3DV520ERHUR
+3.3V_RUN
page 20
DP Switch TS2DP512
+5V_RUN
page 21
PCI BUS
IDSEL:AD17 (GNT1#,REQ1#) (PIRQB#,PIRQD#,PIRQC#)
CardBus R5C847
page 31,32
Through CABLE to IO Board
SIM card
page 34
73S8009CN
page 36
USBH
SMBUS
Touch Pad
page 39
page 50
page 46
page 18
RGB
SVID
DPB
DPC
LVDS
+3VRUN 33MHz
SNIFFER
IEEE1394
page 31
USH
BCM5880
+3.3V_RUN +2.5V_AVDD_5880 +1.2V_AVDD_5880
USB[10]
BC BUS
Stick
+3.3V_ALW
Int.KBD & Stick
Pentium-M
Penryn -4MB (Socket P)
+1.5V_RUN +VCC_CORE +1.05V_VCCP
H_A#(3..35) H_D#(0..63)
+3.3V_RUN +1.8V_MEM +1.5V_RUN +1.05V_M +VCC_GFXCORE +1.05V_VCCP
uFCPGA CPU
478pin
System Bus
FSB 800/1066 MHz
INTEL
Cantiga
1329pin BGA
page 10,11,12,13,14,15
DMI
+1.5V_RUN 100MHz
+1.05V_VCCP
+3.3V_ALW_ICH
TPM1.2
page 36
+RTC_CELL
+3.3V_RUN +1.5V_RUN
+3.3V_LAN
LPC BUS
+3.3V_RUN 33MHz
INTEL
ICH9-M
676pin BGA
SPI
W25X32VSSIG
+3.3V_LAN
SMSC KBC
MEC5035
+RTC_CELL +3.3V_ALW
ECE1077
page 39
page 38
C
BC BUS
DOCK LPC BUS
page 7,8,9
page 22,23,24,25
page 24
32Mbit
48MHz
GLCI/LCI
Azalia I/F
S-ATA 0/1
SATA1 SATA0
E-Module
+5V_MOD
page 26
SMSC SIO
ECE5028
+3.3V_ALW
page 37
Memory BUS (DDR2)
+1.8V_MEM 667 / 800MHz
USB[11]
Repeater
USB[2,3] L SIDE
USB[0,1] R SIDE
+3V_RUN/ +1.5V_RUN 100MHz
S-HDD
+5V_HDD +3.3V_HDD
page 26
MDC
+3V_SUS
page 33
On IO/B
RJ11
MDC Cable
D
CPU ITP Port
+1.05V_VCCP
SATA4
page 7
Camera
+5V_RUN
E-SATA
USB Ports X2
+5V_ALW
+5V_ALW
page 33
USB Ports X2
page 33
AMP & INT. Speaker
+5V_RUN
Azalia Codec
92HD71B
+3.3V_RUN
+VDDA
page 27
+3.3V_RUN
SSM2602
+3.3V_RUN
Dig. MIC
page 19
Through LVDS Cable
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
401648
401648
Clock Generator CK505
SLG8LP554
+3.3V_M
DDRII-DIMM X2 BANK 0, 1, 2, 3, 4 ,5 ,6 ,7 ,8
+1.8V_MEM +0.9V_DDR_VTT
page 19
page 16,17
Through LVDS Cable
USB2 : Left side top USB3 Left side bottom
USB0 : Right side pair top USB1 : Right side pair bottom
On IO/B
Intel Boazman
82567LM
+3.3V_ALW +1.8V_LAN_M
page 28
+1V_LAN_M
LAN SWITCH PI3L500-AZFEX
+3.3V_LAN
HeadPhone & MIC Jack
page 33
On IO/B
DAI
E
DOCK
253Tuesday, October 28, 2008
253Tuesday, October 28, 2008
253Tuesday, October 28, 2008
page 27
page6
PCIE6
RJ45
page 33
of
of
of
page 29
pg 30
A
A
A
5
4
3
2
1
POWER STATES
State
D D
S0 (Full ON) / M0
S3 (Suspend to RAM) / M1
S4 (Suspend to DISK) / M1 ON ON ON ONOFF
S5 (SOFT OFF) / M1 ON ON ON ONOFFLOW HIGH LOW HIGHLOW
S3 (Suspend to RAM) / M-OFF
S4 (Suspend to DISK) / M-OFF
S5 (SOFT OFF) / M-OFF
Signal
SLP
SLP
S3#
S4#
HIGH HIGH HIGH
HIGH
LOW HIGH HIGH HIGH ON ON ON ONOFF
LOW HIGH HIGH HIGHLOW
LOW HIGH HIGH HIGH LOW ON ONOFF OFF OFF
LOW LOW LOW LOW ON OFF OFF OFF OFF
LOW LOW LOW LOW LOW ON OFF OFF OFF OFF
SLP S5#
HIGH
S4 STATE#
SLP M#
HIGH
HIGH
ALWAYS PLANE
ON
M PLANE
ON
SUS
RUN
PLANE
PLANE
ON ON ON
CLOCKS
ICH9-M
USB PORT#
0 1 2 3 4 5 6 7
DESTINATION JUSB1 (Ext Right Side Top) JUSB1 (Ext Right Side Bottom) JESA1 (Ext Left Side Top) JESA1 (Ext Left Side Bottom) WLAN WWAN WPAN Card Bus/Express card DOCKING8
C C
PM TABLE
State
power plane
+15V_ALW +5V_ALW +3.3V_ALW_ICH +3.3V_RTC_LDO
+3.3V_SUS +1.8V_MEM
+5V_RUN +3.3V_RUN +2.5V_RUN +1.5V_RUN +0.9V_DDR_VTT +VCC_GFXCORE +VCC_CORE +1.05V_VCCP
+3.3V_M +1.05V_M +1.05V_M
+3.3V_M
(M-OFF)
PCI EXPRESS
Lane 1
ON
ON
ON
ON
OFF
OFF
OFFOFF
Lane 2 Lane 3 Lane 4 Lane 5
S0
S3
B B
S5 S4/AC
S5 S4/AC don't exist
ON
ON
ON ON
ON
OFF
OFFOFF
OFFON
OFF
OFF
9
11
DESTINATION MINI CARD-1 WWAN MINI CARD-2 WLAN MINI CARD-3 BT/UWB EXPRESS CARD None
DOCKING USH->BIO10 Camera
Lane 6
10/100/1G LAN
PCI TABLE
REQ#/GNT#
R5C847 REQ#1 / GNT#1AD17
A A
PIRQPCI DEVICE IDSEL
PIRQ[B..D]
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
401648
401648
401648
A
A
353Tuesday, October 28, 2008
353Tuesday, October 28, 2008
353Tuesday, October 28, 2008
1
A
of
of
of
5
4
3
2
1
RUN_ON
SI3457DV ( Q17 )
+INV_PWR_SRC
ADAPTER
D D
GFX_CORE_ON
ADP3209
(PU11)
+VGFX_COREP
+PWR_SRC
BATTERY
CHARGER
C C
ALW_ON
SN0608098
MAX8786
(PU7)
IMVP_VR_ON
+VCC_CORE
TPS51116
(PU4)
DDR_ON
0.9V_DDR_VTT_ON
+1.8V_MEM +0.9V_DDR_VTT
(PU2)
SN0608098
(PU3)
M_ON
1.5V_RUN_ON
+1.05V_M +1.5V_RUN
SN0608098
(PU2)
ENAB_3VLAN
STS11NF30L
(Q44)
ALWON
+3.3V_ALW
3.3V_RUN_ON
SI4336DY
(Q61)
ICH_ALW_ON
SI3456BDV
SUS_ON
(Q54)
STS11NF30L
(Q60)
M_ON
SI3456BDV
(Q66)
+5V_ALW
B B
RUN_ON
+5V_RUNSTS11NF30L
(Q55)
+15V_ALW
HDDC_EN
A A
+5V_HDD
MODC_EN
SI3456BDVSI3456BDV
(Q29)(Q32)
+5V_MOD
RUN_ON
MAX9789A
(U22)
+VDDA
+1.05V_VCCP
1.05V_RUN_ON
SI34336DY
(Q67)
+3.3V_LAN
REGCTL_PNP18
BCP69 (Q45)
+1.8V_LAN_M
+3.3V_RUN
EMC4002 LDO Out
(U3)
+1.8V_RUN
+3.3V_ALW_ICH
+3.3V_SUS
+3.3V_M
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
401648
401648
453Tuesday, October 28, 2008
453Tuesday, October 28, 2008
453Tuesday, October 28, 2008
1
A
A
A
of
of
of
5
G16
ICH_SMBCLK ICH_SMBDATA
A13
ICH9-M
D D
C17 B18
AMT_SMBCLK AMT_SMBDAT
2.2K
2.2K
10K
10K
4
+3.3V_ALW_ICH
+3.3V_ALW_ICH
2N7002 2N7002
MEM_SCLK MEM_SDATA
3
2.2K
2.2K
+3.3V_M
197 195
DIMMA
197 195
DIMMB
SMBUS Address [TBD]
SMBUS Address [TBD]
2
1
2.2K
9493
2A 2A
6
5
DOCK_SMB_CLK DOCK_SMB_DAT
1A
1A
2.2K
+5V_ALW
6
5
DOCKING
SMBUS Address [TBD]
2.2K
8
2.2K
7
LCD_SMBCLK LCD_SMDATA
C C
1B 1B
+3.3V_ALW
6
INVERTER
5
(JLVDS)
SMBUS Address [TBD]
2.2K
2.2K
PBAT_SMBCLK
112
10 9
100 99
98 97
PBAT_SMBDAT
CARD_SMBCLK CARD_SMBDAT
KBC
B B
1C1C111
1D 1D
1E 1E
1F 1F
+3.3V_ALW
100 ohm 100 ohm
2.2K
2.2K
+3.3V_ALW
3
BATTERY
4
CONN
SMBUS Address [TBD]
2N7002 2N7002
2.2K
2.2K
EXP_SMBCLK EXP_SMBDATA
+3.3V_SUS
7 8
Express card
SMBUS Address [TBD]
MEC 5035
96
1G
95
1H
2.2K
12
1H
1H
A A
1J 1J
1K 1K
5
CKG_SMBDAT
13
CKG_SMBCLK
106 105
Dedicated JTAG
103 102
Dedicated JTAG
2.2K
9 10
+3.3V_ALW
Charger
SMBUS Address [TBD]
4
2N7002 2N7002
2N7002 2N7002
2.2K
2.2K
3
+3.3V_M
CLK_SDATA
CLK_SCLK
DAI_SMBDATA DAI_SMBCLK
2.2K
2.2K
17
16
CLK GEN
SMBUS Address [TBD]
DAI
SMBUS Address [TBD]
+3.3V_RUN
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
2
Date: Sheet
Compal Electronics, Inc.
401648
401648
553Tuesday, October 28, 2008
553Tuesday, October 28, 2008
553Tuesday, October 28, 2008
1
A
A
A
of
of
of
5
+3.3V_M
CKG_SMBDAT27,38,48
D D
CKG_SMBCLK27,38,48
FSC FSB FSA CPU
CLKSEL2 CLKSEL0CLKSEL1
000
*
00
1
0
11
C C
0
1
1
0
11
+3.3V_M
12
R51
@R51
@
10K_0402_5%~D
10K_0402_5%~D
FSA
12
R55
@R55
@
10K_0402_5%~D
10K_0402_5%~D
B B
+CK_VDD_MAIN
1 2
+3.3V_RUN
+3.3V_RUN
A A
R1124 modify for G3 issues, cut in at A01
10K_0402_5%~D
10K_0402_5%~D
R1124
R1124
PCI_DOCK
10K_0402_5%~D
10K_0402_5%~D
R46
R46
1 2
PCI_ICH
10K_0402_5%~D
10K_0402_5%~D
@
@
R50
R50
1 2
PCI_SIO
10K_0402_5%~D
10K_0402_5%~D
12
R54
R54
*
*
6 1
Q1A
Q1A 2N7002DW-T/R7_SOT363-6~D
2N7002DW-T/R7_SOT363-6~D
+3.3V_M
2 5
Q1B
Q1B 2N7002DW-T/R7_SOT363-6~D
2N7002DW-T/R7_SOT363-6~D
3
4
SRC
MHz
MHz
100
266
1
0
00
1
0
TME
0 1
*
ITP_EN
0 1 Pin 5/6 as CPU_ITP
FCTSEL1 PIN43 PIN44 PIN47 PIN48
0=UMA
1=DIS
100
133
100
200
100
166
100
333
100
100
100
400
PIN 32 overclocking enabled overclocling disabled
PIN 37 Pin 5/6 as SRC_10
DOT96T DOT96C 96/100M_T 96/100M_C
27M_out 27M SSout SRCT0 SRCC0
2.2K_0402_5%~D
2.2K_0402_5%~D
2.2K_0402_5%~D
2.2K_0402_5%~D
12
12
R1
R1
R2
R2
CLK_SDATA
CLK_SCLK
PCI MHz
33.3
33.3
33.3
33.3
Place crystal within
33.3
500 mils of CK505
33.3
33.3
CLK_ICH_48M24 CPU_MCH_BSEL08,10 CPU_MCH_BSEL18,10
CPU_MCH_BSEL28,10
CLK_PCI_502837
CLK_PCI_TPM36 CLK_PCI_PCM31
CLK_PCI_DOCK35
CLK_PCI_503538
CLK_ICH_14M24 CLK_SIO_14M37 MCH_DREFCLK10 MCH_DREFCLK#10
CLK_PCI_ICH22
CLK_PWRGD24
0=UMA 1=Disc. GRFX down
5
4
1 2
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
1
2
4.7U_0603_6.3V4Z~D
4.7U_0603_6.3V4Z~D
1
@
@
C11
C11
2
Close to pin40
X1
X1
14.31818MHz_20P_1BX14318CC1A~D
14.31818MHz_20P_1BX14318CC1A~D
12
C16
C16
33P_0402_50V8J~D
33P_0402_50V8J~D
C17
C17
33P_0402_50V8J~D
33P_0402_50V8J~D
4
12
CLK_ICH_48M FSA CPU_MCH_BSEL0 CPU_MCH_BSEL1 FSB
CPU_MCH_BSEL2
CLK_PCI_PCM CLK_PCI_5035 PCI_EC CLK_ICH_14M CLK_SIO_14M MCH_DREFCLK MCH_DREFCLK#
CLK_PWRGD
L1
L1 BK2125HS601-T 0805~D
BK2125HS601-T 0805~D
C1
C1
0.047U_0402_16V7K~D
Close to pin18
1 2
1 2 1 2
1 2
1 2
1 2 1 2 1 2 1 2
0.047U_0402_16V7K~D
1
C13
C13
2
12
12 12 12 12
12
0.047U_0402_16V4Z~D
0.047U_0402_16V4Z~D
1
C12
C12
2
12
R17 0_0402_5%~DR17 0_0402_5%~D R19 39_0402_5%~DR19 39_0402_5%~D
R22 2.2K_0402_5%~D
R22 2.2K_0402_5%~D R1044 0_0402_5%~DR1044 0_0402_5%~D
R24 10K_0402_5%~D
R24 10K_0402_5%~D
R26 39_0402_5%~DR26 39_0402_5%~D R29 39_0402_5%~DR29 39_0402_5%~D R30 22_0402_5%~D
R30 22_0402_5%~D R27 22_0402_5%~D
R27 22_0402_5%~D R32 39_0402_5%~DR32 39_0402_5%~D
R33 22_0402_5%~D
R33 22_0402_5%~D R35 22_0402_5%~D
R35 22_0402_5%~D R37 33_0402_5%~DR37 33_0402_5%~D R38 33_0402_5%~DR38 33_0402_5%~D
R41 33_0402_5%~D
R41 33_0402_5%~D
+CK_VDD_MAIN
+CK_VDD_MAIN+3.3V_M
3
+CK_VDD_MAIN
1
2
1
2
CLK_XTAL_IN
CLK_XTAL_OUT
FSC
PCI_SIOCLK_PCI_5028 PCI_TPMCLK_PCI_TPM
PCI_DOCKCLK_PCI_DOCK
CLKREF
DOT96 DOT96#
PCI_ICHCLK_PCI_ICH
CLK_SCLK
CLK_SDATA
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
3
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
10U_0805_10V4Z~D
10U_0805_10V4Z~D
1
C3
C3
C2
C2
2
10U_0805_10V4Z~D
10U_0805_10V4Z~D
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
1
@
@
C8
C8
C9
C9
2
1 2
R10 2.2_0603_5%~D
R10 2.2_0603_5%~D
U1
U1
1
VDD_SRC
49
VDD_SRC
54
VDD_SRC
65
VDD_SRC
30
VDD_PCI
36
VDD_PCI
12
VDD_CPU
18
VDD_REF
40
VDD_48
20
XTAL_IN
19
XTAL_OUT
41
USB_48MHz/FSLA
45
FSL_B/TEST_MODE
23
REF_0/FSL_C/TEST_SEL
34
PCICLK4/FCT_SEL
33
PCICLK3
32
PCICLK2/TME
27
PCICLK1
22
REF_1
43
DOT_96/27M
44
DOT_96#/27M_SS
37
PCICLK_F0/ITP_EN
39
CKPWRGD/PD#
9
NC
16
SMBCLK
17
SMBDAT
4
VSS_SRC
15
VSS_CPU
21
VSS_REF
31
VSS_PCI
35
VSS_PCI
42
VSS_48
68
VSS_SRC
73
THRM_PAD
SLG8LP554VTR_QFN72_10X10~D
SLG8LP554VTR_QFN72_10X10~D
1
2
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
1
2
SLG8LP554VTR
SLG8LP554VTR
C4
C4
C10
C10
C5
C5
2
CPU_STP#
CPU_ITP/SRC_10
CPU_ITP#/SRC_10#
CLKREQ_9#
CLKREQ_8#
CLKREQ_7#
CLKREQ_6#
CLKREQ_5#
CLKREQ_4#
CLKREQ_3#
CLKREQ_2#
SRC_1/SATA
SRC_1#/SATA#
CLKREQ_1#
LCD_CLK/SRC_0
LCD_CLK#/SRC_0#
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
1
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
1
2
+CK_VDD_A
VDD_A VSS_A
PCI_STP#
CPU_1
CPU_1#
CPU_0
CPU_0#
SRC_9
SRC_9#
SRC_8
SRC_8#
SRC_7
SRC_7#
SRC_6
SRC_6#
SRC_5
SRC_5#
SRC_4
SRC_4#
SRC_3
SRC_3#
SRC_2
SRC_2#
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
1
C6
C6
C7
C7
2
7 8
H_STP_PCI#
25
H_STP_CPU#
24
MCH_BCLK CLK_MCH_BCLK
11
MCH_BCLK#
10
CPU_BCLK
14
CPU_BCLK#
13
CPU_ITP
6
CPU_ITP#
5
PCIE_MINI1
3
PCIE_MINI1#
2
MINI1CLK_REQ#
72
PCIE_MINI2
70
PCIE_MINI2#
69
MINI2CLK_REQ#
71
PCIE_ICH
66
PCIE_ICH#
67 38 63 64
MINI3CLK_REQ#
62 60 61 29 58
PCIE_EXP#
59
EXPCLK_REQ#
57
MCH_3GPLL
55 56
CLK_3GPLLREQ#_R
28 52 53 26
PCIE_SATA CLK_PCIE_SATA
50
PCIE_SATA#
51
SATA_CLKREQ#_R
46
DOT96_SSC
47
DOT96_SSC#
48
2
4.7U_0603_6.3V4Z~D
4.7U_0603_6.3V4Z~D
1
C14
C14
2
1 2
R11 33_0402_5%~D
R11 33_0402_5%~D
1 2
R13 33_0402_5%~D
R13 33_0402_5%~D
1 2
R15 33_0402_5%~D
R15 33_0402_5%~D
1 2
R16 33_0402_5%~D
R16 33_0402_5%~D
1 2
R18 33_0402_5%~D@R18 33_0402_5%~D@
1 2
R21 33_0402_5%~D@R21 33_0402_5%~D@
1 2
R23 33_0402_5%~D
R23 33_0402_5%~D
1 2
R25 33_0402_5%~D
R25 33_0402_5%~D
1 2
R28 33_0402_5%~D
R28 33_0402_5%~D
1 2
R31 33_0402_5%~D
R31 33_0402_5%~D
1 2
R34 33_0402_5%~D
R34 33_0402_5%~D
1 2
R36 33_0402_5%~D
R36 33_0402_5%~D
1 2
R39 33_0402_5%~D
R39 33_0402_5%~D
1 2
R40 33_0402_5%~D
R40 33_0402_5%~D
1 2
R408 33_0402_5%~DR408 33_0402_5%~D
1 2
R415 33_0402_5%~DR415 33_0402_5%~D
1 2
R45 33_0402_5%~D
R45 33_0402_5%~D
1 2
R47 33_0402_5%~D
R47 33_0402_5%~D
1 2
R48 475_0402_1%~D
R48 475_0402_1%~D
1 2
R49 33_0402_5%~D
R49 33_0402_5%~D
1 2
R52 33_0402_5%~D
R52 33_0402_5%~D
1 2
R53 475_0402_1%~D
R53 475_0402_1%~D
1 2
R523 33_0402_5%~D R523 33_0402_5%~D
1 2
R670 33_0402_5%~D R670 33_0402_5%~D
2
1
+3.3V_RUN
MINI1CLK_REQ# MINI2CLK_REQ# CLK_3GPLLREQ# SATA_CLKREQ# MINI3CLK_REQ# EXPCLK_REQ#
0.047U_0402_16V4Z~D
0.047U_0402_16V4Z~D
1
C15
C15
2
H_STP_PCI# 24
H_STP_CPU# 24
CLK_MCH_BCLK#
CLK_CPU_BCLK CLK_CPU_BCLK#
CLK_CPU_ITP CLK_CPU_ITP#
CLK_PCIE_MINI1 CLK_PCIE_MINI1#
CLK_PCIE_MINI2 CLK_PCIE_MINI2#
CLK_PCIE_ICH CLK_PCIE_ICH#
CLK_PCIE_MINI3PCIE_MINI3 CLK_PCIE_MINI3#PCIE_MINI3#
CLK_PCIE_EXPPCIE_EXP CLK_PCIE_EXP#
CLK_MCH_3GPLL CLK_MCH_3GPLL#MCH_3GPLL# CLK_3GPLLREQ#
CLK_PCIE_SATA#
CLK_MCH_BCLK 10 CLK_MCH_BCLK# 10
CLK_CPU_BCLK 7 CLK_CPU_BCLK# 7
CLK_CPU_ITP 7 CLK_CPU_ITP# 7
CLK_PCIE_MINI1# 34
MINI1CLK_REQ# 34
CLK_PCIE_MINI2 34 CLK_PCIE_MINI2# 34
MINI2CLK_REQ# 34
CLK_PCIE_ICH 24 CLK_PCIE_ICH# 24
CLK_PCIE_MINI3 34 CLK_PCIE_MINI3# 34
MINI3CLK_REQ# 34
CLK_PCIE_EXP 32 CLK_PCIE_EXP# 32
EXPCLK_REQ# 32 CLK_MCH_3GPLL 10
CLK_MCH_3GPLL# 10
CLK_3GPLLREQ# 10
CLK_PCIE_SATA 23
CLK_PCIE_SATA# 23
SATA_CLKREQ# 24 DREF_SSCLK 10 DREF_SSCLK# 10
1 2
R4 10K_0402_5%~D
R4 10K_0402_5%~D
1 2
R5 10K_0402_5%~D
R5 10K_0402_5%~D
1 2
R6 10K_0402_5%~D
R6 10K_0402_5%~D
1 2
R7 10K_0402_5%~D
R7 10K_0402_5%~D
1 2
R8 10K_0402_5%~D
R8 10K_0402_5%~D
1 2
R356 10K_0402_5%~D
R356 10K_0402_5%~D
CLK_PCIE_MINI1 34
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
401648
401648
653Tuesday, October 28, 2008
653Tuesday, October 28, 2008
653Tuesday, October 28, 2008
1
A
A
A
of
of
of
5
4
3
2
1
H_A#[3..35]10
D D
H_ADSTB#010
H_REQ#010 H_REQ#110 H_REQ#210 H_REQ#310 H_REQ#410
C C
H_ADSTB#110
H_A20M#23
H_FERR#23
H_IGNNE#23 H_STPCLK#23
H_INTR23 H_NMI23 H_SMI#23
B B
H_A#3 H_A#4 H_A#5 H_A#6 H_A#7 H_A#8 H_A#9 H_A#10 H_A#11 H_A#12 H_A#13 H_A#14 H_A#15 H_A#16 H_ADSTB#0
H_REQ#0 H_REQ#1 H_REQ#2
H_REQ#4 H_A#17
H_A#18 H_A#19 H_A#20 H_A#21 H_A#22 H_A#23 H_A#24 H_A#25 ITP_TCK H_A#26 H_A#27 H_A#28 H_A#29 H_A#30 H_A#31 H_A#32 H_A#33 H_A#34 H_A#35 H_ADSTB#1
H_A20M# H_FERR# H_IGNNE#
H_STPCLK# H_INTR H_NMI H_SMI#
JCPU1A
JCPU1A
J4
ADDR GROUP_0
ADDR GROUP_0
A[3]#
L5
A[4]#
L4
A[5]#
K5
A[6]#
M3
A[7]#
N2
A[8]#
J1
A[9]#
N3
A[10]#
P5
A[11]#
P2
A[12]#
L2
A[13]#
P4
A[14]#
P1
A[15]#
R1
A[16]#
M1
ADSTB[0]#
K3
REQ[0]#
H2
REQ[1]#
K2
REQ[2]#
J3
REQ[3]#
L1
REQ[4]#
Y2
A[17]#
U5
A[18]#
R3
ADDR GROUP_1
ADDR GROUP_1
A[19]#
W6
A[20]#
U4
A[21]#
Y5
A[22]#
U1
A[23]#
R4
A[24]#
T5
A[25]#
T3
A[26]#
W2
A[27]#
W5
A[28]#
Y4
A[29]#
U2
A[30]#
V4
A[31]#
W3
A[32]#
AA4 AB2 AA3
V1 A6
A5
C4 D5
C6
B4 A3
M4 N5
T2 V3 B2
D2
D22
D3
F6
THERMAL
THERMAL
A[33]# A[34]# A[35]# ADSTB[1]#
ICH
ICH
A20M# FERR#
THERMTRIP#
IGNNE# STPCLK#
LINT0 LINT1 SMI#
RSVD[01] RSVD[02] RSVD[03] RSVD[04] RSVD[05] RSVD[06] RSVD[07] RSVD[08] RSVD[09]
RESERVED
RESERVED
TYCO_1-1674770-2_Penryn~D
TYCO_1-1674770-2_Penryn~D
ADS# BNR# BPRI#
DEFER#
DRDY# DBSY#
BR0#
IERR#
INIT#
LOCK#
CONTROL
CONTROL
RESET#
RS[0]# RS[1]# RS[2]#
TRDY#
HIT#
HITM#
BPM[0]# BPM[1]# BPM[2]# BPM[3]#
PRDY# PREQ#
TCK TDO
TMS
TRST#
DBR#
XDP/ITP SIGNALS
XDP/ITP SIGNALS
PROCHOT#
THERMDA THERMDC
H CLK
H CLK
BCLK[0] BCLK[1]
H_ADS#
H1
H_BNR#
E2
H_BPRI#
G5
H_DEFER#
H5
H_DRDY#
F21
H_DBSY#
E1
H_BR0#
F1
H_IERR#
D20
H_INIT#
B3
H_LOCK#
H4
H_RESET#
C1
H_RS#0
F3
H_RS#1
F4
H_RS#2
G3
H_TRDY#H_REQ#3
G2
H_HIT#
G6
H_HITM#
E4
ITP_BPM#0
AD4
ITP_BPM#1
AD3
ITP_BPM#2
AD1
ITP_BPM#3
AC4
ITP_BPM#4
AC2
ITP_BPM#5
AC1 AC5
ITP_TDI
AA6
TDI
AB3 AB5 AB6 C20
D21 A24 B25
C7
A22 A21
ITP_TDO ITP_TMS ITP_TRST# ITP_DBRESET#
EC_CPU_PROCHOT#
H_THERMDA
H_THERMDC H_THERMTRIP# CLK_CPU_BCLK
CLK_CPU_BCLK#
H_ADS# 10
H_BNR# 10 H_BPRI# 10
H_DEFER# 10 H_DRDY# 10
H_DBSY# 10
H_BR0# 10
H_INIT# 23
H_LOCK# 10
H_RESET# 10 H_RS#0 10 H_RS#1 10 H_RS#2 10
H_TRDY# 10
H_HIT# 10
H_HITM# 10
ITP_DBRESET# 24
2
C18
@C18
@
100P_0402_50V8K~D
100P_0402_50V8K~D
1
H_THERMTRIP# 18
CLK_CPU_BCLK 6
CLK_CPU_BCLK# 6
+1.05V_VCCP
+1.05V_VCCP
R56 56_0402_5%~D
@
@
R923
R923
1 2
R61 56_0402_5%~D
R61 56_0402_5%~D
51_0402_5%~D
51_0402_5%~D
1 2
H_RESET#
1 2
R57 124_0402_1%~D@R57 124_0402_1%~D@
ITP_TDO
Depop R57 & R930
+1.05V_VCCP
12
H_THERMDA 18
H_THERMDC 18
H_THERMDA, H_THERMDC routing together, Trace width / Spacing = 10 / 10 mil
51_0402_1%~D
51_0402_1%~D
H_THERMTRIP#
R785
R785
ITP_BPM#5
@
@
for Enhance ESD on dock issue
R59
R59 56_0402_5%~D
56_0402_5%~D
H_RESET#
+1.05V_VCCP
12
R56 56_0402_5%~D
ITP_BPM#0 ITP_BPM#1 ITP_BPM#2 ITP_BPM#3 ITP_BPM#4 ITP_BPM#5
R780 0_0402_5%~D@R780 0_0402_5%~D@ R781 0_0402_5%~D@R781 0_0402_5%~D@ R782 0_0402_5%~D@R782 0_0402_5%~D@ R783 0_0402_5%~D@R783 0_0402_5%~D@ R784 0_0402_5%~D@R784 0_0402_5%~D@ R789 0_0402_5%~D@R789 0_0402_5%~D@
1 2
R930 22.6_0402_1%~D@R930 22.6_0402_1%~D@
1 2 1 2 1 2 1 2 1 2 1 2
CLK_CPU_ITP6 CLK_CPU_ITP#6
Place close to CPU within 200 mil
+1.05V_VCCP
1 2
R65 150_0402_5%~DR65 150_0402_5%~D
1 2
R66 649_0402_1%~DR66 649_0402_1%~D
ITP_TDI
ITP_TRST#
+1.05V_VCCP
ITP_DBRESET#
ITP_TCK CLK_CPU_ITP
CLK_CPU_ITP#
ITP_TCK ITP_TRST#
ITP_TMS ITP_TDI
+1.05V_VCCP
1
2
Place near JITP
+3.3V_ALW_ICH
1 2
R60 150_0402_5%~DR60 150_0402_5%~D
Place close to JITP within 1ns = 5000 mil
+1.05V_VCCP
R62
R62
56_0402_5%~D
56_0402_5%~D
1 2
1 2
R64 39_0402_5%~DR64 39_0402_5%~D
1 2
R67 27_0402_5%R67 27_0402_5%
28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
9 8 7 6 5 4 3 2 1
C19
C19
JITP1
VTT1 VTT0 VTAP DBR# DBA# BPM0# GND5 BPM1# GND4 BPM2# GND3 BPM3# GND2 BPM4# GND1 BPM5# RESET# FBO GND0 BCLKP BCLKN TDO NC2 TCK NC1 TRST# TMS TDI
29
@JITP1
@
GND6
GND7
MOLEX_52435-2891_28P~D
MOLEX_52435-2891_28P~D
30
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
1
C20
C20
2
ITP_DBRESET#
ITP_TDO
ITP_TMS
ITP_TCK
JCPU1D
JCPU1D
A4 A8
A11 A14 A16 A19 A23 AF2
B6 B8
B11 B13 B16 B19 B21 B24
C5
C8 C11 C14 C16 C19
C2 C22 C25
D1
D4
D8 D11 D13 D16 D19 D23 D26
E3 E6
E8 E11 E14 E16 E19 E21 E24
F5
F8 F11 F13 F16 F19
F2 F22 F25
G4
G1 G23 G26
H3
H6 H21 H24
J2
J5 J22 J25
K1
K4 K23 K26
L3
L6 L21 L24
M2
M5 M22 M25
N1
N4 N23 N26
VSS[082]
VSS[001] VSS[002]
VSS[083]
VSS[003]
VSS[084]
VSS[004]
VSS[085]
VSS[005]
VSS[086]
VSS[006]
VSS[087]
VSS[007]
VSS[088]
VSS[008]
VSS[089]
VSS[009]
VSS[090]
VSS[010]
VSS[091]
VSS[011]
VSS[092]
VSS[012]
VSS[093]
VSS[013]
VSS[094]
VSS[014]
VSS[095]
VSS[015]
VSS[096]
VSS[016]
VSS[097]
VSS[017]
VSS[098]
VSS[018]
VSS[099]
VSS[019]
VSS[100]
VSS[020]
VSS[101]
VSS[021]
VSS[102]
VSS[022]
VSS[103]
VSS[023]
VSS[104]
VSS[024]
VSS[105]
VSS[025]
VSS[106]
VSS[026]
VSS[107]
VSS[027]
VSS[108]
VSS[028]
VSS[109]
VSS[029]
VSS[110]
VSS[030]
VSS[111]
VSS[031]
VSS[112]
VSS[032]
VSS[113]
VSS[033]
VSS[114]
VSS[034]
VSS[115]
VSS[035]
VSS[116]
VSS[036]
VSS[117]
VSS[037]
VSS[118]
VSS[038]
VSS[119]
VSS[039]
VSS[120]
VSS[040]
VSS[121]
VSS[041]
VSS[122]
VSS[042]
VSS[123]
VSS[043]
VSS[124]
VSS[044]
VSS[125]
VSS[045]
VSS[126]
VSS[046]
VSS[127]
VSS[047]
VSS[128]
VSS[048]
VSS[129]
VSS[049]
VSS[130]
VSS[050]
VSS[131]
VSS[051]
VSS[132]
VSS[052]
VSS[133]
VSS[053]
VSS[134]
VSS[054]
VSS[135]
VSS[055]
VSS[136]
VSS[056]
VSS[137]
VSS[057]
VSS[138]
VSS[058]
VSS[139]
VSS[059]
VSS[140]
VSS[060]
VSS[141]
VSS[061]
VSS[142]
VSS[062]
VSS[143]
VSS[063]
VSS[144]
VSS[064]
VSS[145]
VSS[065]
VSS[146]
VSS[066]
VSS[147] VSS[148]
VSS[067] VSS[068]
VSS[149]
VSS[069]
VSS[150]
VSS[070]
VSS[151]
VSS[071]
VSS[152]
VSS[072]
VSS[153]
VSS[073]
VSS[154]
VSS[074]
VSS[155]
VSS[075]
VSS[156]
VSS[076]
VSS[157]
VSS[077]
VSS[158]
VSS[078]
VSS[159]
VSS[079]
VSS[160]
VSS[080]
VSS[161]
VSS[081]P3VSS[162]
VSS[163]
TYCO_1-1674770-2_Penryn~D
TYCO_1-1674770-2_Penryn~D
P6 P21 P24 R2 R5 R22 R25 T1 T4 T23 T26 U3 U6 U21 U24 V2 V5 V22 V25 W1 W4 W23 W26 Y3 Y6 Y21 Y24 AA2 AA5 AA8 AA11 AA14 AA16 AA19 AA22 AA25 AB1 AB4 AB8 AB11 AB13 AB16 AB19 AB23 AB26 AC3 AC6 AC8 AC11 AC14 AC16 AC19 AC21 AC24 AD2 AD5 AD8 AD11 AD13 AD16 AD19 AD22 AD25 AE1 AE4 AE8 AE11 AE14 AE16 AE19 AE23 AE26 A2 AF6 AF8 AF11 AF13 AF16 AF19 AF21 A25 AF25
Place close to CPU within 200ps = 1000 mil
A A
Place close to JITP within 200ps = 1000 mil
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
401648
401648
753Tuesday, October 28, 2008
753Tuesday, October 28, 2008
753Tuesday, October 28, 2008
1
A
A
A
of
of
of
5
4
3
2
1
+VCC_CORE +VCC_CORE
D D
C C
B B
1 2
A A
1K_0402_5%~D
1K_0402_5%~D
@R72
@
R72
+V_CPU_GTLREF
CPU_MCH_BSEL06,10 CPU_MCH_BSEL16,10 CPU_MCH_BSEL26,10
1K_0402_5%~D
1K_0402_5%~D
@R73
@
R73
1 2
H_D#[0..63]10
JCPU1B
H_D#0 H_D#1 H_D#2 H_D#3 H_D#4 H_D#5 H_D#6 H_D#7 H_D#8 H_D#9 H_D#10 H_D#11 H_D#12 H_D#13 H_D#14 H_D#15
TEST1 TEST2
H_DSTBN#0 H_DSTBP#0 H_DINV#0
H_D#16 H_D#17 H_D#18 H_D#19 H_D#20 H_D#21
H_D#23 H_D#24 H_D#25 H_D#26 H_D#27 H_D#28 H_D#29 H_D#30 H_D#31 H_DSTBN#1 H_DSTBP#1 H_DINV#1
TEST1 TEST2 TEST3 TEST4 TEST5 TEST6 TEST7
For the purpose of testability, route these signals through a ground referenced Z0 = 55ohm trace that ends in a via that is near a GND via and is accessible through an oscilloscope connection.
H_DSTBN#010
H_DSTBP#010
H_DINV#010
H_DSTBN#110
H_DSTBP#110
H_DINV#110
T25PAD~D T25PAD~D T138PAD~D T138PAD~D
T4PAD~D T4PAD~D
FSB 533 667 800
JCPU1B
E22
D[0]#
F24
D[1]#
E26
D[2]#
G22
D[3]#
F23
D[4]#
G25
D[5]#
E25
D[6]#
E23
D[7]#
K24
D[8]#
G24
D[9]#
J24
D[10]#
J23
D[11]#
H22
D[12]#
F26
D[13]#
K22
D[14]#
H23
D[15]#
J26
DSTBN[0]#
H26
DSTBP[0]#
H25
DINV[0]#
N22
D[16]#
K25
D[17]#
P26
D[18]#
R23
D[19]#
L23
D[20]#
M24
D[21]#
L22
D[22]#
M23
D[23]#
P25
D[24]#
P23
D[25]#
P22
D[26]#
T24
D[27]#
R24
D[28]#
L25
D[29]#
T25
D[30]#
N25
D[31]#
L26
DSTBN[1]#
M26
DSTBP[1]#
N24
DINV[1]#
AD26
GTLREF
C23
TEST1
D25
TEST2
C24
TEST3
AF26
TEST4
AF1
TEST5
A26
TEST6
C3
TEST7
B22
BSEL[0]
B23
BSEL[1]
C21
BSEL[2]
TYCO_1-1674770-2_Penryn~D
TYCO_1-1674770-2_Penryn~D
T144PAD~D T144PAD~D T3PAD~D T3PAD~D
TEST3 TEST5
DATA GRP 0
DATA GRP 0
DATA GRP 1
DATA GRP 1
MISC
MISC
PWRGOOD
D[32]# D[33]# D[34]# D[35]# D[36]# D[37]# D[38]# D[39]# D[40]# D[41]#
DATA GRP 2DATA GRP 3
DATA GRP 2DATA GRP 3
D[42]# D[43]# D[44]# D[45]# D[46]#
D[47]# DSTBN[2]# DSTBP[2]#
DINV[2]#
D[48]#
D[49]#
D[50]#
D[51]#
D[52]#
D[53]#
D[54]#
D[55]#
D[56]#
D[57]#
D[58]#
D[59]#
D[60]#
D[61]#
D[62]#
D[63]# DSTBN[3]# DSTBP[3]#
DINV[3]# COMP[0]
COMP[1] COMP[2] COMP[3]
DPRSTP#
DPSLP#
DPWR#
SLP#
PSI#
BCLK BSEL2 BSEL1 BSEL0 133
001 166 200
100
1067 266 0 0 0
Y22 AB24 V24 V26 V23 T22 U25 U23 Y25 W22 Y23 W24 W25 AA23 AA24 AB25 Y26 AA26 U22
AE24 AD24 AA21 AB22 AB21 AC26 AD20 AE22 AF23 AC25 AE21 AD21 AC22 AD23 AF22 AC23 AE25 AF24 AC20
R26 U26 AA1 Y1
E5 B5 D24 D6 D7 AE6
110
H_D#32 H_D#33 H_D#34 H_D#35 H_D#36 H_D#37 H_D#38 H_D#39 H_D#40 H_D#41 H_D#42 H_D#43 H_D#44 H_D#45 H_D#46 H_D#47 H_DSTBN#2 H_DSTBP#2 H_DINV#2
H_D#48 H_D#49 H_D#50 H_D#51 H_D#52 H_D#53 H_D#54H_D#22 H_D#55 H_D#56 H_D#57 H_D#58 H_D#59 H_D#60 H_D#61 H_D#62 H_D#63 H_DSTBN#3 H_DSTBP#3 H_DINV#3
COMP0 COMP1 COMP2 COMP3
H_DPRSTP# H_DPSLP# H_DPWR# H_PWRGOOD H_CPUSLP# H_PSI#
+V_CPU_GTLREF
H_DPWR# 10
+1.05V_VCCP
12
R77
R77 1K_0402_1%~D
1K_0402_1%~D
12
R78
R78 2K_0402_1%~D
2K_0402_1%~D
H_DSTBN#2 10 H_DSTBP#2 10
H_DINV#2 10
H_DSTBN#3 10 H_DSTBP#3 10
H_DINV#3 10
H_DPRSTP# 10,23,47
H_DPSLP# 23
H_PWRGOOD 23
H_CPUSLP# 10
H_PSI# 47
27.4_0402_1%~D
27.4_0402_1%~D
54.9_0402_1%~D
54.9_0402_1%~D
12
R68
R68
Resistor placed within 0.5" of CPU pin.Trace should be at least 25 mils away from any other toggling signal. COMP0, COMP2 trace should be 27.4 ohm. COMP1, COMP3 should be 55 ohm.
54.9_0402_1%~D
54.9_0402_1%~D
12
R69
R69
12
12
R70
R70
27.4_0402_1%~D
27.4_0402_1%~D R71
R71
JCPU1C
JCPU1C
A7
VCC[001]
A9
VCC[002]
A10
VCC[003]
A12
VCC[004]
A13
VCC[005]
A15
VCC[006]
A17
VCC[007]
A18
VCC[008]
A20
VCC[009]
B7
VCC[010]
B9
VCC[011]
B10
VCC[012]
B12
VCC[013]
B14
VCC[014]
B15
VCC[015]
B17
VCC[016]
B18
VCC[017]
B20
VCC[018]
C9
VCC[019]
C10
VCC[020]
C12
VCC[021]
C13
VCC[022]
C15
VCC[023]
C17
VCC[024]
C18
VCC[025]
D9
VCC[026]
D10
VCC[027]
D12
VCC[028]
D14
VCC[029]
D15
VCC[030]
D17
VCC[031]
D18
VCC[032]
E7
VCC[033]
E9
VCC[034]
E10
VCC[035]
E12
VCC[036]
E13
VCC[037]
E15
VCC[038]
E17
VCC[039]
E18
VCC[040]
E20
VCC[041]
F7
VCC[042]
F9
VCC[043]
F10
VCC[044]
F12
VCC[045]
F14
VCC[046]
F15
VCC[047]
F17
VCC[048]
F18
VCC[049]
F20
VCC[050]
AA7
VCC[051]
AA9
VCC[052]
AA10
VCC[053]
AA12
VCC[054]
AA13
VCC[055]
AA15
VCC[056]
AA17
VCC[057]
AA18
VCC[058]
AA20
VCC[059]
AB9
VCC[060]
AC10
VCC[061]
AB10
VCC[062]
AB12
VCC[063]
AB14
VCC[064]
AB15
VCC[065]
AB17
VCC[066]
AB18
VCC[067]
TYCO_1-1674770-2_Penryn~D
TYCO_1-1674770-2_Penryn~D
AB20
VCC[068]
AB7
VCC[069]
AC7
VCC[070]
AC9
VCC[071]
AC12
VCC[072]
AC13
VCC[073]
AC15
VCC[074]
AC17
VCC[075]
AC18
VCC[076]
AD7
VCC[077]
AD9
VCC[078]
AD10
VCC[079]
AD12
VCC[080]
AD14
VCC[081]
AD15
VCC[082]
AD17
VCC[083]
AD18
VCC[084]
AE9
VCC[085]
AE10
VCC[086]
AE12
VCC[087]
AE13
VCC[088]
AE15
VCC[089]
AE17
VCC[090]
AE18
VCC[091]
AE20
VCC[092]
AF9
VCC[093]
AF10
VCC[094]
AF12
VCC[095]
AF14
VCC[096]
AF15
VCC[097]
AF17
VCC[098]
AF18
VCC[099]
AF20
VCC[100] VCCP[01]
VCCP[02] VCCP[03] VCCP[04] VCCP[05] VCCP[06] VCCP[07] VCCP[08] VCCP[09] VCCP[10] VCCP[11] VCCP[12] VCCP[13] VCCP[14] VCCP[15] VCCP[16]
VCCA[01] VCCA[02]
VID[0] VID[1] VID[2] VID[3] VID[4] VID[5] VID[6]
VCCSENSE
VSSSENSE
G21 V6 J6 K6 M6 J21 K21 M21 N21 N6 R21 R6 T21 T6 V21 W21
B26 C26
AD6 AF5 AE5 AF4 AE3 AF3 AE2
AF7
AE7
VID0 VID1 VID2 VID3 VID4 VID5 VID6
VCCSENSE
VSSSENSE
+1.05V_VCCP
220U_D2_4VY_R15M~D
220U_D2_4VY_R15M~D
1
+
+
C21
C21
2
CRB was 270uF
VID0 47 VID1 47 VID2 47 VID3 47 VID4 47 VID5 47 VID6 47
VCCSENSE 47
VSSSENSE 47
10U_0805_10V4Z~D
10U_0805_10V4Z~D
0.01U_0402_16V7K~D
0.01U_0402_16V7K~D
+1.5V_RUN
1
1
C23
C23
C22
C22
2
2
Length match within 25 mils, Z0=27.4 ohm
Place R75 and R76 near CPU
+VCC_CORE
1 2
R75 100_0402_1%~D
R75 100_0402_1%~D
1 2
R76 100_0402_1%~D
R76 100_0402_1%~D
Route VCCSENSE and VSSSENSE trace at
27.4 ohms, 7 mils spacing and the placement should be within 1 inch (max)
VCCSENSE
VSSSENSE
1 2
R833 27.4_0402_1%~D@R833 27.4_0402_1%~D@
Reserve for testing only
DELL CONFIDENTIAL/PROPRIETARY
Layout close CPU PIN AD26 55 ohm, 0.5 inch (max)
5
4
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
3
2
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
401648
401648
853Tuesday, October 28, 2008
853Tuesday, October 28, 2008
853Tuesday, October 28, 2008
1
A
A
A
of
of
of
5
+VCC_CORE
Place these inside socket cavity on L8 (North side Secondary)
D D
Place these inside socket cavity on L8 (Sorth side Secondary)
Place these inside socket cavity on L8 (North side Primary)
Place these inside socket cavity on L8 (Sorth side
C C
Primary)
1
2
+VCC_CORE
1
2
+VCC_CORE
1
2
+VCC_CORE
1
2
C24
C24 10U_0805_4VAM~D
10U_0805_4VAM~D
C34
C34 10U_0805_4VAM~D
10U_0805_4VAM~D
C44
C44 10U_0805_4VAM~D
10U_0805_4VAM~D
C50
C50 10U_0805_4VAM~D
10U_0805_4VAM~D
1
C25
C25 10U_0805_4VAM~D
10U_0805_4VAM~D
2
1
C35
C35 10U_0805_4VAM~D
10U_0805_4VAM~D
2
1
C45
C45 10U_0805_4VAM~D
10U_0805_4VAM~D
2
1
C51
C51 10U_0805_4VAM~D
10U_0805_4VAM~D
2
1
C26
C26 10U_0805_4VAM~D
10U_0805_4VAM~D
2
1
C36
C36 10U_0805_4VAM~D
10U_0805_4VAM~D
2
1
C46
C46 10U_0805_4VAM~D
10U_0805_4VAM~D
2
1
C52
C52 10U_0805_4VAM~D
10U_0805_4VAM~D
2
1
C27
C27 10U_0805_4VAM~D
10U_0805_4VAM~D
2
1
C37
C37 10U_0805_4VAM~D
10U_0805_4VAM~D
2
1
C47
C47 10U_0805_4VAM~D
10U_0805_4VAM~D
2
1
C53
C53 10U_0805_4VAM~D
10U_0805_4VAM~D
2
4
1
C28
C28 10U_0805_4VAM~D
10U_0805_4VAM~D
2
1
C38
C38 10U_0805_4VAM~D
10U_0805_4VAM~D
2
1
C48
C48 10U_0805_4VAM~D
10U_0805_4VAM~D
2
1
C54
C54 10U_0805_4VAM~D
10U_0805_4VAM~D
2
1
C29
C29 10U_0805_4VAM~D
10U_0805_4VAM~D
2
1
C39
C39 10U_0805_4VAM~D
10U_0805_4VAM~D
2
1
C49
C49 10U_0805_4VAM~D
10U_0805_4VAM~D
2
1
C55
C55 10U_0805_4VAM~D
10U_0805_4VAM~D
2
1
C30
C30 10U_0805_4VAM~D
10U_0805_4VAM~D
2
1
C40
C40 10U_0805_4VAM~D
10U_0805_4VAM~D
2
10uF 0805 X6S -> 85 degree C
3
1
C31
C31 10U_0805_4VAM~D
10U_0805_4VAM~D
2
1
C41
C41 10U_0805_4VAM~D
10U_0805_4VAM~D
2
1
C32
C32 10U_0805_4VAM~D
10U_0805_4VAM~D
2
1
C42
C42 10U_0805_4VAM~D
10U_0805_4VAM~D
2
1
C33
C33 10U_0805_4VAM~D
10U_0805_4VAM~D
2
1
C43
C43 10U_0805_4VAM~D
10U_0805_4VAM~D
2
2
1
High Frequence Decoupling
Near VCORE regulator.
Board Top Side
B B
+1.05V_VCCP
1
C62
C62
0.1U_0402_10V7K~D
0.1U_0402_10V7K~D
2
A A
+VCC_CORE
270U_X_2VM_R4.5M~D
270U_X_2VM_R4.5M~D
1
+
+
2
1
C63
C63
0.1U_0402_10V7K~D
0.1U_0402_10V7K~D
2
270U_X_2VM_R4.5M~D
270U_X_2VM_R4.5M~D
270U_X_2VM_R4.5M~D
270U_X_2VM_R4.5M~D
270U_X_2VM_R4.5M~D
1
1
@
@
+
+
+
+
C57
C57
C56
C56
2
2
1
C64
C64
0.1U_0402_10V7K~D
0.1U_0402_10V7K~D
2
C58
C58
270U_X_2VM_R4.5M~D
1
+
+
C59
C59
2
1
C65
C65
0.1U_0402_10V7K~D
0.1U_0402_10V7K~D
2
Board Bottom Side
270U_X_2VM_R4.5M~D
270U_X_2VM_R4.5M~D
1
+
+
C60
C60
@
@
2
270U_X_2VM_R4.5M~D
270U_X_2VM_R4.5M~D
1
+
+
C61
C61
@
@
2
1
C66
C66
0.1U_0402_10V7K~D
0.1U_0402_10V7K~D
2
ESR <= 1.5m ohm Capacitor > 1320uF
1
C67
C67
0.1U_0402_10V7K~D
0.1U_0402_10V7K~D
2
Place these inside socket cavity on L8 (North side Secondary)
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
401648
401648
401648
953Tuesday, October 28, 2008
953Tuesday, October 28, 2008
953Tuesday, October 28, 2008
1
A
A
A
of
of
of
5
H_D#[0..63]8
D D
+1.05V_VCCP
12
R90
R90
1K_0402_1%~D
1K_0402_1%~D
+H_VREF
C C
2K_0402_1%~D
2K_0402_1%~D
+1.05V_VCCP
H_SWNG
100_0402_1%~D
100_0402_1%~D
B B
+1.8V_MEM
12
3.01K_0402_1%~D
3.01K_0402_1%~D
12
R93
R93
12
1K_0402_1%~D
1K_0402_1%~D
R97
R97
A A
0.1U_0402_16V7K~D
0.1U_0402_16V7K~D
12
1
R94
R94
2
12
R91
R91 221_0402_1%~D
221_0402_1%~D
0.1U_0402_16V7K~D
0.1U_0402_16V7K~D
12
R95
R95
1
C74
C74
2
1 2
R82 24.9_0402_1%~D
R82 24.9_0402_1%~D
H_RESET#7
H_CPUSLP#8
R88
R88 1K_0402_1%~D
1K_0402_1%~D
SMRCOMP_VOH
0.01U_0402_16V7K~D
0.01U_0402_16V7K~D
1
C71
C71
2
SMRCOMP_VOL
0.01U_0402_16V7K~D
0.01U_0402_16V7K~D
1
C75
C75
2
MCH_TSATN#
H_D#0 H_D#1 H_D#2 H_D#3 H_D#4 H_D#5 H_D#6 H_D#7 H_D#8 H_D#9 H_D#10 H_D#11 H_D#12 H_D#13 H_D#14 H_D#15 H_D#16 H_D#17 H_D#18 H_D#19 H_D#20 H_D#21 H_D#22 H_D#23 H_D#24 H_D#25 H_D#26 H_D#27 H_D#28 H_D#29
@C73
@
H_D#30
C73
H_D#31 H_D#32 H_D#33 H_D#34 H_D#35 H_D#36 H_D#37 H_D#38 H_D#39 H_D#40 H_D#41 H_D#42 H_D#43 H_D#44 H_D#45 H_D#46 H_D#47 H_D#48 H_D#49 H_D#50 H_D#51 H_D#52 H_D#53 H_D#54 H_D#55 H_D#56 H_D#57 H_D#58 H_D#59 H_D#60 H_D#61 H_D#62 H_D#63
H_SWNG +H_RCOMP
H_RESET# H_CPUSLP#
+H_VREF
2.2U_0603_6.3V6K~D
2.2U_0603_6.3V6K~D
1
C72
C72
2
2.2U_0603_6.3V6K~D
2.2U_0603_6.3V6K~D
1
C76
C76
2
+1.05V_VCCP
12
R101
R101
54.9_0402_1%~D
54.9_0402_1%~D
1 2
R104
R104
330_0402_5%~D
330_0402_5%~D
MMST3904-7-F_SOT323-3~D
MMST3904-7-F_SOT323-3~D
5
AD14
AA13 AA11
AD11 AD10 AD13 AE12
AE14
AE11
12
C
C
2
B
B
E
E
3 1
Q4
Q4
+3.3V_RUN
R180 2.2K_0402_5%~D
R180 2.2K_0402_5%~D R181 2.2K_0402_5%~D
R181 2.2K_0402_5%~D R182 2.2K_0402_5%~D
R182 2.2K_0402_5%~D R183 2.2K_0402_5%~D
R183 2.2K_0402_5%~D
Place close to U2. N28,M28,G36,E36
U2A
U2A
F2
H_D#_0
G8
H_D#_1
F8
H_D#_2
E6
H_D#_3
G2
H_D#_4
H6
H_D#_5
H2
H_D#_6
F6
H_D#_7
D4
H_D#_8
H3
H_D#_9
M9
H_D#_10
M11
H_D#_11
J1
H_D#_12
J2
H_D#_13
N12
H_D#_14
J6
H_D#_15
P2
H_D#_16
L2
H_D#_17
R2
H_D#_18
N9
H_D#_19
L6
H_D#_20
M5
H_D#_21
J3
H_D#_22
N2
H_D#_23
R1
H_D#_24
N5
H_D#_25
N6
H_D#_26
P13
H_D#_27
N8
H_D#_28
L7
H_D#_29
N10
H_D#_30
M3
H_D#_31
Y3
H_D#_32 H_D#_33
Y6
H_D#_34
Y10
H_D#_35
Y12
H_D#_36
Y14
H_D#_37
Y7
H_D#_38
W2
H_D#_39
AA8
H_D#_40
Y9
H_D#_41 H_D#_42
AA9
H_D#_43 H_D#_44 H_D#_45 H_D#_46 H_D#_47 H_D#_48
AE9
H_D#_49
AA2
H_D#_50
AD8
H_D#_51
AA3
H_D#_52
AD3
H_D#_53
AD7
H_D#_54 H_D#_55
AF3
H_D#_56
AC1
H_D#_57
AE3
H_D#_58
AC3
H_D#_59 H_D#_60
AE8
H_D#_61
AG2
H_D#_62
AD6
H_D#_63
C5
H_SWING
E3
H_RCOMP
C12
H_CPURST#
E11
H_CPUSLP#
A11
H_AVREF
B11
H_DVREF
CANTIGA ES_FCBGA1329~D
CANTIGA ES_FCBGA1329~D
+3.3V_RUN
1K_0402_5%~D
1K_0402_5%~D
1K_0402_5%~D
1K_0402_5%~D
12
R99
R99
R98
R98
MCH_TSATN_EC 37
C
C
2
B
B
E
E
3 1
Q3
Q3
MMST3904-7-F_SOT323-3~D
MMST3904-7-F_SOT323-3~D
1 2 1 2 1 2 1 2
SDVO_CTRLCLK SDVO_CTRLDATA DDPC_CTRLCLK DDPC_CTRLDATA
HOST
HOST
H_ADSTB#_0 H_ADSTB#_1
H_DSTBN#_0 H_DSTBN#_1 H_DSTBN#_2 H_DSTBN#_3
H_DSTBP#_0 H_DSTBP#_1 H_DSTBP#_2 H_DSTBP#_3
H_A#_3 H_A#_4 H_A#_5 H_A#_6 H_A#_7 H_A#_8
H_A#_9 H_A#_10 H_A#_11 H_A#_12 H_A#_13 H_A#_14 H_A#_15 H_A#_16 H_A#_17 H_A#_18 H_A#_19 H_A#_20 H_A#_21 H_A#_22 H_A#_23 H_A#_24 H_A#_25 H_A#_26 H_A#_27 H_A#_28 H_A#_29 H_A#_30 H_A#_31 H_A#_32 H_A#_33 H_A#_34 H_A#_35
H_ADS#
H_BNR#
H_BPRI#
H_BREQ#
H_DEFER#
H_DBSY#
HPLL_CLK
HPLL_CLK#
H_DPWR#
H_DRDY#
H_HIT#
H_HITM#
H_LOCK# H_TRDY#
H_DINV#_0 H_DINV#_1 H_DINV#_2 H_DINV#_3
H_REQ#_0 H_REQ#_1 H_REQ#_2 H_REQ#_3 H_REQ#_4
H_RS#_0 H_RS#_1 H_RS#_2
4
A14 C15 F16 H13 C18 M16 J13 P16 R16 N17 M13 E17 P17 F17 G20 B19 J16 E20 H16 J20 L17 A17 B17 L16 C21 J17 H20 B18 K17 B20 F21 K21 L20
H12 B16 G17 A9 F11 G12 E9 B10 AH7 AH6 J11 F9 H9 E12 H11 C9
J8 L3 Y13 Y1
L10 M7 AA5 AE6
L9 M8 AA6 AE5
B15 K13 F13 B13 B14
B6 F12 C8
4
H_A#3 H_A#4 H_A#5 H_A#6 H_A#7 H_A#8 H_A#9 H_A#10 H_A#11 H_A#12 H_A#13 H_A#14 H_A#15 H_A#16 H_A#17 H_A#18 H_A#19 H_A#20 H_A#21 H_A#22 H_A#23 H_A#24 H_A#25 H_A#26 H_A#27 H_A#28 H_A#29 H_A#30 H_A#31 H_A#32 H_A#33 H_A#34 H_A#35
H_ADS# H_ADSTB#0 H_ADSTB#1 H_BNR# H_BPRI# H_BR0# H_DEFER# H_DBSY# CLK_MCH_BCLK CLK_MCH_BCLK# H_DPWR# H_DRDY# H_HIT# H_HITM# H_LOCK# H_TRDY#
H_DINV#0 H_DINV#1 H_DINV#2 H_DINV#3
H_DSTBN#0 H_DSTBN#1 H_DSTBN#2 H_DSTBN#3
H_DSTBP#0 H_DSTBP#1 H_DSTBP#2 H_DSTBP#3
H_REQ#0 H_REQ#1 H_REQ#2 H_REQ#3 H_REQ#4
H_RS#0 H_RS#1 H_RS#2
+V_DDR_MCH_REF
H_ADS# 7
H_ADSTB#0 7
H_ADSTB#1 7 H_BNR# 7 H_BPRI# 7 H_BR0# 7 H_DEFER# 7 H_DBSY# 7
CLK_MCH_BCLK 6
CLK_MCH_BCLK# 6 H_DPWR# 8 H_DRDY# 7
H_HIT# 7 H_HITM# 7 H_LOCK# 7
H_TRDY# 7
H_DINV#0 8 H_DINV#1 8 H_DINV#2 8 H_DINV#3 8
H_REQ#0 7 H_REQ#1 7 H_REQ#2 7 H_REQ#3 7 H_REQ#4 7
H_RS#0 7 H_RS#1 7 H_RS#2 7
ICH_AZ_MCH_BITCLK23 ICH_AZ_MCH_RST#23 ICH_AZ_MCH_SDIN223 ICH_AZ_MCH_SDOUT23 ICH_AZ_MCH_SYNC23
H_A#[3..35] 7
+1.8V_MEM
R79 80.6_0402_1%~DR79 80.6_0402_1%~D R80 80.6_0402_1%~DR80 80.6_0402_1%~D
H_DSTBN#0 8 H_DSTBN#1 8 H_DSTBN#2 8 H_DSTBN#3 8
H_DSTBP#0 8 H_DSTBP#1 8 H_DSTBP#2 8 H_DSTBP#3 8
3
GFX_VID049 GFX_VID149 GFX_VID249 GFX_VID349 GFX_VID449
PAD~D
PAD~D
M_ODT016 M_ODT116 M_ODT217 M_ODT317
M_CLK_DDR0 M_CLK_DDR1 M_CLK_DDR2 M_CLK_DDR3
M_CLK_DDR#0 M_CLK_DDR#1 M_CLK_DDR#2 M_CLK_DDR#3
DDR_CKE0_DIMMA DDR_CKE1_DIMMA DDR_CKE2_DIMMB DDR_CKE3_DIMMB
DDR_CS0_DIMMA# DDR_CS1_DIMMA# DDR_CS2_DIMMB# DDR_CS3_DIMMB#
M_ODT0 M_ODT1 M_ODT2 M_ODT3
SMRCOMP SMRCOMP#
SMRCOMP_VOH SMRCOMP_VOL
+V_DDR_MCH_REF
TP_SM_DRAMRST#
T13
T13
MCH_DREFCLK MCH_DREFCLK# DREF_SSCLK DREF_SSCLK#
CLK_MCH_3GPLL CLK_MCH_3GPLL#
DMI_MRX_ITX_N0 DMI_MRX_ITX_N1 DMI_MRX_ITX_N2 DMI_MRX_ITX_N3
DMI_MRX_ITX_P0 DMI_MRX_ITX_P1 DMI_MRX_ITX_P2 DMI_MRX_ITX_P3
DMI_MTX_IRX_N0 DMI_MTX_IRX_N1 DMI_MTX_IRX_N2 DMI_MTX_IRX_N3
DMI_MTX_IRX_P0 DMI_MTX_IRX_P1 DMI_MTX_IRX_P2 DMI_MTX_IRX_P3
GFX_VID0 GFX_VID1 GFX_VID2 GFX_VID3 GFX_VID4
GFX_VR_ON
CL_CLK0 CL_DATA0 ICH_CL_PWROK CL_RST0# +CL_VREF
DDPC_CTRLCLK DDPC_CTRLDATA SDVO_CTRLCLK SDVO_CTRLDATA CLK_3GPLLREQ# MCH_ICH_SYNC#
MCH_TSATN#
M_CLK_DDR016 M_CLK_DDR116 M_CLK_DDR217 M_CLK_DDR317
M_CLK_DDR#016 M_CLK_DDR#116 M_CLK_DDR#217 M_CLK_DDR#317
DDR_CKE0_DIMMA16 DDR_CKE1_DIMMA16 DDR_CKE2_DIMMB17 DDR_CKE3_DIMMB17
DDR_CS0_DIMMA#16 DDR_CS1_DIMMA#16 DDR_CS2_DIMMB#17 DDR_CS3_DIMMB#17
SMRCOMP
12
SMRCOMP#
12
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
1
1
C68
C68
2
2
+1.05V_M
1K_0402_1%~D
1K_0402_1%~D
12
R83
R83
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
499_0402_1%~D
499_0402_1%~D
C70
C70
R87
R87
1
2
1 2
ICH_AZ_MCH_BITCLK ICH_AZ_MCH_RST# ICH_AZ_MCH_SDIN2 ICH_AZ_MCH_SDIN2_R ICH_AZ_MCH_SDOUT ICH_AZ_MCH_SYNC
R81
R81
1 2
499_0402_1%~D
499_0402_1%~D
C69
C69
MCH_DREFCLK6
MCH_DREFCLK#6
DREF_SSCLK6
DREF_SSCLK#6
CLK_MCH_3GPLL6 CLK_MCH_3GPLL#6
DMI_MRX_ITX_N024 DMI_MRX_ITX_N124 DMI_MRX_ITX_N224 DMI_MRX_ITX_N324
DMI_MRX_ITX_P024 DMI_MRX_ITX_P124 DMI_MRX_ITX_P224 DMI_MRX_ITX_P324
DMI_MTX_IRX_N024 DMI_MTX_IRX_N124 DMI_MTX_IRX_N224 DMI_MTX_IRX_N324
DMI_MTX_IRX_P024 DMI_MTX_IRX_P124 DMI_MTX_IRX_P224 DMI_MTX_IRX_P324
GFX_VR_ON49
CL_CLK024 CL_DATA024
ICH_CL_PWROK24,38
CL_RST0#24
DDPC_CTRLCLK21
DDPC_CTRLDATA12,21
SDVO_CTRLCLK21
SDVO_CTRLDATA21
CLK_3GPLLREQ#6 MCH_ICH_SYNC#24
R685
R685
1 2
33_0402_5%~D
33_0402_5%~D
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
3
AP24 AT21 AV24 AU20
AR24 AR21 AU24 AV20
BC28 AY28 AY36 BB36
BA17 AY16 AV16 AR13
BD17 AY17
BF15
AY13 BG22
BH21
BF28
BH28 AV42
AR36
BF17
BC36
AE41 AE37 AE47 AH39
AE40 AE38 AE48 AH40
AE35 AE43 AE46 AH42
AD35 AE44
AF46
AH43
AH37 AH36 AN36
AJ35
AH34
U2B
U2B
B38 A38 E41 F41
F43 E43
B33 B32
G33
F33 E33
C34
N28 M28 G36
E36
K36
H36
B12
B28
B30
B29
C29
A28
SA_CK_0 SA_CK_1 SB_CK_0 SB_CK_1
SA_CK#_0 SA_CK#_1 SB_CK#_0 SB_CK#_1
SA_CKE_0 SA_CKE_1 SB_CKE_0 SB_CKE_1
SA_CS#_0 SA_CS#_1 SB_CS#_0 SB_CS#_1
SA_ODT_0 SA_ODT_1 SB_ODT_0 SB_ODT_1
SM_RCOMP SM_RCOMP#
SM_RCOMP_VOH SM_RCOMP_VOL
SM_VREF SM_PWROK SM_REXT SM_DRAMRST#
DPLL_REF_CLK DPLL_REF_CLK# DPLL_REF_SSCLK DPLL_REF_SSCLK#
PEG_CLK PEG_CLK#
DMI_RXN_0 DMI_RXN_1 DMI_RXN_2 DMI_RXN_3
DMI_RXP_0 DMI_RXP_1 DMI_RXP_2 DMI_RXP_3
DMI_TXN_0 DMI_TXN_1 DMI_TXN_2 DMI_TXN_3
DMI_TXP_0 DMI_TXP_1 DMI_TXP_2 DMI_TXP_3
GFX_VID_0 GFX_VID_1 GFX_VID_2 GFX_VID_3 GFX_VID_4
GFX_VR_EN
CL_CLK CL_DATA CL_PWROK CL_RST# CL_VREF
DDPC_CTRLCLK DDPC_CTRLDATA SDVO_CTRLCLK SDVO_CTRLDATA CLKREQ# ICH_SYNC#
TSATN#
HDA_BCLK HDA_RST# HDA_SDI HDA_SDO HDA_SYNC
2
TP_MCH_RSVD1
M36
RSVD1 RSVD2 RSVD3 RSVD4 RSVD5 RSVD6 RSVD7 RSVD8
RSVD9 RSVD10 RSVD11 RSVD12 RSVD13
RSVD
RSVD
DDR CLK/ CONTROL/COMPENSATION
DDR CLK/ CONTROL/COMPENSATION
CLK
CLK
CFG
CFG
DMI
DMI
PM
PM
GRAPHICS VID
GRAPHICS VID
MEHDA
MEHDA
NC
NC
MISC
MISC
CANTIGA ES_FCBGA1329~D
CANTIGA ES_FCBGA1329~D
RSVD14 RSVD15
RSVD16 RSVD17
RSVD20
RSVD22 RSVD23 RSVD24 RSVD25
CFG_0
CFG_1
CFG_2
CFG_3
CFG_4
CFG_5
CFG_6
CFG_7
CFG_8
CFG_9 CFG_10 CFG_11 CFG_12 CFG_13 CFG_14 CFG_15 CFG_16 CFG_17 CFG_18 CFG_19 CFG_20
PM_SYNC#
PM_DPRSTP# PM_EXT_TS#_0 PM_EXT_TS#_1
PWROK
RSTIN#
THERMTRIP#
DPRSLPVR
NC_1 NC_2 NC_3 NC_4 NC_5 NC_6 NC_7 NC_8
NC_9 NC_10 NC_11 NC_12 NC_13 NC_14 NC_15 NC_16 NC_17 NC_18 NC_19 NC_20 NC_21 NC_22 NC_23 NC_24 NC_25 NC_26
N36 R33 T33 AH9 AH10 AH12 AH13 K12 AL34 AK34 AN35 AM35
TP_MCH_RSVD14
T24 B31
B2 M1
AY21
BG23 BF23 BH18 BF18
T25 R25 P25 P20 P24 C25 N24 M24 E21 C23 C24 N21 P21 T21 R20 M20 L21 H21 P29 R28 T28
R29 B7 N33 P32 AT40 AT11 T20 R32
BG48 BF48 BD48 BC48 BH47 BG47 BE47 BH46 BF46 BG45 BH44 BH43 BH6 BH5 BG4 BH3 BF3 BH2 BG2 BE2 BG1 BF1 BD1 BC1 F1 A47
PLTRST1#_R
TP_MCH_RSVD2 TP_MCH_RSVD3 TP_MCH_RSVD4 TP_MCH_RSVD5 TP_MCH_RSVD6 TP_MCH_RSVD7 TP_MCH_RSVD8 TP_MCH_RSVD9 ME_JTAG_TCK ME_JTAG_TDI ME_JTAG_TDO ME_JTAG_TMS
TP_MCH_RSVD15 TP_MCH_RSVD16 TP_MCH_RSVD17
TP_MCH_RSVD20
TP_MCH_RSVD22 TP_MCH_RSVD23 TP_MCH_RSVD24 TP_MCH_RSVD25
CFG5 CFG6 CFG7
CFG9
CFG16
CFG19 CFG20
PM_SYNC# H_DPRSTP#
PM_EXTTS# RESET_OUT PLTRST1#_R THERMTRIP_MCH# DPRSLPVR
THERMTRIP_MCH#
GFX_VR_ON
R804 100_0402_5%~D@R804 100_0402_5%~D@
1 2
R805 100_0402_5%~D@R805 100_0402_5%~D@
1 2
R806 100_0402_5%~D@R806 100_0402_5%~D@
1 2
R807 100_0402_5%~D@R807 100_0402_5%~D@
1 2
R1088 51K_0402_1%~D@R1088 51K_0402_1%~D@
1 2
+3.3V_RUN
12
R156
R156 30K_0402_5%~D
30K_0402_5%~D
12
R157
R157 100K_0402_5%~D
100K_0402_5%~D
R100 100_0402_5%~DR100 100_0402_5%~D
T153PAD~DT153PAD~D T154PAD~DT154PAD~D T155PAD~DT155PAD~D T156PAD~DT156PAD~D T157PAD~DT157PAD~D T158PAD~DT158PAD~D T159PAD~DT159PAD~D T160PAD~DT160PAD~D
T6 PAD~DT6 PAD~D T7 PAD~DT7 PAD~D T8 PAD~DT8 PAD~D
T9 PAD~DT9 PAD~D
T10 PAD~DT10 PAD~D T11 PAD~DT11 PAD~D T12 PAD~DT12 PAD~D T164PAD~DT164PAD~D
CPU_MCH_BSEL0 6,8 CPU_MCH_BSEL1 6,8
CPU_MCH_BSEL2 6,8
T14 PAD~DT14 PAD~D T15 PAD~DT15 PAD~D
CFG5 12 CFG6 12 CFG7 12
T16 PAD~DT16 PAD~D
CFG9 12
T17 PAD~DT17 PAD~D T18 PAD~DT18 PAD~D T19 PAD~DT19 PAD~D T20 PAD~DT20 PAD~D T21 PAD~DT21 PAD~D T22 PAD~DT22 PAD~D
CFG16 12
T23 PAD~DT23 PAD~D T24 PAD~DT24 PAD~D
CFG19 12
CFG20 12
PM_SYNC# 24 H_DPRSTP# 8,23,47
PM_EXTTS# 18
RESET_OUT 24,38
THERMTRIP_MCH# 18
DPRSLPVR 24,47
PM_EXTTS#
R102 56_0402_5%~D R102 56_0402_5%~D
12
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
2
Date: Sheet
Compal Electronics, Inc.
SCHEMATIC,A4043
SCHEMATIC,A4043
SCHEMATIC,A4043
401648
401648
401648
1
12
R85 10K_0402_5%~D
R85 10K_0402_5%~D
1 2
PLTRST1# 22,32
1
T5 PAD~DT5 PAD~D T123PAD~DT123PAD~D T124PAD~DT124PAD~D T125PAD~DT125PAD~D T126PAD~DT126PAD~D
+1.05V_VCCP
Notes refer page 12
+3.3V_RUN
+1.05V_VCCP
10 53Tuesday, October 28, 2008
10 53Tuesday, October 28, 2008
10 53Tuesday, October 28, 2008
of
of
of
A
A
A
5
D D
4
3
2
1
U2D
DDR_A_BS016 DDR_A_BS116 DDR_A_BS216
DDR_A_RAS#16 DDR_A_CAS#16 DDR_A_WE#16
DDR_A_DM[0..7]16
C C
B B
DDR_A_DQS[0..7]16
DDR_A_DQS#[0..7]16
DDR_A_MA[0..14]16
DDR_A_BS0 DDR_A_BS1 DDR_A_BS2
DDR_A_RAS# DDR_A_CAS#
DDR_A_DM0 DDR_A_D11 DDR_A_DM1 DDR_A_DM2 DDR_A_DM3 DDR_A_DM4 DDR_A_DM5 DDR_A_DM6 DDR_A_DM7
DDR_A_DQS0 DDR_A_DQS1 DDR_A_DQS2 DDR_A_DQS3 DDR_A_DQS4 DDR_A_DQS5 DDR_A_DQS6 DDR_A_DQS7 DDR_A_DQS#0 DDR_A_DQS#1 DDR_A_DQS#2 DDR_A_DQS#3 DDR_A_DQS#4 DDR_A_DQS#5 DDR_A_DQS#6 DDR_A_DQS#7
DDR_A_MA0 DDR_A_MA1 DDR_A_MA2 DDR_A_MA3 DDR_A_MA4 DDR_A_MA5 DDR_A_MA6 DDR_A_MA7 DDR_A_MA8 DDR_A_MA9 DDR_A_MA10 DDR_A_MA11 DDR_A_MA12 DDR_A_MA13 DDR_A_MA14
BD21 BG18 AT25
BB20 BD20 AY20
AM37 AT41 AY41 AU39 BB12
AJ44 AT44 BA43 BC37
AW12
AM7
AJ43 AT43 BA44 BD37 AY12
AM8 BA21
BC24 BG24 BH24 BG25 BA24 BD24 BG27 BF25
AW24
BC21 BG26 BH26 BH17 AY25
AY6 AT7 AJ5
BC8 AU8
BD8 AU9
U2D
SA_BS_0 SA_BS_1 SA_BS_2
SA_RAS# SA_CAS# SA_WE#
SA_DM_0 SA_DM_1 SA_DM_2 SA_DM_3 SA_DM_4 SA_DM_5 SA_DM_6 SA_DM_7
SA_DQS_0 SA_DQS_1 SA_DQS_2 SA_DQS_3 SA_DQS_4 SA_DQS_5 SA_DQS_6 SA_DQS_7 SA_DQS#_0 SA_DQS#_1 SA_DQS#_2 SA_DQS#_3 SA_DQS#_4 SA_DQS#_5 SA_DQS#_6 SA_DQS#_7
SA_MA_0 SA_MA_1 SA_MA_2 SA_MA_3 SA_MA_4 SA_MA_5 SA_MA_6 SA_MA_7 SA_MA_8 SA_MA_9 SA_MA_10 SA_MA_11 SA_MA_12 SA_MA_13 SA_MA_14
SA_DQ_0 SA_DQ_1 SA_DQ_2 SA_DQ_3 SA_DQ_4 SA_DQ_5 SA_DQ_6 SA_DQ_7 SA_DQ_8
SA_DQ_9 SA_DQ_10 SA_DQ_11 SA_DQ_12 SA_DQ_13 SA_DQ_14 SA_DQ_15 SA_DQ_16 SA_DQ_17 SA_DQ_18 SA_DQ_19 SA_DQ_20 SA_DQ_21 SA_DQ_22 SA_DQ_23 SA_DQ_24 SA_DQ_25 SA_DQ_26 SA_DQ_27 SA_DQ_28 SA_DQ_29 SA_DQ_30 SA_DQ_31 SA_DQ_32 SA_DQ_33 SA_DQ_34 SA_DQ_35 SA_DQ_36 SA_DQ_37 SA_DQ_38 SA_DQ_39 SA_DQ_40 SA_DQ_41 SA_DQ_42 SA_DQ_43 SA_DQ_44 SA_DQ_45 SA_DQ_46 SA_DQ_47 SA_DQ_48 SA_DQ_49 SA_DQ_50 SA_DQ_51
DDR SYSTEM MEMORY A
DDR SYSTEM MEMORY A
SA_DQ_52 SA_DQ_53 SA_DQ_54 SA_DQ_55 SA_DQ_56 SA_DQ_57 SA_DQ_58 SA_DQ_59 SA_DQ_60 SA_DQ_61 SA_DQ_62
CANTIGA ES_FCBGA1329~D
CANTIGA ES_FCBGA1329~D
SA_DQ_63
AJ38 AJ41 AN38 AM38 AJ36 AJ40 AM44 AM42 AN43 AN44 AU40 AT38 AN41 AN39 AU44 AU42 AV39 AY44 BA40 BD43 AV41 AY43 BB41 BC40 AY37 BD38 AV37 AT36 AY38 BB38 AV36 AW36 BD13 AU11 BC11 BA12 AU13 AV13 BD12 BC12 BB9 BA9 AU10 AV9 BA11 BD9 AY8 BA6 AV5 AV7 AT9 AN8 AU5 AU6 AT5 AN10 AM11 AM5 AJ9 AJ8 AN12 AM13 AJ11 AJ12
DDR_A_D0 DDR_A_D1 DDR_A_D2 DDR_A_D3 DDR_A_D4 DDR_A_D5 DDR_A_D6DDR_A_WE# DDR_A_D7 DDR_A_D8 DDR_A_D9 DDR_A_D10
DDR_A_D12 DDR_A_D13 DDR_A_D14 DDR_A_D15 DDR_A_D16 DDR_A_D17 DDR_A_D18 DDR_A_D19 DDR_A_D20 DDR_A_D21 DDR_A_D22 DDR_A_D23 DDR_A_D24 DDR_A_D25 DDR_A_D26 DDR_A_D27 DDR_A_D28 DDR_A_D29 DDR_A_D30 DDR_A_D31 DDR_A_D32 DDR_A_D33 DDR_A_D34 DDR_A_D35 DDR_A_D36 DDR_A_D37 DDR_A_D38 DDR_A_D39 DDR_A_D40 DDR_A_D41 DDR_A_D42 DDR_A_D43 DDR_A_D44 DDR_A_D45 DDR_A_D46 DDR_A_D47 DDR_A_D48 DDR_A_D49 DDR_A_D50 DDR_A_D51 DDR_A_D52 DDR_A_D53 DDR_A_D54 DDR_A_D55 DDR_A_D56 DDR_A_D57 DDR_A_D58 DDR_A_D59 DDR_A_D60 DDR_A_D61 DDR_A_D62 DDR_A_D63
DDR_B_BS017 DDR_B_BS117 DDR_B_BS217
DDR_B_RAS#17 DDR_B_CAS#17 DDR_B_WE#17
DDR_B_DM[0..7]17
DDR_B_DQS[0..7]17
DDR_B_DQS#[0..7]17
DDR_B_MA[0..14]17
DDR_B_BS0 DDR_B_BS1 DDR_B_BS2
DDR_B_RAS# DDR_B_CAS# DDR_B_WE#
DDR_B_DM0 DDR_B_DM1 DDR_B_DM2 DDR_B_DM3 DDR_B_DM4 DDR_B_DM5 DDR_B_DM6 DDR_B_DM7
DDR_B_DQS0 DDR_B_DQS1 DDR_B_DQS2 DDR_B_DQS3 DDR_B_DQS4 DDR_B_DQS5 DDR_B_DQS6 DDR_B_DQS7 DDR_B_DQS#0 DDR_B_DQS#1 DDR_B_DQS#2 DDR_B_DQS#3 DDR_B_DQS#4 DDR_B_DQS#5 DDR_B_DQS#6 DDR_B_DQS#7
DDR_B_MA0 DDR_B_MA1 DDR_B_MA2 DDR_B_MA3 DDR_B_MA4 DDR_B_MA5 DDR_B_MA6 DDR_B_MA7 DDR_B_MA8 DDR_B_MA9 DDR_B_MA10 DDR_B_MA11 DDR_B_MA12 DDR_B_MA13 DDR_B_MA14
BC16 BB17 BB33
AU17 BG16 BF14
AM47 AY47 BD40 BF35 BG11
AL47 AV48 BG41 BG37
AL46 AV47 BH41 BH37
BG9
AV17 BA25 BC25 AU25
AW25
BB28 AU28
AW28
AT33 BD33 BB16
AW33
AY33 BH15 AU33
BA3 AP1 AK2
BH9 BB2 AU1 AN6
BC2 AT2 AN5
U2E
U2E
SB_BS_0 SB_BS_1 SB_BS_2
SB_RAS# SB_CAS# SB_WE#
SB_DM_0 SB_DM_1 SB_DM_2 SB_DM_3 SB_DM_4 SB_DM_5 SB_DM_6 SB_DM_7
SB_DQS_0 SB_DQS_1 SB_DQS_2 SB_DQS_3 SB_DQS_4 SB_DQS_5 SB_DQS_6 SB_DQS_7 SB_DQS#_0 SB_DQS#_1 SB_DQS#_2 SB_DQS#_3 SB_DQS#_4 SB_DQS#_5 SB_DQS#_6 SB_DQS#_7
SB_MA_0 SB_MA_1 SB_MA_2 SB_MA_3 SB_MA_4 SB_MA_5 SB_MA_6 SB_MA_7 SB_MA_8 SB_MA_9 SB_MA_10 SB_MA_11 SB_MA_12 SB_MA_13 SB_MA_14
SB_DQ_0 SB_DQ_1 SB_DQ_2 SB_DQ_3 SB_DQ_4 SB_DQ_5 SB_DQ_6 SB_DQ_7 SB_DQ_8
SB_DQ_9 SB_DQ_10 SB_DQ_11 SB_DQ_12 SB_DQ_13 SB_DQ_14 SB_DQ_15 SB_DQ_16 SB_DQ_17 SB_DQ_18 SB_DQ_19 SB_DQ_20 SB_DQ_21 SB_DQ_22 SB_DQ_23 SB_DQ_24 SB_DQ_25 SB_DQ_26 SB_DQ_27 SB_DQ_28 SB_DQ_29 SB_DQ_30 SB_DQ_31 SB_DQ_32 SB_DQ_33 SB_DQ_34 SB_DQ_35 SB_DQ_36 SB_DQ_37 SB_DQ_38 SB_DQ_39 SB_DQ_40 SB_DQ_41 SB_DQ_42 SB_DQ_43 SB_DQ_44 SB_DQ_45 SB_DQ_46 SB_DQ_47 SB_DQ_48 SB_DQ_49 SB_DQ_50 SB_DQ_51 SB_DQ_52
DDR SYSTEM MEMORY B
DDR SYSTEM MEMORY B
SB_DQ_53 SB_DQ_54 SB_DQ_55 SB_DQ_56 SB_DQ_57 SB_DQ_58 SB_DQ_59 SB_DQ_60 SB_DQ_61 SB_DQ_62
CANTIGA ES_FCBGA1329~D
CANTIGA ES_FCBGA1329~D
SB_DQ_63
AH46 AP47 AP46 AJ46 AJ48 AM48 AP48 AU47 AU46 BA48 AY48 AT47 AR47 BA47 BC47 BC46 BC44 BG43 BF43 BE45 BC41 BF40 BF41 BG38 BF38 BH35 BG35 BH40 BG39 BG34 BH34 BH14 BG12 BH11 BG8 BH12 BF11 BF8 BG7 BC5 BC6 AY3 AY1 BF6 BF5 BA1 BD3 AV2 AU3 AR3 AN2 AY2 AV1 AP3 AR1 AL1 AL2 AJ1 AH1 AM2 AM3 AH3 AJ3
DDR_B_D1 DDR_B_D2 DDR_B_D3 DDR_B_D4 DDR_B_D5 DDR_B_D6 DDR_B_D7 DDR_B_D8 DDR_B_D9 DDR_B_D10 DDR_B_D11 DDR_B_D12 DDR_B_D13 DDR_B_D14 DDR_B_D15 DDR_B_D16 DDR_B_D17 DDR_B_D18 DDR_B_D19 DDR_B_D20 DDR_B_D21 DDR_B_D22 DDR_B_D23 DDR_B_D24 DDR_B_D25 DDR_B_D26 DDR_B_D27 DDR_B_D28 DDR_B_D29 DDR_B_D30 DDR_B_D31 DDR_B_D32 DDR_B_D33 DDR_B_D34 DDR_B_D35 DDR_B_D36 DDR_B_D37 DDR_B_D38 DDR_B_D39 DDR_B_D40 DDR_B_D41 DDR_B_D42 DDR_B_D43 DDR_B_D44 DDR_B_D45 DDR_B_D46 DDR_B_D47 DDR_B_D48 DDR_B_D49 DDR_B_D50 DDR_B_D51 DDR_B_D52 DDR_B_D53 DDR_B_D54 DDR_B_D55 DDR_B_D56 DDR_B_D57 DDR_B_D58 DDR_B_D59 DDR_B_D60 DDR_B_D61 DDR_B_D62 DDR_B_D63
DDR_B_D0
AK47
DDR_B_D[0..63] 17DDR_A_D[0..63] 16
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
401648
401648
401648
A
A
11 53Tuesday, October 28, 2008
11 53Tuesday, October 28, 2008
11 53Tuesday, October 28, 2008
1
A
of
of
of
5
4
+1.05V_M
3
2
1
Strap Pin Table
U2C
U2C
BIA_PWM19
D D
R688 2.4K_0402_1%~D
The value is recommended per Intel
C C
B B
R688 2.4K_0402_1%~D
CRT_HSYNC20
CRT_VSYNC20
PANEL_BKEN_MCH37
LDDC_CLK_MCH19 LDDC_DATA_MCH19
1 2
LCD_ACLK-_MCH19 LCD_ACLK+_MCH19 LCD_BCLK-_MCH19 LCD_BCLK+_MCH19
LCD_A0-_MCH19 LCD_A1-_MCH19 LCD_A2-_MCH19
LCD_A0+_MCH19 LCD_A1+_MCH19 LCD_A2+_MCH19
LCD_B0-_MCH19 LCD_B1-_MCH19 LCD_B2-_MCH19
LCD_B0+_MCH19 LCD_B1+_MCH19 LCD_B2+_MCH19
75_0402_5%~D
75_0402_5%~D
12
R1114
R1114
CRT_BLU20 CRT_GRN20 CRT_RED20
CRT_HSYNC CRT_HSYNC_R
R672 976_0402_1%~DR672 976_0402_1%~D
CRT_VSYNC CRT_VSYNC_R
BIA_PWM PANEL_BKEN_MCH
LDDC_CLK_MCH LDDC_DATA_MCH
ENVDD19
LCD_ACLK-_MCH LCD_ACLK+_MCH LCD_BCLK-_MCH LCD_BCLK+_MCH
LCD_A0-_MCH LCD_A1-_MCH LCD_A2-_MCH
LCD_A0+_MCH LCD_A1+_MCH LCD_A2+_MCH
LCD_B0-_MCH LCD_B1-_MCH LCD_B2-_MCH
LCD_B0+_MCH LCD_B1+_MCH LCD_B2+_MCH
75_0402_5%~D
75_0402_5%~D
12
12
R1115
R1115
1 2
R480 30_0402_1%~D
R480 30_0402_1%~D
12
1 2
R673 30_0402_1%~D
R673 30_0402_1%~D
ENVDD L_IBG
75_0402_5%~D
75_0402_5%~D
R1116
R1116
CRT_BLU CRT_GRN CRT_RED
G_CLK_DDC2 G_DAT_DDC2
CRT_IREF
L32 G32 M32
M33
K33
J33
M29 C44
B43
E37
E38 C41 C40
B37
A37 H47
E46 G40
A40 H48
D45
F40
B40
A41 H38 G37
J37
B42 G38
F37
K37
F25 H25
K25 H24
C31
E32
E28 G28
J28 G29 H32
J32
J29
E29
L29
L_BKLT_CTRL L_BKLT_EN L_CTRL_CLK
L_CTRL_DATA L_DDC_CLK L_DDC_DATA
L_VDD_EN LVDS_IBG LVDS_VBG LVDS_VREFH LVDS_VREFL LVDSA_CLK# LVDSA_CLK LVDSB_CLK# LVDSB_CLK
LVDSA_DATA#_0 LVDSA_DATA#_1 LVDSA_DATA#_2 LVDSA_DATA#_3
LVDSA_DATA_0 LVDSA_DATA_1 LVDSA_DATA_2 LVDSA_DATA_3
LVDSB_DATA#_0 LVDSB_DATA#_1 LVDSB_DATA#_2 LVDSB_DATA#_3
LVDSB_DATA_0 LVDSB_DATA_1 LVDSB_DATA_2 LVDSB_DATA_3
TVA_DAC TVB_DAC TVC_DAC
TV_RTN
TV_DCONSEL_0 TV_DCONSEL_1
CRT_BLUE CRT_GREEN CRT_RED CRT_IRTN CRT_DDC_CLK
CRT_DDC_DATA CRT_HSYNC CRT_TVO_IREF CRT_VSYNC
PEGCOMP
PEG_RX#_0 PEG_RX#_1 PEG_RX#_2 PEG_RX#_3 PEG_RX#_4 PEG_RX#_5 PEG_RX#_6 PEG_RX#_7 PEG_RX#_8 PEG_RX#_9
PEG_RX_0 PEG_RX_1 PEG_RX_2 PEG_RX_3 PEG_RX_4 PEG_RX_5 PEG_RX_6 PEG_RX_7 PEG_RX_8
PEG_RX_9 PEG_RX_10 PEG_RX_11 PEG_RX_12 PEG_RX_13 PEG_RX_14 PEG_RX_15
PEG_TX#_0 PEG_TX#_1 PEG_TX#_2 PEG_TX#_3 PEG_TX#_4 PEG_TX#_5 PEG_TX#_6 PEG_TX#_7 PEG_TX#_8 PEG_TX#_9
PEG_TX_0
PEG_TX_1
PEG_TX_2
PEG_TX_3
PEG_TX_4
PEG_TX_5
PEG_TX_6
PEG_TX_7
PEG_TX_8
PEG_TX_9 PEG_TX_10 PEG_TX_11 PEG_TX_12 PEG_TX_13 PEG_TX_14 PEG_TX_15
T37 T36
H44 J46 L44 L40 N41 P48 N44 T43 U43 Y43 Y48 Y36 AA43 AD37 AC47 AD39
H43 J44 L43 L41 N40 P47 N43 T42 U42 Y42 W47 Y37 AA42 AD36 AC48 AD40
J41 M46 M47 M40 M42 R48 N38 T40 U37 U40 Y40 AA46 AA37 AA40 AD43 AC46
J42 L46 M48 M39 M43 R47 N37 T39 U36 U39 Y39 Y46 AA36 AA39 AD42 AD46
DPB_AUX#
DPC_DOCK_AUX#
DPB_AUX DPB_HPD#
DPC_DOCK_AUX DPC_DOCK_HPD#
DPB_LANE_N0 DPB_LANE_N1 DPB_LANE_N2 DPB_LANE_N3 DPC_LANE_N0 DPC_LANE_N1 DPC_LANE_N2 DPC_LANE_N3
DPB_LANE_P0 DPB_LANE_P1 DPB_LANE_P2 DPB_LANE_P3 DPC_LANE_P0 DPC_LANE_P1 DPC_LANE_P2 DPC_LANE_P3
PEG_COMPI
PEG_COMPO
LVDS
LVDS
PEG_RX#_10 PEG_RX#_11 PEG_RX#_12 PEG_RX#_13 PEG_RX#_14 PEG_RX#_15
TV
TV
PEG_TX#_10 PEG_TX#_11 PEG_TX#_12
PCI-EXPRESS GRAPHICS
PCI-EXPRESS GRAPHICS
PEG_TX#_13 PEG_TX#_14 PEG_TX#_15
VGA
VGA
CANTIGA ES_FCBGA1329~D
CANTIGA ES_FCBGA1329~D
R105
R105
49.9_0402_1%~D
49.9_0402_1%~D
1 2
DPB_AUX# 21
DPC_DOCK_AUX# 21
DPB_AUX 21
DPB_HPD# 21
DPC_DOCK_AUX 21
DPC_DOCK_HPD# 35
C716 0.1U_0402_10V7K~DC716 0.1U_0402_10V7K~D
12
C717 0.1U_0402_10V7K~DC717 0.1U_0402_10V7K~D
12
C718 0.1U_0402_10V7K~DC718 0.1U_0402_10V7K~D
12
C719 0.1U_0402_10V7K~DC719 0.1U_0402_10V7K~D
12
C720 0.1U_0402_10V7K~DC720 0.1U_0402_10V7K~D
12
C721 0.1U_0402_10V7K~DC721 0.1U_0402_10V7K~D
12
C722 0.1U_0402_10V7K~DC722 0.1U_0402_10V7K~D
12
C723 0.1U_0402_10V7K~DC723 0.1U_0402_10V7K~D
12
C724 0.1U_0402_10V7K~DC724 0.1U_0402_10V7K~D
12
C725 0.1U_0402_10V7K~DC725 0.1U_0402_10V7K~D
12
C726 0.1U_0402_10V7K~DC726 0.1U_0402_10V7K~D
12
C727 0.1U_0402_10V7K~DC727 0.1U_0402_10V7K~D
12
C728 0.1U_0402_10V7K~DC728 0.1U_0402_10V7K~D
12
C729 0.1U_0402_10V7K~DC729 0.1U_0402_10V7K~D
12
C730 0.1U_0402_10V7K~DC730 0.1U_0402_10V7K~D
12
C731 0.1U_0402_10V7K~DC731 0.1U_0402_10V7K~D
12
DPB_LANE_N0_C 21 DPB_LANE_N1_C 21 DPB_LANE_N2_C 21 DPB_LANE_N3_C 21 DPC_LANE_N0_C 35 DPC_LANE_N1_C 35 DPC_LANE_N2_C 35 DPC_LANE_N3_C 35
DPB_LANE_P0_C 21 DPB_LANE_P1_C 21 DPB_LANE_P2_C 21 DPB_LANE_P3_C 21 DPC_LANE_P0_C 35 DPC_LANE_P1_C 35 DPC_LANE_P2_C 35 DPC_LANE_P3_C 35
CFG5 DMI X2 Select
iTPM Host
CFG6
Interface Management
CFG7
Engine Crypto Strap
PCI Express
CFG9
Graphic Lane
FSB Dynamic
CFG16
ODT
CFG19
DMI Lane Reversal
SDVO/PCIE
CFG20
Concurrent Operation
SDVO_CRTL_DATA
DDPC_CTRLDATA
Low = DMI x 2 High = DMI x 4 (Default) Low = iTPM enable High = iTPM disable(Defult) Low = TLS cipher suite with no confidentiality High = TLS cipher suite with
confidentiality(Default) Low = Reverse Lane
High = Normal Operation(Default)
Low=Dynamic ODT Disable High=Dynamic ODT Enable(default) Low=Normal (default) High=Lane Reversed
Low=Only SDVO or PCIEx1 is operational (default) High=SDVO and PCIEx1 are operating simultaneously via PEG port Low=No SDVO Device Present (default) High=SDVO Device Present
Low=DisplayPort disabled (default) High=DisplayPort device present
R106 2.21K_0402_1%~D@R106 2.21K_0402_1%~D@ R107 2.21K_0402_1%~D@R107 2.21K_0402_1%~D@ R108 2.21K_0402_1%~D@R108 2.21K_0402_1%~D@ R109 2.21K_0402_1%~D@R109 2.21K_0402_1%~D@ R110 2.21K_0402_1%~D@R110 2.21K_0402_1%~D@
1 2 1 2 1 2 1 2 1 2
CFG510 CFG610 CFG710 CFG910 CFG1610
CFG[5:16] have internal pullup
R111 4.02K_0402_1%~D@R111 4.02K_0402_1%~D@ R112 4.02K_0402_1%~D@R112 4.02K_0402_1%~D@ R113 4.02K_0402_1%~D@R113 4.02K_0402_1%~D@
1 2 1 2 1 2
CFG1910 CFG2010
DDPC_CTRLDATA10,21
CFG[19:20] have internal pulldown
+3.3V_RUN
R675
R675
2.2K_0402_5%~D
2.2K_0402_5%~D
G_DAT_DDC2
+3.3V_RUN
1 2
R679 150_0402_1%~DR679 150_0402_1%~D
1 2
R680 150_0402_1%~DR680 150_0402_1%~D
1 2
R681 150_0402_1%~DR681 150_0402_1%~D
1 2
R682 100K_0402_5%~D
R682 100K_0402_5%~D
A A
CRT_BLU CRT_GRN CRT_RED ENVDD
NO CONNECT FOR DISCRETE
R676
R676
12
12
2.2K_0402_5%~D
2.2K_0402_5%~D
Q21A
Q21A
+3.3V_RUN
2 5
Q21B 2N7002DW-7-F_SOT363-6~DQ21B 2N7002DW-7-F_SOT363-6~D
4
CLK_DDC2G_CLK_DDC2
61
2N7002DW-7-F_SOT363-6~D
2N7002DW-7-F_SOT363-6~D
DAT_DDC2
3
CLK_DDC2 20
DAT_DDC2 20
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
401648
401648
401648
A
A
12 53Tuesday, October 28, 2008
12 53Tuesday, October 28, 2008
12 53Tuesday, October 28, 2008
1
A
of
of
of
5
220U_D2_4VY_R15M~D
220U_D2_4VY_R15M~D
C109
C109
1
2
4.7U_0603_6.3V6M~D
4.7U_0603_6.3V6M~D
C115
C115
+1.05V_VCCP
0.47U_0402_10V4Z~D
0.47U_0402_10V4Z~D
1
2
2.2U_0603_10V7K~D
2.2U_0603_10V7K~D
1
2
C110
C110
C116
C116
CRB 270uF
1
+
+
2
D D
4.7U_0603_6.3V6M~D
4.7U_0603_6.3V6M~D
1
C114
C114
2
C C
U2H
U2H
U13
VTT_1
T13
VTT_2
U12
VTT_3
T12
VTT_4
U11
VTT_5
T11
VTT_6
U10
VTT_7
T10
VTT_8
U9
VTT_9
T9
VTT_10
U8
VTT_11
T8
VTT_12
U7
VTT_13
T7
VTT_14
U6
VTT_15
VTT
VTT_16 VTT_17 VTT_18 VTT_19 VTT_20 VTT_21 VTT_22 VTT_23 VTT_24 VTT_25
VTT
POWER
POWER
T6
U5
T5 V3
U3
V2
U2
T2 V1
U1
VCCA_CRT_DAC_1 VCCA_CRT_DAC_2
VCCA_DAC_BG VSSA_DAC_BG
CRTPLLA PEGA SM
CRTPLLA PEGA SM
VCCA_DPLLA VCCA_DPLLB
VCCA_HPLL VCCA_MPLL
VCCA_LVDS VSSA_LVDS
VCCA_PEG_BG
A LVDS
A LVDS
VCCA_PEG_PLL
VCCA_SM_1 VCCA_SM_2 VCCA_SM_3 VCCA_SM_4 VCCA_SM_5 VCCA_SM_6 VCCA_SM_7 VCCA_SM_8 VCCA_SM_9
B27 A26
A25 B25
F47 L48 AD1 AE1
J48 J47
AD48
AA48
AR20 AP20 AN20 AR17 AP17 AN17 AT16 AR16 AP16
4
+3.3V_CRT_DAC
+1.05V_M_DPLLA +1.05V_M_DPLLB +1.05V_M_HPLL +1.05V_M_MPLL
+VCC_TX_LVDS
+1.05V_M_PEGPLL
+1.5V_RUN
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
1
2
1U_0603_10V4Z~D
1U_0603_10V4Z~D
1
C121
C121
2
+3.3V_CRT_DAC
1
2
+VCC_TX_LVDS
1000P_0402_50V7K~D
1000P_0402_50V7K~D
1
2
C117
C117
4.7U_0603_6.3V6M~D
4.7U_0603_6.3V6M~D
1
C122
C122
2
1
2
0.01U_0402_25V7K~D
0.01U_0402_25V7K~D
C736
C736
C734
C734
22U_0805_6.3V6M~D
22U_0805_6.3V6M~D
C123
C123
3
+3.3V_RUN+3.3V_CRT_DAC
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
0.01U_0402_25V7K~D
0.01U_0402_25V7K~D BLM18PG181SN1_0603~D
BLM18PG181SN1_0603~D
1
1
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
1
C735
C735
2
+1.05V_M
22U_0805_6.3V6M~D
22U_0805_6.3V6M~D
1
@C124
@
1
+
+
C124
2
2
C732
C732
2
100U_D2E_6.3VM_R15M~D
100U_D2E_6.3VM_R15M~D
C120
C120
C733
C733
2
12
L43
L43
+VCC_DMI
+1.05V_M
10U_0805_4VAM~D
10U_0805_4VAM~D
PAD-OPEN1x1m
PAD-OPEN1x1m
BLM21PG221SN1D_0805~D L3BLM21PG221SN1D_0805~D
1 2
C118
C118
12
PJP52
PJP52
R117
R117
L3
2
+1.05V_M
12
220U_D2_4VY_R15M~D
220U_D2_4VY_R15M~D
4.7U_0603_6.3V6M~D
4.7U_0603_6.3V6M~D
1
1
+
+
C111
C111
C112
C112
2
2
Close to PEG power rail, Pin U46, U47, U48, V47, V48.
+1.05V_M_PEGPLL
1_0402_5%~D
1_0402_5%~D
1
22U_0805_6.3V6M~D
22U_0805_6.3V6M~D
1
C113
C113
2
+1.5V_RUN_QDAC +1.5V_RUN
0.01U_0402_25V7K~D
0.01U_0402_25V7K~D
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D L44
C737
C737
1
2
L44 BLM18PG181SN1_0603~D
BLM18PG181SN1_0603~D
C738
C738
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
1
C119
C119
2
1
2
12
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
1
C127
C127
2
+1.5V_RUN
+1.05V_M
22U_0805_6.3V6M~D
22U_0805_6.3V6M~D
1
C128
C128
2
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
1
C998
C998
2
+1.05V_M_PEGPLL
2.2U_0603_6.3V6K~D
2.2U_0603_6.3V6K~D
@C129
@
1
C129
2
+1.05V_M
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
1
C140
C141
C141
C140
2
1
2
+1.05V_M_HPLL
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
4.7U_0603_6.3V6M~D
4.7U_0603_6.3V6M~D
1
1
C130
C130
2
2
+1.05V_M_DPLLA +1.05V_M_DPLLB
64.8mA Max. 64.8mA Max.
10UH_LB2012T100MR_20%_0805~D
10UH_LB2012T100MR_20%_0805~D
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
220U_D2_4VY_R15M~D
220U_D2_4VY_R15M~D
1
1
+
+
C741
C741
2
2
+1.05V_M +1.05V_M
L4
12
BLM18AG121SN1D_0603~D L4BLM18AG121SN1D_0603~D
C131
C131
L45
L45
12
C739
C739
+1.05V_M_MPLL
C740
C740
12
+1.05V_M+1.05V_M
L46
L46
12
0.1U_0402_16V4Z~D
139.2mA Max.24mA Max.
0.1U_0402_16V4Z~D L5
L5 LQH32CNR15M33L_1210~D
LQH32CNR15M33L_1210~D R120
R120
1
C132
C132
0_0603_5%~D
0_0603_5%~D
1 2
2
1
C133
C133 22U_0805_6.3VAM~D
22U_0805_6.3VAM~D
2
10UH_LB2012T100MR_20%_0805~D
10UH_LB2012T100MR_20%_0805~D
220U_D2_4VY_R15M~D
220U_D2_4VY_R15M~D
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
1
1
+
+
C742
C742
2
2
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
3
2
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
401648
401648
401648
A
A
13 53Tuesday, October 28, 2008
13 53Tuesday, October 28, 2008
13 53Tuesday, October 28, 2008
1
A
of
of
of
1
2
1U_0603_10V4Z~D
1U_0603_10V4Z~D
C743
C743
+1.8V_MEM
+1.05V_M
+3.3V_RUN
B B
+1.8V_MEM +1.8V_SM_CK
A A
1U_0603_10V4Z~D
1U_0603_10V4Z~D
10U_0805_4VAM~D
10U_0805_4VAM~D
@C125
@
1
1
C126
C126
C125
2
2
+VCC_TX_LVDS
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D C136
C136
1
+1.05V_M
2
+VCC_DMI
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
1
2
0.47U_0402_10V4Z~D
0.47U_0402_10V4Z~D
0.47U_0402_10V4Z~D
0.47U_0402_10V4Z~D
C142
C142
C143
C143
1
1
1
2
2
2
L7
L7 LQM21FN1R0N00 _0805~D
LQM21FN1R0N00 _0805~D
Rdc=0.1~0.2,rated current=220mA(MAX)
C147
C147
10U_0805_4VAM~D
10U_0805_4VAM~D
+1.8V_SM_CK
12
C137
C137
GMCH_VTTLF1 GMCH_VTTLF2 GMCH_VTTLF3
0.47U_0402_10V4Z~D
0.47U_0402_10V4Z~D C144
C144
12
5
B22
VCC_AXF_1
B21
VCC_AXF_2
A21
VCC_AXF_3
BF21
VCC_SM_CK_1
BH20
VCC_SM_CK_2
BG20
VCC_SM_CK_3
BF20
VCC_SM_CK_4
K47
VCC_TX_LVDS
C35
VCC_HV_1
B35
VCC_HV_2
A35
VCC_HV_3
V48
VCC_PEG_1
U48
VCC_PEG_2
V47
VCC_PEG_3
U47
VCC_PEG_4
U46
VCC_PEG_5
AH48
VCC_DMI_1
AF48
VCC_DMI_2
AH47
VCC_DMI_3
AG47
VCC_DMI_4
A8
VTTLF1
L1
VTTLF2
AB2
VTTLF3
L47
L47 HK1608R10J-T_0603~D
HK1608R10J-T_0603~D
1_0603_5%~D
1_0603_5%~D
12
R121
R121
AXF
AXF
SM CK
SM CK
HV
HV
PEG
PEG
DMI
DMI
VTTLF
VTTLF
12
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
1
C146
C146
2
VCCA_SM_CK_1 VCCA_SM_CK_2 VCCA_SM_CK_3 VCCA_SM_CK_4
VCCA_SM_CK_5 VCCA_SM_CK_NCTF_1 VCCA_SM_CK_NCTF_2 VCCA_SM_CK_NCTF_3 VCCA_SM_CK_NCTF_4 VCCA_SM_CK_NCTF_5
A CK
A CK
VCCA_SM_CK_NCTF_6 VCCA_SM_CK_NCTF_7 VCCA_SM_CK_NCTF_8
VCCA_TV_DAC_1 VCCA_TV_DAC_2
TV
TV
HDA
HDA
VCCD_TVDAC
VCCD_QDAC
VCCD_PEG_PLL
D TV/CRT
D TV/CRT
VCCD_LVDS_1 VCCD_LVDS_2
LVDS
LVDS
CANTIGA ES_FCBGA1329~D
CANTIGA ES_FCBGA1329~D
+VCC_TX_LVDS+1.8V_MEM
22U_0805_6.3V6M~D
22U_0805_6.3V6M~D
1000P_0402_50V7K~D
1000P_0402_50V7K~D
1
1
C745
C745
C744
C744
2
2
AP28 AN28 AP25 AN25 AN24 AM28 AM26 AM25 AL25 AM24 AL24 AM23 AL23
B24 A24
A32
VCC_HDA
M25 L28 AF1
VCCD_HPLL
AA47
M38 L37
118.8mA Max.
+1.5V_RUN_QDAC
4
5
+1.05V_M
D D
CRB 270uF
Layout Note: Place close to GMCH
C C
B B
A A
220U_D2_4VY_R15M~D
220U_D2_4VY_R15M~D
22U_0805_6.3VAM~D
1
+
+
2
22U_0805_6.3VAM~D
C152
C152
C153
C153
1
2
0.22U_0402_10V4Z~D
0.22U_0402_10V4Z~D
C155
C155
1
2
Layout Note: Inside GMCH cavity.
0.22U_0402_10V4Z~D
0.22U_0402_10V4Z~D
1
C154
C154
2
0.1U_0402_10V7K~D
0.1U_0402_10V7K~D
C156
C156
1
2
AG34 AC34 AB34 AA34
U34 AM33 AK33
AJ33 AG33 AF33
AE33 AC33 AA33
W33
U33 AH28 AF28 AC28 AA28
AJ26 AG26 AE26 AC26 AH25 AG25 AF25 AG24
AJ23 AH23 AF23
U2F
U2F
VCC_1 VCC_2 VCC_3 VCC_4
Y34
VCC_5
V34
VCC_6 VCC_7 VCC_8 VCC_9 VCC_10 VCC_11 VCC_12
VCC_13 VCC_14 VCC_15
Y33
VCC_16 VCC_17
V33
VCC_18 VCC_19 VCC_20 VCC_21 VCC_22 VCC_23 VCC_24 VCC_25 VCC_26 VCC_27 VCC_28 VCC_29 VCC_30 VCC_31 VCC_32 VCC_33 VCC_34
T32
VCC_35
VCC CORE
VCC CORE
4
VCC_NCTF_1 VCC_NCTF_2 VCC_NCTF_3 VCC_NCTF_4 VCC_NCTF_5 VCC_NCTF_6
POWER
POWER
VCC_NCTF_7 VCC_NCTF_8
VCC_NCTF_9 VCC_NCTF_10 VCC_NCTF_11 VCC_NCTF_12 VCC_NCTF_13 VCC_NCTF_14 VCC_NCTF_15 VCC_NCTF_16 VCC_NCTF_17 VCC_NCTF_18 VCC_NCTF_19 VCC_NCTF_20 VCC_NCTF_21 VCC_NCTF_22 VCC_NCTF_23 VCC_NCTF_24 VCC_NCTF_25 VCC_NCTF_26 VCC_NCTF_27 VCC_NCTF_28 VCC_NCTF_29 VCC_NCTF_30 VCC_NCTF_31
VCC NCTF
VCC NCTF
VCC_NCTF_32 VCC_NCTF_33 VCC_NCTF_34 VCC_NCTF_35 VCC_NCTF_36 VCC_NCTF_37 VCC_NCTF_38 VCC_NCTF_39 VCC_NCTF_40 VCC_NCTF_41 VCC_NCTF_42 VCC_NCTF_43 VCC_NCTF_44
CANTIGA ES_FCBGA1329~D
CANTIGA ES_FCBGA1329~D
AM32 AL32 AK32 AJ32 AH32 AG32 AE32 AC32 AA32 Y32 W32 U32 AM30 AL30 AK30 AH30 AG30 AF30 AE30 AC30 AB30 AA30 Y30 W30 V30 U30 AL29 AK29 AJ29 AH29 AG29 AE29 AC29 AA29 Y29 W29 V29 AL28 AK28 AL26 AK26 AK25 AK24 AK23
+1.05V_M
+1.8V_MEM
0.1U_0402_10V7K~D
0.1U_0402_10V7K~D
2
C149
C149
1
Layout Note: Place close to GMCH
VCC_AXG_SENSE49 VSS_AXG_SENSE49
3
330U_D2_2.5VY_R15M
330U_D2_2.5VY_R15M
1
+
+
2
22U_0805_6.3V6M~D
22U_0805_6.3V6M~D
C148
C148
1
C150
C150
2
Layout Note: Place on the edge
+VCC_GFXCORE
22U_0805_6.3V6M~D
22U_0805_6.3V6M~D
1
C151
C151
2
VCC_AXG_SENSE VSS_AXG_SENSE
AP33 AN33 BH32 BG32
BF32 BD32 BC32 BB32 BA32 AY32
AW32
AV32 AU32 AT32 AR32 AP32 AN32 BH31 BG31
BF31 BG30 BH29 BG29
BF29 BD29 BC29 BB29 BA29 AY29
AW29
AV29 AU29 AT29 AR29 AP29
BA36 BB24 BD16 BB21
AW16 AW13
AT13
AE25 AB25 AA25 AE24 AC24 AA24
AE23 AC23 AB23 AA23
AJ21 AG21 AE21 AC21 AA21
AH20
AF20 AE20 AC20 AB20 AA20
AM15
AL15 AE15
AJ15 AH15 AG15
AF15 AB15 AA15
AN14
AM14
AJ14 AH14
Y26
Y24
Y21
T17 T16
Y15 V15 U15
U14 T14
U2G
U2G
VCC_SM_1 VCC_SM_2 VCC_SM_3 VCC_SM_4 VCC_SM_5 VCC_SM_6 VCC_SM_7 VCC_SM_8 VCC_SM_9 VCC_SM_10 VCC_SM_11 VCC_SM_12 VCC_SM_13 VCC_SM_14 VCC_SM_15 VCC_SM_16 VCC_SM_17 VCC_SM_18 VCC_SM_19 VCC_SM_20 VCC_SM_21 VCC_SM_22 VCC_SM_23 VCC_SM_24 VCC_SM_25 VCC_SM_26 VCC_SM_27 VCC_SM_28 VCC_SM_29 VCC_SM_30 VCC_SM_31 VCC_SM_32 VCC_SM_33 VCC_SM_34 VCC_SM_35
VCC_SM_36/NC VCC_SM_37/NC VCC_SM_38/NC VCC_SM_39/NC VCC_SM_40/NC VCC_SM_41/NC VCC_SM_42/NC
VCC_AXG_1 VCC_AXG_2 VCC_AXG_3 VCC_AXG_4 VCC_AXG_5 VCC_AXG_6 VCC_AXG_7 VCC_AXG_8 VCC_AXG_9 VCC_AXG_10 VCC_AXG_11 VCC_AXG_12 VCC_AXG_13 VCC_AXG_14 VCC_AXG_15 VCC_AXG_16 VCC_AXG_17 VCC_AXG_18 VCC_AXG_19 VCC_AXG_20 VCC_AXG_21 VCC_AXG_22 VCC_AXG_23 VCC_AXG_24 VCC_AXG_25 VCC_AXG_26 VCC_AXG_27 VCC_AXG_28 VCC_AXG_29 VCC_AXG_30 VCC_AXG_31 VCC_AXG_32 VCC_AXG_33 VCC_AXG_34 VCC_AXG_35 VCC_AXG_36 VCC_AXG_37 VCC_AXG_38 VCC_AXG_39 VCC_AXG_40 VCC_AXG_41 VCC_AXG_42
VCC_AXG_SENSE VSS_AXG_SENSE
2
POWER
POWER
VCC SMVCC GFX
VCC SMVCC GFX
VCC GFX NCTF
VCC GFX NCTF
VCC_AXG_NCTF_1 VCC_AXG_NCTF_2 VCC_AXG_NCTF_3 VCC_AXG_NCTF_4 VCC_AXG_NCTF_5 VCC_AXG_NCTF_6 VCC_AXG_NCTF_7 VCC_AXG_NCTF_8
VCC_AXG_NCTF_9 VCC_AXG_NCTF_10 VCC_AXG_NCTF_11 VCC_AXG_NCTF_12 VCC_AXG_NCTF_13 VCC_AXG_NCTF_14 VCC_AXG_NCTF_15 VCC_AXG_NCTF_16 VCC_AXG_NCTF_17 VCC_AXG_NCTF_18 VCC_AXG_NCTF_19 VCC_AXG_NCTF_20 VCC_AXG_NCTF_21 VCC_AXG_NCTF_22 VCC_AXG_NCTF_23 VCC_AXG_NCTF_24 VCC_AXG_NCTF_25 VCC_AXG_NCTF_26 VCC_AXG_NCTF_27 VCC_AXG_NCTF_28 VCC_AXG_NCTF_29 VCC_AXG_NCTF_30 VCC_AXG_NCTF_31 VCC_AXG_NCTF_32 VCC_AXG_NCTF_33 VCC_AXG_NCTF_34 VCC_AXG_NCTF_35 VCC_AXG_NCTF_36 VCC_AXG_NCTF_37 VCC_AXG_NCTF_38 VCC_AXG_NCTF_39 VCC_AXG_NCTF_40 VCC_AXG_NCTF_41 VCC_AXG_NCTF_42 VCC_AXG_NCTF_43 VCC_AXG_NCTF_44 VCC_AXG_NCTF_45 VCC_AXG_NCTF_46 VCC_AXG_NCTF_47 VCC_AXG_NCTF_48 VCC_AXG_NCTF_49 VCC_AXG_NCTF_50 VCC_AXG_NCTF_51 VCC_AXG_NCTF_52 VCC_AXG_NCTF_53 VCC_AXG_NCTF_54 VCC_AXG_NCTF_55 VCC_AXG_NCTF_56 VCC_AXG_NCTF_57 VCC_AXG_NCTF_58 VCC_AXG_NCTF_59 VCC_AXG_NCTF_60
VCC_SM_LF1 VCC_SM_LF2 VCC_SM_LF3 VCC_SM_LF4 VCC_SM_LF5 VCC_SM_LF6 VCC_SM_LF7
VCC SM LF
VCC SM LF
+VCC_GFXCORE
W28 V28 W26 V26 W25 V25 W24 V24 W23 V23 AM21 AL21 AK21 W21 V21 U21 AM20 AK20 W20 U20 AM19 AL19 AK19 AJ19 AH19 AG19 AF19 AE19 AB19 AA19 Y19 W19 V19 U19 AM17 AK17 AH17 AG17 AF17 AE17 AC17 AB17 Y17 W17 V17 AM16 AL16 AK16 AJ16 AH16 AG16 AF16 AE16 AC16 AB16 AA16 Y16 W16 V16 U16
AV44 BA37 AM40 AV21 AY5 AM10 BB13
VCCSM_LF1 VCCSM_LF2 VCCSM_LF3 VCCSM_LF4 VCCSM_LF5 VCCSM_LF6 VCCSM_LF7
1
330U_D2_2.5VY_R15M
330U_D2_2.5VY_R15M
330U_D2_2.5VY_R15M
330U_D2_2.5VY_R15M
@
@
@
@
1
+
+
2
0.47U_0402_16V4Z~D
0.47U_0402_16V4Z~D
1
2
Layout Note: Inside GMCH cavity for VCC_AXG.
0.1U_0402_10V7K~D
0.1U_0402_10V7K~D
C157
C157
1
2
C746
C746
C748
C748
1
C747
C747
+
+
2
1U_0603_10V4Z~D
1U_0603_10V4Z~D
1
C749
C749
2
0.1U_0402_10V7K~D
0.1U_0402_10V7K~D
C158
C158
1
1
2
2
Layout Note: Place close to GMCH
0.1U_0402_10V7K~D
0.1U_0402_10V7K~D
1
1
C750
C750
2
2
0.22U_0402_10V4Z~D
0.22U_0402_10V4Z~D
C159
C159
1
2
0.22U_0402_10V4Z~D
0.22U_0402_10V4Z~D
0.1U_0402_10V7K~D
0.1U_0402_10V7K~D
C160
C160
22U_0805_6.3VAM~D
22U_0805_6.3VAM~D
10U_0805_10V4Z~D
10U_0805_10V4Z~D
1
1
C751
C751
1
2
2
0.47U_0402_10V4Z~D
0.47U_0402_10V4Z~D
C753
C753
C752
C752
2
1U_0402_6.3V4Z~D
1U_0402_6.3V4Z~D
1U_0402_6.3V4Z~D
1U_0402_6.3V4Z~D
C162
C162
C163
C161
C161
C163
1
1
2
2
CANTIGA ES_FCBGA1329~D
CANTIGA ES_FCBGA1329~D
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
401648
401648
401648
14 53Tuesday, October 28, 2008
14 53Tuesday, October 28, 2008
14 53Tuesday, October 28, 2008
of
of
1
of
A
A
A
5
U2I
U2I
AU48
VSS_1
AR48
VSS_2
AL48
VSS_3
BB47
VSS_4
AW47
VSS_5
AN47
VSS_6
AJ47
VSS_7
AF47
VSS_8
AD47
D D
C C
B B
A A
AB47
BD46 BA46 AY46 AV46 AR46
AM46
BF44 AH44 AD44 AA44
M44
BC43 AV43 AU43
AM43
BG42 AY42 AT42 AN42
AJ42
AE42
BD41 AU41
AM41
AH41 AD41 AA41
M41
BG40 BB40 AV40 AN40
AT39
AM39
AJ39
AE39
BH38 BC38 BA38 AU38 AH38 AD38 AA38
BF37 BB37
AW37
AT37 AN37
AJ37
BG36 BD36 AK15 AU36
VSS_9 VSS_10
Y47
VSS_11
T47
VSS_12
N47
VSS_13
L47
VSS_14
G47
VSS_15 VSS_16 VSS_17 VSS_18 VSS_19 VSS_20 VSS_21
V46
VSS_22
R46
VSS_23
P46
VSS_24
H46
VSS_25
F46
VSS_26 VSS_27 VSS_28 VSS_29 VSS_30
Y44
VSS_31
U44
VSS_32
T44
VSS_33 VSS_34
F44
VSS_35 VSS_36 VSS_37 VSS_38 VSS_39
J43
VSS_40
C43
VSS_41 VSS_42 VSS_43 VSS_44 VSS_45 VSS_46 VSS_47
N42
VSS_48
L42
VSS_49 VSS_50 VSS_51 VSS_52 VSS_53 VSS_54 VSS_55
Y41
VSS_56
U41
VSS_57
T41
VSS_58 VSS_59
G41
VSS_60
B41
VSS_61 VSS_62 VSS_63 VSS_64 VSS_65
H40
VSS_66
E40
VSS_67 VSS_68 VSS_69 VSS_70 VSS_71
N39
VSS_72
L39
VSS_73
B39
VSS_74 VSS_75 VSS_76 VSS_77 VSS_78 VSS_79 VSS_80 VSS_81
Y38
VSS_82
U38
VSS_83
T38
VSS_84
J38
VSS_85
F38
VSS_86
C38
VSS_87 VSS_88 VSS_89 VSS_90 VSS_91 VSS_92 VSS_93
H37
VSS_94
C37
VSS_95 VSS_96 VSS_97 VSS_98 VSS_99
VSS
VSS
CANTIGA ES_FCBGA1329~D
CANTIGA ES_FCBGA1329~D
VSS_100 VSS_101 VSS_102 VSS_103 VSS_104 VSS_105 VSS_106 VSS_107 VSS_108 VSS_109 VSS_110 VSS_111 VSS_112 VSS_113 VSS_114 VSS_115 VSS_116 VSS_117 VSS_118 VSS_119 VSS_120 VSS_121 VSS_122 VSS_123 VSS_124 VSS_125 VSS_126 VSS_127 VSS_128 VSS_129 VSS_130 VSS_131 VSS_132 VSS_133 VSS_134 VSS_135 VSS_136 VSS_137 VSS_138 VSS_139 VSS_140 VSS_141 VSS_142 VSS_143 VSS_144 VSS_145 VSS_146 VSS_147 VSS_148 VSS_149 VSS_150 VSS_151 VSS_152 VSS_153 VSS_154 VSS_155 VSS_156 VSS_157 VSS_158 VSS_159 VSS_160 VSS_161 VSS_162 VSS_163 VSS_164 VSS_165 VSS_166 VSS_167 VSS_168 VSS_169 VSS_170 VSS_171 VSS_172 VSS_173 VSS_174 VSS_175 VSS_176 VSS_177 VSS_178 VSS_179 VSS_180 VSS_181 VSS_182 VSS_183 VSS_184 VSS_185 VSS_186 VSS_187 VSS_188 VSS_189 VSS_190 VSS_191 VSS_192 VSS_193 VSS_194 VSS_195 VSS_196 VSS_197 VSS_198 VSS_199
AM36 AE36 P36 L36 J36 F36 B36 AH35 AA35 Y35 U35 T35 BF34 AM34 AJ34 AF34 AE34 W34 B34 A34 BG33 BC33 BA33 AV33 AR33 AL33 AH33 AB33 P33 L33 H33 N32 K32 F32 C32 A31 AN29 T29 N29 K29 H29 F29 A29 BG28 BD28 BA28 AV28 AT28 AR28 AJ28 AG28 AE28 AB28 Y28 P28 K28 H28 F28 C28 BF26 AH26 AF26 AB26 AA26 C26 B26 BH25 BD25 BB25 AV25 AR25 AJ25 AC25 Y25 N25 L25 J25 G25 E25 BF24 AD12 AY24 AT24 AJ24 AH24 AF24 AB24 R24 L24 K24 J24 G24 F24 E24 BH23 AG23 Y23 B23 A23 AJ6
4
U2J
U2J
BG21
VSS_199
L12
VSS_200
AW21
VSS_201
AU21
VSS_202
AP21
VSS_203
AN21
VSS_204
AH21
VSS_205
AF21
VSS_206
AB21
VSS_207
R21
VSS_208
M21
VSS_209
J21
VSS_210
G21
VSS_211
BC20
VSS_212
BA20
VSS_213
AW20
VSS_214
AT20
VSS_215
AJ20
VSS_216
AG20
VSS_217
Y20
VSS_218
N20
VSS_219
K20
VSS_220
F20
VSS_221
C20
VSS_222
A20
VSS_223
BG19
VSS_224
A18
VSS_225
BG17
VSS_226
BC17
VSS_227
AW17
VSS_228
AT17
VSS_229
BA16 AU16
AN16
BG15 AC15
W15
BG14 AA14
BG13 BC13 BA13
AN13
AJ13
AE13
BF12 AV12 AT12
AM12
AA12
BD11 BB11 AY11 AN11 AH11
BG10 AV10 AT10
AJ10 AE10 AA10
AM9
R17 M17 H17 C17
N16
K16
G16
E16
A15
C14
N13
L13
G13
E13
J12 A12
Y11 N11 G11 C11
M10 BF9 BC9 AN9
AD9
G9
B9 BH8 BB8 AV8 AT8
VSS_230 VSS_231 VSS_232 VSS_233
VSS_235 VSS_237
VSS_238 VSS_239 VSS_240 VSS_241 VSS_242 VSS_243 VSS_244 VSS_245 VSS_246 VSS_247 VSS_248 VSS_249 VSS_250 VSS_251 VSS_252
VSS_255 VSS_256 VSS_257 VSS_258 VSS_259 VSS_260 VSS_261 VSS_262 VSS_263 VSS_264 VSS_265 VSS_266 VSS_267 VSS_268 VSS_269 VSS_270 VSS_271 VSS_272 VSS_273
VSS_275 VSS_276 VSS_277 VSS_278 VSS_279 VSS_280 VSS_281 VSS_282 VSS_283 VSS_284 VSS_285 VSS_286 VSS_287 VSS_288 VSS_289 VSS_290 VSS_291 VSS_292 VSS_293 VSS_294 VSS_295 VSS_296
VSS
VSS
CANTIGA ES_FCBGA1329~D
CANTIGA ES_FCBGA1329~D
VSS_NCTF_1 VSS_NCTF_2 VSS_NCTF_3 VSS_NCTF_4 VSS_NCTF_5 VSS_NCTF_6 VSS_NCTF_7 VSS_NCTF_8
VSS_NCTF_9 VSS_NCTF_10 VSS_NCTF_11 VSS_NCTF_12 VSS_NCTF_13 VSS_NCTF_14
VSS NCTF
VSS NCTF
VSS_NCTF_15 VSS_NCTF_16
VSS_SCB_1 VSS_SCB_2 VSS_SCB_3 VSS_SCB_4 VSS_SCB_5
VSS SCB
VSS SCB
NC
NC
3
VSS_297 VSS_298 VSS_299 VSS_300 VSS_301 VSS_302 VSS_303 VSS_304 VSS_305 VSS_306 VSS_307 VSS_308 VSS_309 VSS_310 VSS_311 VSS_312 VSS_313 VSS_314 VSS_315 VSS_316 VSS_317 VSS_318 VSS_319 VSS_320 VSS_321 VSS_322 VSS_323 VSS_324 VSS_325
VSS_327 VSS_328 VSS_329 VSS_330 VSS_331 VSS_332 VSS_333 VSS_334 VSS_335 VSS_336 VSS_337 VSS_338 VSS_339 VSS_340 VSS_341 VSS_342 VSS_343 VSS_344 VSS_345 VSS_346 VSS_347 VSS_348 VSS_349 VSS_350
VSS_351 VSS_352 VSS_353 VSS_354
NC_26 NC_27 NC_28 NC_29 NC_30 NC_31 NC_32 NC_33 NC_34 NC_35 NC_36 NC_37 NC_38 NC_39 NC_40 NC_41 NC_42
AH8 Y8 L8 E8 B8 AY7 AU7 AN7 AJ7 AE7 AA7 N7 J7 BG6 BD6 AV6 AT6 AM6 M6 C6 BA5 AH5 AD5 Y5 L5 J5 H5 F5 BE4
BC3 AV3 AL3 R3 P3 F3 BA2 AW2 AU2 AR2 AP2 AJ2 AH2 AF2 AE2 AD2 AC2 Y2 M2 K2 AM1 AA1 P1 H1
U24 U28 U25 U29
AF32 AB32 V32 AJ30 AM29 AF29 AB29 U26 U23 AL20 V20 AC19 AL17 AJ17 AA17 U17
BH48 BH1 A48 C1 A3
E1 D2 C3 B4 A5 A6 A43 A44 B45 C46 D47 B47 A46 F48 E48 C48 B48
2
1
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5
4
3
2
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
401648
401648
401648
A
A
15 53Tuesday, October 28, 2008
15 53Tuesday, October 28, 2008
15 53Tuesday, October 28, 2008
1
A
of
of
of
5
DDR_A_DQS#[0..7]11
DDR_A_D[0..63]11 DDR_A_DM[0..7]11 DDR_A_DQS[0..7]11
DDR_A_MA[0..14]11
D D
+1.8V_MEM
2.2U_0603_6.3V6K~D
2.2U_0603_6.3V6K~D
2.2U_0603_6.3V6K~D
2.2U_0603_6.3V6K~D
2.2U_0603_6.3V6K~D
2.2U_0603_6.3V6K~D
2.2U_0603_6.3V6K~D
C C
+0.9V_DDR_VTT
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
1
1
2
2
C175
C175
C176
C176
DDR_A_MA3 DDR_A_MA1
56_0404_4P2R_5%~D
56_0404_4P2R_5%~D
DDR_A_BS0 DDR_A_MA10
56_0404_4P2R_5%~D
56_0404_4P2R_5%~D
DDR_CS0_DIMMA# DDR_A_RAS#
56_0404_4P2R_5%~D
56_0404_4P2R_5%~D
DDR_A_CAS# DDR_A_WE#
56_0404_4P2R_5%~D
56_0404_4P2R_5%~D
DDR_CS1_DIMMA# M_ODT1
56_0404_4P2R_5%~D
56_0404_4P2R_5%~D
DDR_CKE1_DIMMA
DDR_CKE0_DIMMA DDR_A_BS2
56_0404_4P2R_5%~D
56_0404_4P2R_5%~D
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
B B
A A
C167
C167
C166
C166
1
1
2
2
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D C171
C171
1
2
Layout Note: Place one cap close to every 2 pullup resistors terminated to +0.9V_DDR_VTT
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
1
1
2
2
C177
C177
C178
C178
RN1
RN1
1 4 2 3
RN3
RN3
1 4 2 3
RN5
RN5
1 4 2 3
RN7
RN7
1 4 2 3
RN9
RN9
1 4 2 3
R130
R130
56_0402_5%~D
56_0402_5%~D
RN12
RN12
2 3 1 4
5
1
2
C172
C172
1
2
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
1
2
C179
C179
+0.9V_DDR_VTT
12
C168
C168
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
2.2U_0603_6.3V6K~D
1
2
1
2
C180
C180
C173
C173
RN6
RN6
RN8
RN8
RN10
RN10
RN11
RN11
RN13
RN13
RN2
RN2
RN4
RN4
1
2
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
C169
C169
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
1
2
C181
C181
2.2U_0603_6.3V6K~D
2.2U_0603_6.3V6K~D
1
2
14 23
56_0404_4P2R_5%~D
56_0404_4P2R_5%~D
14 23
56_0404_4P2R_5%~D
56_0404_4P2R_5%~D
14 23
56_0404_4P2R_5%~D
56_0404_4P2R_5%~D
14 23
56_0404_4P2R_5%~D
56_0404_4P2R_5%~D
14 23
56_0404_4P2R_5%~D
56_0404_4P2R_5%~D
14 23
56_0404_4P2R_5%~D
56_0404_4P2R_5%~D
14 23
56_0404_4P2R_5%~D
56_0404_4P2R_5%~D
C170
C170
1
2
C174
C174
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
1
2
C182
C182
DDR_A_MA12 DDR_A_MA8
DDR_A_MA6 DDR_A_MA7
DDR_A_MA5 DDR_A_MA9
DDR_A_MA4 DDR_A_MA2
DDR_A_BS1 DDR_A_MA0
DDR_A_MA13 M_ODT0
DDR_A_MA11 DDR_A_MA14
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
Layout Note: Place near JDIMMA
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
1
1
2
2
C183
C183
C184
C184
4
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
1
1
2
2
C186
C186
C185
C185
Layout Note: Place these resistor closely JDIMMA,all trace length<750 mil
Layout Note: Place these resistor closely JDIMMA,all trace length Max=1.3"
4
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
3
+1.8V_MEM +1.8V_MEM +V_DDR_MCH_REF
JDIMMA
JDIMMA
1
VREF
3
DDR_A_D0 DDR_A_D1
DDR_A_DQS#0 DDR_A_DQS0
DDR_A_D2 DDR_A_D3
DDR_A_D8 DDR_A_D9
DDR_A_DQS#1 DDR_A_DQS1
DDR_A_D11
DDR_A_D16
DDR_A_DQS#2 DDR_A_DQS2
DDR_A_D18
DDR_A_D24 DDR_A_D25
DDR_A_DM3
DDR_A_D26 DDR_A_D30 DDR_A_D27
DDR_CKE0_DIMMA10
DDR_A_BS211
DDR_A_BS011 DDR_A_WE#11
DDR_A_CAS#11
DDR_CS1_DIMMA#10
M_ODT110
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
1
1
2
2
C188
C188
C187
C187
MEM_SDATA17,24 MEM_SCLK17,24
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
3
DDR_CKE0_DIMMA
DDR_A_BS2 DDR_A_MA12
DDR_A_MA9 DDR_A_MA7 DDR_A_MA8
DDR_A_MA5 DDR_A_MA3 DDR_A_MA1
DDR_A_MA10 DDR_A_BS0 DDR_A_WE#
DDR_A_CAS# DDR_CS1_DIMMA#
M_ODT1 DDR_A_D32
DDR_A_D33 DDR_A_DQS#4
DDR_A_DQS4 DDR_A_D34
DDR_A_D35 DDR_A_D40
DDR_A_D41 DDR_A_DM5 DDR_A_D42
DDR_A_D43
DDR_A_D49
DDR_A_DQS#6 DDR_A_DQS6
DDR_A_D50 DDR_A_D51 DDR_A_D55
DDR_A_D57 DDR_A_DM7 DDR_A_D58
DDR_A_D59 MEM_SDATA
MEM_SCLK
+3.3V_M
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
2.2U_0603_6.3V6K~D
2.2U_0603_6.3V6K~D
C189
C189
C190
C190
1
1
2
2
VSS
5
DQ0
7
DQ1
9
VSS
11
DQS0#
13
DQS0
15
VSS
17
DQ2
19
DQ3
21
VSS
23
DQ8
25
DQ9
27
VSS
29
DQS1#
31
DQS1
33
VSS
35
DQ10
37
DQ11
39
VSS
41
VSS
43
DQ16
45
DQ17
47
VSS
49
DQS2#
51
DQS2
53
VSS
55
DQ18
57
DQ19
59
VSS
61
DQ24
63
DQ25
65
VSS
67
DM3
69
NC
71
VSS
73
DQ26
75
DQ27
77
VSS
79
CKE0
81
VDD
83
NC
85
BA2
87
VDD
89
A12
91
A9
93
A8
95
VDD
97
A5
99
A3
101
A1
103
VDD
105
A10/AP
107
BA0
109
WE#
111
VDD
113
CAS#
115
NC/S1#
117
VDD
119
NC/ODT1
121
VSS
123
DQ32
125
DQ33
127
VSS
129
DQS4#
131
DQS4
133
VSS
135
DQ34
137
DQ35
139
VSS
141
DQ40
143
DQ41
145
VSS
147
DM5
149
VSS
151
DQ42
153
DQ43
155
VSS
157
DQ48
159
DQ49
161
VSS
163
NC,TEST
165
VSS
167
DQS6#
169
DQS6
171
VSS
173
DQ50
175
DQ51
177
VSS
179
DQ56
181
DQ57
183
VSS
185
DM7
187
VSS
189
DQ58
191
DQ59
193
VSS
195
SDA
197
SCL
199
VDDSPD
201
G1
FOX_AS0A426-N4RN-7F~D
FOX_AS0A426-N4RN-7F~D
REVERSE
NC/CKE1
DIMMA
2
VSS DQ4 DQ5 VSS DM0 VSS DQ6 DQ7
VSS DQ12 DQ13
VSS
DM1
VSS
CK0#
VSS DQ14 DQ15
VSS
VSS DQ20 DQ21
VSS
DM2
VSS DQ22 DQ23
VSS DQ28 DQ29
VSS
DQS3#
DQS3
VSS DQ30 DQ31
VSS
VDD
NC/A15 NC/A14
VDD
VDD
VDD
RAS#
VDD ODT0
NC/A13
VDD
VSS DQ36 DQ37
VSS
DM4
VSS DQ38 DQ39
VSS DQ44 DQ45
VSS
DQS5#
DQS5
VSS DQ46 DQ47
VSS DQ52 DQ53
VSS
CK1#
VSS
DM6
VSS DQ54 DQ55
VSS DQ60 DQ61
VSS
DQS7#
DQS7
VSS DQ62 DQ63
VSS
SAO
2
1
+V_DDR_MCH_REF
2
DDR_A_D4
4
DDR_A_D5
6 8
DDR_A_DM0
10 12
DDR_A_D6
14
DDR_A_D7
16 18
DDR_A_D12
20
DDR_A_D13
22 24
DDR_A_DM1
26 28
M_CLK_DDR0
30
CK0
NC
A11
A7 A6
A4 A2
A0 BA1 S0#
NC
CK1
SA1
G2
M_CLK_DDR#0
32 34
DDR_A_D14DDR_A_D10
36
DDR_A_D15
38 40
42
DDR_A_D20
44
DDR_A_D21DDR_A_D17
46 48 50
DDR_A_DM2
52 54
DDR_A_D22
56
DDR_A_D23DDR_A_D19
58 60
DDR_A_D28
62
DDR_A_D29
64 66
DDR_A_DQS#3
68
DDR_A_DQS3
70 72 74
DDR_A_D31
76 78
DDR_CKE1_DIMMA
80 82 84
DDR_A_MA14
86 88
DDR_A_MA11
90 92
DDR_A_MA6
94 96
DDR_A_MA4
98
DDR_A_MA2
100
DDR_A_MA0
102 104
DDR_A_BS1
106
DDR_A_RAS#
108
DDR_CS0_DIMMA#
110 112
M_ODT0
114
DDR_A_MA13
116 118 120 122
DDR_A_D36
124
DDR_A_D37
126 128
DDR_A_DM4
130 132
DDR_A_D38
134
DDR_A_D39
136 138
DDR_A_D44
140
DDR_A_D45
142 144
DDR_A_DQS#5
146
DDR_A_DQS5
148 150
DDR_A_D46
152
DDR_A_D47
154 156
DDR_A_D52DDR_A_D48
158
DDR_A_D53
160 162
M_CLK_DDR1
164
M_CLK_DDR#1
166 168
DDR_A_DM6
170 172
DDR_A_D54
174 176 178
DDR_A_D60DDR_A_D56
180
DDR_A_D61
182 184
DDR_A_DQS#7
186
DDR_A_DQS7
188 190
DDR_A_D62
192
DDR_A_D63
194 196
R128 10K_0402_5%~D
R128 10K_0402_5%~D
198 200 202
1 2
R129 10K_0402_5%~D
R129 10K_0402_5%~D
1 2
2.2U_0603_6.3V6K~D
2.2U_0603_6.3V6K~D
1
C164
C164
2
M_CLK_DDR0 10
M_CLK_DDR#0 10
DDR_CKE1_DIMMA 10
DDR_A_BS1 11
DDR_A_RAS# 11 DDR_CS0_DIMMA# 10
M_ODT0 10
M_CLK_DDR1 10
M_CLK_DDR#1 10
0.1U_0402_16V4Z~D
0.1U_0402_16V4Z~D
1
C165
C165
2
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
401648
401648
401648
16 53Tuesday, October 28, 2008
16 53Tuesday, October 28, 2008
16 53Tuesday, October 28, 2008
1
A
A
A
of
of
of
Loading...
+ 37 hidden pages